York Sun | b3d7164 | 2016-09-26 08:09:26 -0700 | [diff] [blame] | 1 | config ARCH_LS1012A |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 2 | bool |
Hou Zhiqiang | 4d1525a | 2017-01-06 17:41:11 +0800 | [diff] [blame] | 3 | select ARMV8_SET_SMPEN |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 4 | select FSL_LSCH2 |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 5 | select SYS_FSL_DDR_BE |
York Sun | b3d7164 | 2016-09-26 08:09:26 -0700 | [diff] [blame] | 6 | select SYS_FSL_MMDC |
York Sun | 149eb33 | 2016-09-26 08:09:27 -0700 | [diff] [blame] | 7 | select SYS_FSL_ERRATUM_A010315 |
Simon Glass | 62adede | 2017-01-23 13:31:19 -0700 | [diff] [blame] | 8 | select ARCH_EARLY_INIT_R |
Simon Glass | 7a99a87 | 2017-01-23 13:31:20 -0700 | [diff] [blame] | 9 | select BOARD_EARLY_INIT_F |
York Sun | 149eb33 | 2016-09-26 08:09:27 -0700 | [diff] [blame] | 10 | |
| 11 | config ARCH_LS1043A |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 12 | bool |
Hou Zhiqiang | 4d1525a | 2017-01-06 17:41:11 +0800 | [diff] [blame] | 13 | select ARMV8_SET_SMPEN |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 14 | select FSL_LSCH2 |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 15 | select SYS_FSL_DDR |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 16 | select SYS_FSL_DDR_BE |
| 17 | select SYS_FSL_DDR_VER_50 |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 18 | select SYS_FSL_ERRATUM_A008850 |
| 19 | select SYS_FSL_ERRATUM_A009660 |
| 20 | select SYS_FSL_ERRATUM_A009663 |
| 21 | select SYS_FSL_ERRATUM_A009929 |
| 22 | select SYS_FSL_ERRATUM_A009942 |
York Sun | 149eb33 | 2016-09-26 08:09:27 -0700 | [diff] [blame] | 23 | select SYS_FSL_ERRATUM_A010315 |
Hou Zhiqiang | c06b30a | 2016-09-29 12:42:44 +0800 | [diff] [blame] | 24 | select SYS_FSL_ERRATUM_A010539 |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 25 | select SYS_FSL_HAS_DDR3 |
| 26 | select SYS_FSL_HAS_DDR4 |
Simon Glass | 62adede | 2017-01-23 13:31:19 -0700 | [diff] [blame] | 27 | select ARCH_EARLY_INIT_R |
Simon Glass | 7a99a87 | 2017-01-23 13:31:20 -0700 | [diff] [blame] | 28 | select BOARD_EARLY_INIT_F |
York Sun | b3d7164 | 2016-09-26 08:09:26 -0700 | [diff] [blame] | 29 | |
York Sun | bad4984 | 2016-09-26 08:09:24 -0700 | [diff] [blame] | 30 | config ARCH_LS1046A |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 31 | bool |
Hou Zhiqiang | 4d1525a | 2017-01-06 17:41:11 +0800 | [diff] [blame] | 32 | select ARMV8_SET_SMPEN |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 33 | select FSL_LSCH2 |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 34 | select SYS_FSL_DDR |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 35 | select SYS_FSL_DDR_BE |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 36 | select SYS_FSL_DDR_VER_50 |
York Sun | f195cf7 | 2017-01-27 09:57:31 -0800 | [diff] [blame] | 37 | select SYS_FSL_ERRATUM_A008336 |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 38 | select SYS_FSL_ERRATUM_A008511 |
| 39 | select SYS_FSL_ERRATUM_A009801 |
| 40 | select SYS_FSL_ERRATUM_A009803 |
| 41 | select SYS_FSL_ERRATUM_A009942 |
| 42 | select SYS_FSL_ERRATUM_A010165 |
Hou Zhiqiang | c06b30a | 2016-09-29 12:42:44 +0800 | [diff] [blame] | 43 | select SYS_FSL_ERRATUM_A010539 |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 44 | select SYS_FSL_HAS_DDR4 |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 45 | select SYS_FSL_SRDS_2 |
Simon Glass | 62adede | 2017-01-23 13:31:19 -0700 | [diff] [blame] | 46 | select ARCH_EARLY_INIT_R |
Simon Glass | 7a99a87 | 2017-01-23 13:31:20 -0700 | [diff] [blame] | 47 | select BOARD_EARLY_INIT_F |
York Sun | b3d7164 | 2016-09-26 08:09:26 -0700 | [diff] [blame] | 48 | |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 49 | config ARCH_LS2080A |
| 50 | bool |
Hou Zhiqiang | 4d1525a | 2017-01-06 17:41:11 +0800 | [diff] [blame] | 51 | select ARMV8_SET_SMPEN |
Tom Rini | bacb52c | 2017-03-07 07:13:42 -0500 | [diff] [blame] | 52 | select ARM_ERRATA_826974 |
| 53 | select ARM_ERRATA_828024 |
| 54 | select ARM_ERRATA_829520 |
| 55 | select ARM_ERRATA_833471 |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 56 | select FSL_LSCH3 |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 57 | select SYS_FSL_DDR |
York Sun | b6fffd8 | 2016-10-04 18:03:08 -0700 | [diff] [blame] | 58 | select SYS_FSL_DDR_LE |
| 59 | select SYS_FSL_DDR_VER_50 |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 60 | select SYS_FSL_HAS_DP_DDR |
York Sun | 92c36e2 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 61 | select SYS_FSL_HAS_SEC |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 62 | select SYS_FSL_HAS_DDR4 |
York Sun | 92c36e2 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 63 | select SYS_FSL_SEC_COMPAT_5 |
York Sun | fa419942 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 64 | select SYS_FSL_SEC_LE |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 65 | select SYS_FSL_SRDS_2 |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 66 | select SYS_FSL_ERRATUM_A008336 |
| 67 | select SYS_FSL_ERRATUM_A008511 |
| 68 | select SYS_FSL_ERRATUM_A008514 |
| 69 | select SYS_FSL_ERRATUM_A008585 |
| 70 | select SYS_FSL_ERRATUM_A009635 |
| 71 | select SYS_FSL_ERRATUM_A009663 |
| 72 | select SYS_FSL_ERRATUM_A009801 |
| 73 | select SYS_FSL_ERRATUM_A009803 |
| 74 | select SYS_FSL_ERRATUM_A009942 |
| 75 | select SYS_FSL_ERRATUM_A010165 |
Ashish kumar | 3b52a23 | 2017-02-23 16:03:57 +0530 | [diff] [blame] | 76 | select SYS_FSL_ERRATUM_A009203 |
Simon Glass | 62adede | 2017-01-23 13:31:19 -0700 | [diff] [blame] | 77 | select ARCH_EARLY_INIT_R |
Simon Glass | 7a99a87 | 2017-01-23 13:31:20 -0700 | [diff] [blame] | 78 | select BOARD_EARLY_INIT_F |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 79 | |
| 80 | config FSL_LSCH2 |
| 81 | bool |
York Sun | 92c36e2 | 2016-12-28 08:43:30 -0800 | [diff] [blame] | 82 | select SYS_FSL_HAS_SEC |
| 83 | select SYS_FSL_SEC_COMPAT_5 |
York Sun | fa419942 | 2016-12-28 08:43:31 -0800 | [diff] [blame] | 84 | select SYS_FSL_SEC_BE |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 85 | select SYS_FSL_SRDS_1 |
| 86 | select SYS_HAS_SERDES |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 87 | |
| 88 | config FSL_LSCH3 |
| 89 | bool |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 90 | select SYS_FSL_SRDS_1 |
| 91 | select SYS_HAS_SERDES |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 92 | |
York Sun | 6c08974 | 2017-03-06 09:02:25 -0800 | [diff] [blame] | 93 | config FSL_MC_ENET |
| 94 | bool "Management Complex network" |
| 95 | depends on ARCH_LS2080A |
| 96 | default y |
| 97 | select RESV_RAM |
| 98 | help |
| 99 | Enable Management Complex (MC) network |
| 100 | |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 101 | menu "Layerscape architecture" |
| 102 | depends on FSL_LSCH2 || FSL_LSCH3 |
York Sun | fcd0e74 | 2016-10-04 14:31:47 -0700 | [diff] [blame] | 103 | |
Hou Zhiqiang | d553bf2 | 2016-12-13 14:54:24 +0800 | [diff] [blame] | 104 | config FSL_PCIE_COMPAT |
| 105 | string "PCIe compatible of Kernel DT" |
| 106 | depends on PCIE_LAYERSCAPE |
| 107 | default "fsl,ls1012a-pcie" if ARCH_LS1012A |
| 108 | default "fsl,ls1043a-pcie" if ARCH_LS1043A |
| 109 | default "fsl,ls1046a-pcie" if ARCH_LS1046A |
| 110 | default "fsl,ls2080a-pcie" if ARCH_LS2080A |
| 111 | help |
| 112 | This compatible is used to find pci controller node in Kernel DT |
| 113 | to complete fixup. |
| 114 | |
Wenbin Song | a8f57a9 | 2017-01-17 18:31:15 +0800 | [diff] [blame] | 115 | config HAS_FEATURE_GIC64K_ALIGN |
| 116 | bool |
| 117 | default y if ARCH_LS1043A |
| 118 | |
Wenbin Song | c6bc7c0 | 2017-01-17 18:31:16 +0800 | [diff] [blame] | 119 | config HAS_FEATURE_ENHANCED_MSI |
| 120 | bool |
| 121 | default y if ARCH_LS1043A |
Wenbin Song | a8f57a9 | 2017-01-17 18:31:15 +0800 | [diff] [blame] | 122 | |
macro.wave.z@gmail.com | ec2d7ed | 2016-12-08 11:58:21 +0800 | [diff] [blame] | 123 | menu "Layerscape PPA" |
| 124 | config FSL_LS_PPA |
| 125 | bool "FSL Layerscape PPA firmware support" |
macro.wave.z@gmail.com | 01bd334 | 2016-12-08 11:58:22 +0800 | [diff] [blame] | 126 | depends on !ARMV8_PSCI |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 127 | select ARMV8_SEC_FIRMWARE_SUPPORT |
Hou Zhiqiang | 6be115d | 2017-01-16 17:31:48 +0800 | [diff] [blame] | 128 | select SEC_FIRMWARE_ARMV8_PSCI |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 129 | select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2 |
macro.wave.z@gmail.com | ec2d7ed | 2016-12-08 11:58:21 +0800 | [diff] [blame] | 130 | help |
| 131 | The FSL Primary Protected Application (PPA) is a software component |
| 132 | which is loaded during boot stage, and then remains resident in RAM |
| 133 | and runs in the TrustZone after boot. |
| 134 | Say y to enable it. |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 135 | choice |
| 136 | prompt "FSL Layerscape PPA firmware loading-media select" |
| 137 | depends on FSL_LS_PPA |
Hou Zhiqiang | bd6e2cd | 2017-03-17 16:12:33 +0800 | [diff] [blame] | 138 | default SYS_LS_PPA_FW_IN_MMC if SD_BOOT |
| 139 | default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 140 | default SYS_LS_PPA_FW_IN_XIP |
| 141 | |
| 142 | config SYS_LS_PPA_FW_IN_XIP |
| 143 | bool "XIP" |
| 144 | help |
| 145 | Say Y here if the PPA firmware locate at XIP flash, such |
| 146 | as NOR or QSPI flash. |
| 147 | |
Hou Zhiqiang | bd6e2cd | 2017-03-17 16:12:33 +0800 | [diff] [blame] | 148 | config SYS_LS_PPA_FW_IN_MMC |
| 149 | bool "eMMC or SD Card" |
| 150 | help |
| 151 | Say Y here if the PPA firmware locate at eMMC/SD card. |
| 152 | |
| 153 | config SYS_LS_PPA_FW_IN_NAND |
| 154 | bool "NAND" |
| 155 | help |
| 156 | Say Y here if the PPA firmware locate at NAND flash. |
| 157 | |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 158 | endchoice |
| 159 | |
| 160 | config SYS_LS_PPA_FW_ADDR |
| 161 | hex "Address of PPA firmware loading from" |
| 162 | depends on FSL_LS_PPA |
| 163 | default 0x40500000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT |
Santan Kumar | c61c699 | 2017-03-07 11:21:03 +0530 | [diff] [blame] | 164 | default 0x580a00000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 165 | default 0x60500000 if SYS_LS_PPA_FW_IN_XIP |
Hou Zhiqiang | bd6e2cd | 2017-03-17 16:12:33 +0800 | [diff] [blame] | 166 | default 0x500000 if SYS_LS_PPA_FW_IN_MMC |
| 167 | default 0x500000 if SYS_LS_PPA_FW_IN_NAND |
| 168 | |
Hou Zhiqiang | bff56d5 | 2017-01-16 17:31:49 +0800 | [diff] [blame] | 169 | help |
| 170 | If the PPA firmware locate at XIP flash, such as NOR or |
| 171 | QSPI flash, this address is a directly memory-mapped. |
| 172 | If it is in a serial accessed flash, such as NAND and SD |
| 173 | card, it is a byte offset. |
Vinitha Pillai-B57223 | a4b3ded | 2017-03-23 13:48:14 +0530 | [diff] [blame] | 174 | |
| 175 | config SYS_LS_PPA_ESBC_ADDR |
| 176 | hex "hdr address of PPA firmware loading from" |
| 177 | depends on FSL_LS_PPA && CHAIN_OF_TRUST |
| 178 | default 0x600c0000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1043A |
Vinitha Pillai-B57223 | 8a3c645 | 2017-03-23 13:48:16 +0530 | [diff] [blame] | 179 | default 0x40740000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1046A |
Vinitha Pillai-B57223 | 6cb92e7 | 2017-03-23 13:48:19 +0530 | [diff] [blame^] | 180 | default 0x40480000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1012A |
Vinitha Pillai-B57223 | a4b3ded | 2017-03-23 13:48:14 +0530 | [diff] [blame] | 181 | default 0x580c40000 if SYS_LS_PPA_FW_IN_XIP && FSL_LSCH3 |
| 182 | help |
| 183 | If the PPA header firmware locate at XIP flash, such as NOR or |
| 184 | QSPI flash, this address is a directly memory-mapped. |
| 185 | If it is in a serial accessed flash, such as NAND and SD |
| 186 | card, it is a byte offset. |
| 187 | |
macro.wave.z@gmail.com | ec2d7ed | 2016-12-08 11:58:21 +0800 | [diff] [blame] | 188 | endmenu |
| 189 | |
York Sun | 149eb33 | 2016-09-26 08:09:27 -0700 | [diff] [blame] | 190 | config SYS_FSL_ERRATUM_A010315 |
| 191 | bool "Workaround for PCIe erratum A010315" |
Hou Zhiqiang | c06b30a | 2016-09-29 12:42:44 +0800 | [diff] [blame] | 192 | |
| 193 | config SYS_FSL_ERRATUM_A010539 |
| 194 | bool "Workaround for PIN MUX erratum A010539" |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 195 | |
York Sun | f188d22 | 2016-10-04 14:45:01 -0700 | [diff] [blame] | 196 | config MAX_CPUS |
| 197 | int "Maximum number of CPUs permitted for Layerscape" |
| 198 | default 4 if ARCH_LS1043A |
| 199 | default 4 if ARCH_LS1046A |
| 200 | default 16 if ARCH_LS2080A |
| 201 | default 1 |
| 202 | help |
| 203 | Set this number to the maximum number of possible CPUs in the SoC. |
| 204 | SoCs may have multiple clusters with each cluster may have multiple |
| 205 | ports. If some ports are reserved but higher ports are used for |
| 206 | cores, count the reserved ports. This will allocate enough memory |
| 207 | in spin table to properly handle all cores. |
| 208 | |
York Sun | 728e700 | 2016-12-02 09:32:35 -0800 | [diff] [blame] | 209 | config SECURE_BOOT |
York Sun | 8a3d8ed | 2017-01-04 10:32:08 -0800 | [diff] [blame] | 210 | bool "Secure Boot" |
York Sun | 728e700 | 2016-12-02 09:32:35 -0800 | [diff] [blame] | 211 | help |
| 212 | Enable Freescale Secure Boot feature |
| 213 | |
Yuan Yao | 52ae4fd | 2016-12-01 10:13:52 +0800 | [diff] [blame] | 214 | config QSPI_AHB_INIT |
| 215 | bool "Init the QSPI AHB bus" |
| 216 | help |
| 217 | The default setting for QSPI AHB bus just support 3bytes addressing. |
| 218 | But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB |
| 219 | bus for those flashes to support the full QSPI flash size. |
| 220 | |
York Sun | e7310a3 | 2016-10-04 14:45:54 -0700 | [diff] [blame] | 221 | config SYS_FSL_IFC_BANK_COUNT |
| 222 | int "Maximum banks of Integrated flash controller" |
| 223 | depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A |
| 224 | default 4 if ARCH_LS1043A |
| 225 | default 4 if ARCH_LS1046A |
| 226 | default 8 if ARCH_LS2080A |
| 227 | |
York Sun | 0dc9abb | 2016-10-04 14:46:50 -0700 | [diff] [blame] | 228 | config SYS_FSL_HAS_DP_DDR |
| 229 | bool |
| 230 | |
York Sun | 6b62ef0 | 2016-10-04 18:01:34 -0700 | [diff] [blame] | 231 | config SYS_FSL_SRDS_1 |
| 232 | bool |
| 233 | |
| 234 | config SYS_FSL_SRDS_2 |
| 235 | bool |
| 236 | |
| 237 | config SYS_HAS_SERDES |
| 238 | bool |
| 239 | |
York Sun | 4dd8c61 | 2016-10-04 14:31:48 -0700 | [diff] [blame] | 240 | endmenu |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 241 | |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 242 | menu "Layerscape clock tree configuration" |
| 243 | depends on FSL_LSCH2 || FSL_LSCH3 |
| 244 | |
| 245 | config SYS_FSL_CLK |
| 246 | bool "Enable clock tree initialization" |
| 247 | default y |
| 248 | |
| 249 | config CLUSTER_CLK_FREQ |
| 250 | int "Reference clock of core cluster" |
| 251 | depends on ARCH_LS1012A |
| 252 | default 100000000 |
| 253 | help |
| 254 | This number is the reference clock frequency of core PLL. |
| 255 | For most platforms, the core PLL and Platform PLL have the same |
| 256 | reference clock, but for some platforms, LS1012A for instance, |
| 257 | they are provided sepatately. |
| 258 | |
| 259 | config SYS_FSL_PCLK_DIV |
| 260 | int "Platform clock divider" |
| 261 | default 1 if ARCH_LS1043A |
| 262 | default 1 if ARCH_LS1046A |
| 263 | default 2 |
| 264 | help |
| 265 | This is the divider that is used to derive Platform clock from |
| 266 | Platform PLL, in another word: |
| 267 | Platform_clk = Platform_PLL_freq / this_divider |
| 268 | |
| 269 | config SYS_FSL_DSPI_CLK_DIV |
| 270 | int "DSPI clock divider" |
| 271 | default 1 if ARCH_LS1043A |
| 272 | default 2 |
| 273 | help |
| 274 | This is the divider that is used to derive DSPI clock from Platform |
| 275 | PLL, in another word DSPI_clk = Platform_PLL_freq / this_divider. |
| 276 | |
| 277 | config SYS_FSL_DUART_CLK_DIV |
| 278 | int "DUART clock divider" |
| 279 | default 1 if ARCH_LS1043A |
| 280 | default 2 |
| 281 | help |
| 282 | This is the divider that is used to derive DUART clock from Platform |
| 283 | clock, in another word DUART_clk = Platform_clk / this_divider. |
| 284 | |
| 285 | config SYS_FSL_I2C_CLK_DIV |
| 286 | int "I2C clock divider" |
| 287 | default 1 if ARCH_LS1043A |
| 288 | default 2 |
| 289 | help |
| 290 | This is the divider that is used to derive I2C clock from Platform |
| 291 | clock, in another word I2C_clk = Platform_clk / this_divider. |
| 292 | |
| 293 | config SYS_FSL_IFC_CLK_DIV |
| 294 | int "IFC clock divider" |
| 295 | default 1 if ARCH_LS1043A |
| 296 | default 2 |
| 297 | help |
| 298 | This is the divider that is used to derive IFC clock from Platform |
| 299 | clock, in another word IFC_clk = Platform_clk / this_divider. |
| 300 | |
| 301 | config SYS_FSL_LPUART_CLK_DIV |
| 302 | int "LPUART clock divider" |
| 303 | default 1 if ARCH_LS1043A |
| 304 | default 2 |
| 305 | help |
| 306 | This is the divider that is used to derive LPUART clock from Platform |
| 307 | clock, in another word LPUART_clk = Platform_clk / this_divider. |
| 308 | |
| 309 | config SYS_FSL_SDHC_CLK_DIV |
| 310 | int "SDHC clock divider" |
| 311 | default 1 if ARCH_LS1043A |
| 312 | default 1 if ARCH_LS1012A |
| 313 | default 2 |
| 314 | help |
| 315 | This is the divider that is used to derive SDHC clock from Platform |
| 316 | clock, in another word SDHC_clk = Platform_clk / this_divider. |
| 317 | endmenu |
| 318 | |
York Sun | d6964b3 | 2017-03-06 09:02:24 -0800 | [diff] [blame] | 319 | config RESV_RAM |
| 320 | bool |
| 321 | help |
| 322 | Reserve memory from the top, tracked by gd->arch.resv_ram. This |
| 323 | reserved RAM can be used by special driver that resides in memory |
| 324 | after U-Boot exits. It's up to implementation to allocate and allow |
| 325 | access to this reserved memory. For example, the reserved RAM can |
| 326 | be at the high end of physical memory. The reserve RAM may be |
| 327 | excluded from memory bank(s) passed to OS, or marked as reserved. |
| 328 | |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 329 | config SYS_FSL_ERRATUM_A008336 |
| 330 | bool |
| 331 | |
| 332 | config SYS_FSL_ERRATUM_A008514 |
| 333 | bool |
| 334 | |
| 335 | config SYS_FSL_ERRATUM_A008585 |
| 336 | bool |
| 337 | |
| 338 | config SYS_FSL_ERRATUM_A008850 |
| 339 | bool |
| 340 | |
Ashish kumar | 3b52a23 | 2017-02-23 16:03:57 +0530 | [diff] [blame] | 341 | config SYS_FSL_ERRATUM_A009203 |
| 342 | bool |
| 343 | |
York Sun | 1dc61ca | 2016-12-28 08:43:41 -0800 | [diff] [blame] | 344 | config SYS_FSL_ERRATUM_A009635 |
| 345 | bool |
| 346 | |
| 347 | config SYS_FSL_ERRATUM_A009660 |
| 348 | bool |
| 349 | |
| 350 | config SYS_FSL_ERRATUM_A009929 |
| 351 | bool |
York Sun | 1a77075 | 2017-03-06 09:02:26 -0800 | [diff] [blame] | 352 | |
| 353 | config SYS_MC_RSV_MEM_ALIGN |
| 354 | hex "Management Complex reserved memory alignment" |
| 355 | depends on RESV_RAM |
| 356 | default 0x20000000 |
| 357 | help |
| 358 | Reserved memory needs to be aligned for MC to use. Default value |
| 359 | is 512MB. |