blob: adccdf15eb09ce8ea7dfcfc0a0fc5c4e7b621a0b [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
York Sunb3d71642016-09-26 08:09:26 -070029
York Sunbad49842016-09-26 08:09:24 -070030config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070031 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080032 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070033 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080034 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070035 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070036 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080037 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080038 select SYS_FSL_ERRATUM_A008511
39 select SYS_FSL_ERRATUM_A009801
40 select SYS_FSL_ERRATUM_A009803
41 select SYS_FSL_ERRATUM_A009942
42 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080043 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080044 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070045 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070046 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070047 select BOARD_EARLY_INIT_F
York Sunb3d71642016-09-26 08:09:26 -070048
York Sunfcd0e742016-10-04 14:31:47 -070049config ARCH_LS2080A
50 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080051 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070052 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080053 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070054 select SYS_FSL_DDR_LE
55 select SYS_FSL_DDR_VER_50
York Sun6b62ef02016-10-04 18:01:34 -070056 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080057 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080058 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080059 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080060 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070061 select SYS_FSL_SRDS_2
York Sun1dc61ca2016-12-28 08:43:41 -080062 select SYS_FSL_ERRATUM_A008336
63 select SYS_FSL_ERRATUM_A008511
64 select SYS_FSL_ERRATUM_A008514
65 select SYS_FSL_ERRATUM_A008585
66 select SYS_FSL_ERRATUM_A009635
67 select SYS_FSL_ERRATUM_A009663
68 select SYS_FSL_ERRATUM_A009801
69 select SYS_FSL_ERRATUM_A009803
70 select SYS_FSL_ERRATUM_A009942
71 select SYS_FSL_ERRATUM_A010165
Simon Glass62adede2017-01-23 13:31:19 -070072 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070073 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -070074
75config FSL_LSCH2
76 bool
York Sun92c36e22016-12-28 08:43:30 -080077 select SYS_FSL_HAS_SEC
78 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080079 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -070080 select SYS_FSL_SRDS_1
81 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070082
83config FSL_LSCH3
84 bool
York Sun6b62ef02016-10-04 18:01:34 -070085 select SYS_FSL_SRDS_1
86 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070087
88menu "Layerscape architecture"
89 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -070090
Hou Zhiqiangd553bf22016-12-13 14:54:24 +080091config FSL_PCIE_COMPAT
92 string "PCIe compatible of Kernel DT"
93 depends on PCIE_LAYERSCAPE
94 default "fsl,ls1012a-pcie" if ARCH_LS1012A
95 default "fsl,ls1043a-pcie" if ARCH_LS1043A
96 default "fsl,ls1046a-pcie" if ARCH_LS1046A
97 default "fsl,ls2080a-pcie" if ARCH_LS2080A
98 help
99 This compatible is used to find pci controller node in Kernel DT
100 to complete fixup.
101
Wenbin Songa8f57a92017-01-17 18:31:15 +0800102config HAS_FEATURE_GIC64K_ALIGN
103 bool
104 default y if ARCH_LS1043A
105
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800106config HAS_FEATURE_ENHANCED_MSI
107 bool
108 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800109
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800110menu "Layerscape PPA"
111config FSL_LS_PPA
112 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800113 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800114 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800115 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800116 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800117 help
118 The FSL Primary Protected Application (PPA) is a software component
119 which is loaded during boot stage, and then remains resident in RAM
120 and runs in the TrustZone after boot.
121 Say y to enable it.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800122choice
123 prompt "FSL Layerscape PPA firmware loading-media select"
124 depends on FSL_LS_PPA
125 default SYS_LS_PPA_FW_IN_XIP
126
127config SYS_LS_PPA_FW_IN_XIP
128 bool "XIP"
129 help
130 Say Y here if the PPA firmware locate at XIP flash, such
131 as NOR or QSPI flash.
132
133endchoice
134
135config SYS_LS_PPA_FW_ADDR
136 hex "Address of PPA firmware loading from"
137 depends on FSL_LS_PPA
138 default 0x40500000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
139 default 0x60500000 if SYS_LS_PPA_FW_IN_XIP
140 help
141 If the PPA firmware locate at XIP flash, such as NOR or
142 QSPI flash, this address is a directly memory-mapped.
143 If it is in a serial accessed flash, such as NAND and SD
144 card, it is a byte offset.
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800145endmenu
146
York Sun149eb332016-09-26 08:09:27 -0700147config SYS_FSL_ERRATUM_A010315
148 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800149
150config SYS_FSL_ERRATUM_A010539
151 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700152
York Sunf188d222016-10-04 14:45:01 -0700153config MAX_CPUS
154 int "Maximum number of CPUs permitted for Layerscape"
155 default 4 if ARCH_LS1043A
156 default 4 if ARCH_LS1046A
157 default 16 if ARCH_LS2080A
158 default 1
159 help
160 Set this number to the maximum number of possible CPUs in the SoC.
161 SoCs may have multiple clusters with each cluster may have multiple
162 ports. If some ports are reserved but higher ports are used for
163 cores, count the reserved ports. This will allocate enough memory
164 in spin table to properly handle all cores.
165
York Sun728e7002016-12-02 09:32:35 -0800166config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800167 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800168 help
169 Enable Freescale Secure Boot feature
170
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800171config QSPI_AHB_INIT
172 bool "Init the QSPI AHB bus"
173 help
174 The default setting for QSPI AHB bus just support 3bytes addressing.
175 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
176 bus for those flashes to support the full QSPI flash size.
177
York Sune7310a32016-10-04 14:45:54 -0700178config SYS_FSL_IFC_BANK_COUNT
179 int "Maximum banks of Integrated flash controller"
180 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
181 default 4 if ARCH_LS1043A
182 default 4 if ARCH_LS1046A
183 default 8 if ARCH_LS2080A
184
York Sun0dc9abb2016-10-04 14:46:50 -0700185config SYS_FSL_HAS_DP_DDR
186 bool
187
York Sun6b62ef02016-10-04 18:01:34 -0700188config SYS_FSL_SRDS_1
189 bool
190
191config SYS_FSL_SRDS_2
192 bool
193
194config SYS_HAS_SERDES
195 bool
196
York Sun4dd8c612016-10-04 14:31:48 -0700197endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800198
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800199menu "Layerscape clock tree configuration"
200 depends on FSL_LSCH2 || FSL_LSCH3
201
202config SYS_FSL_CLK
203 bool "Enable clock tree initialization"
204 default y
205
206config CLUSTER_CLK_FREQ
207 int "Reference clock of core cluster"
208 depends on ARCH_LS1012A
209 default 100000000
210 help
211 This number is the reference clock frequency of core PLL.
212 For most platforms, the core PLL and Platform PLL have the same
213 reference clock, but for some platforms, LS1012A for instance,
214 they are provided sepatately.
215
216config SYS_FSL_PCLK_DIV
217 int "Platform clock divider"
218 default 1 if ARCH_LS1043A
219 default 1 if ARCH_LS1046A
220 default 2
221 help
222 This is the divider that is used to derive Platform clock from
223 Platform PLL, in another word:
224 Platform_clk = Platform_PLL_freq / this_divider
225
226config SYS_FSL_DSPI_CLK_DIV
227 int "DSPI clock divider"
228 default 1 if ARCH_LS1043A
229 default 2
230 help
231 This is the divider that is used to derive DSPI clock from Platform
232 PLL, in another word DSPI_clk = Platform_PLL_freq / this_divider.
233
234config SYS_FSL_DUART_CLK_DIV
235 int "DUART clock divider"
236 default 1 if ARCH_LS1043A
237 default 2
238 help
239 This is the divider that is used to derive DUART clock from Platform
240 clock, in another word DUART_clk = Platform_clk / this_divider.
241
242config SYS_FSL_I2C_CLK_DIV
243 int "I2C clock divider"
244 default 1 if ARCH_LS1043A
245 default 2
246 help
247 This is the divider that is used to derive I2C clock from Platform
248 clock, in another word I2C_clk = Platform_clk / this_divider.
249
250config SYS_FSL_IFC_CLK_DIV
251 int "IFC clock divider"
252 default 1 if ARCH_LS1043A
253 default 2
254 help
255 This is the divider that is used to derive IFC clock from Platform
256 clock, in another word IFC_clk = Platform_clk / this_divider.
257
258config SYS_FSL_LPUART_CLK_DIV
259 int "LPUART clock divider"
260 default 1 if ARCH_LS1043A
261 default 2
262 help
263 This is the divider that is used to derive LPUART clock from Platform
264 clock, in another word LPUART_clk = Platform_clk / this_divider.
265
266config SYS_FSL_SDHC_CLK_DIV
267 int "SDHC clock divider"
268 default 1 if ARCH_LS1043A
269 default 1 if ARCH_LS1012A
270 default 2
271 help
272 This is the divider that is used to derive SDHC clock from Platform
273 clock, in another word SDHC_clk = Platform_clk / this_divider.
274endmenu
275
York Sun1dc61ca2016-12-28 08:43:41 -0800276config SYS_FSL_ERRATUM_A008336
277 bool
278
279config SYS_FSL_ERRATUM_A008514
280 bool
281
282config SYS_FSL_ERRATUM_A008585
283 bool
284
285config SYS_FSL_ERRATUM_A008850
286 bool
287
288config SYS_FSL_ERRATUM_A009635
289 bool
290
291config SYS_FSL_ERRATUM_A009660
292 bool
293
294config SYS_FSL_ERRATUM_A009929
295 bool