blob: b5609ff7a67f018de78f622c99ab4f7d1fd7d9d9 [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
York Sunb3d71642016-09-26 08:09:26 -070029
York Sunbad49842016-09-26 08:09:24 -070030config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070031 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080032 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070033 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080034 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070035 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070036 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080037 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080038 select SYS_FSL_ERRATUM_A008511
39 select SYS_FSL_ERRATUM_A009801
40 select SYS_FSL_ERRATUM_A009803
41 select SYS_FSL_ERRATUM_A009942
42 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080043 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080044 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070045 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070046 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070047 select BOARD_EARLY_INIT_F
York Sunb3d71642016-09-26 08:09:26 -070048
York Sunfcd0e742016-10-04 14:31:47 -070049config ARCH_LS2080A
50 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080051 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -050052 select ARM_ERRATA_826974
53 select ARM_ERRATA_828024
54 select ARM_ERRATA_829520
55 select ARM_ERRATA_833471
York Sun4dd8c612016-10-04 14:31:48 -070056 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080057 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070058 select SYS_FSL_DDR_LE
59 select SYS_FSL_DDR_VER_50
York Sun6b62ef02016-10-04 18:01:34 -070060 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080061 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080062 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080063 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080064 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070065 select SYS_FSL_SRDS_2
York Sun1dc61ca2016-12-28 08:43:41 -080066 select SYS_FSL_ERRATUM_A008336
67 select SYS_FSL_ERRATUM_A008511
68 select SYS_FSL_ERRATUM_A008514
69 select SYS_FSL_ERRATUM_A008585
70 select SYS_FSL_ERRATUM_A009635
71 select SYS_FSL_ERRATUM_A009663
72 select SYS_FSL_ERRATUM_A009801
73 select SYS_FSL_ERRATUM_A009803
74 select SYS_FSL_ERRATUM_A009942
75 select SYS_FSL_ERRATUM_A010165
Simon Glass62adede2017-01-23 13:31:19 -070076 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070077 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -070078
79config FSL_LSCH2
80 bool
York Sun92c36e22016-12-28 08:43:30 -080081 select SYS_FSL_HAS_SEC
82 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080083 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -070084 select SYS_FSL_SRDS_1
85 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070086
87config FSL_LSCH3
88 bool
York Sun6b62ef02016-10-04 18:01:34 -070089 select SYS_FSL_SRDS_1
90 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070091
92menu "Layerscape architecture"
93 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -070094
Hou Zhiqiangd553bf22016-12-13 14:54:24 +080095config FSL_PCIE_COMPAT
96 string "PCIe compatible of Kernel DT"
97 depends on PCIE_LAYERSCAPE
98 default "fsl,ls1012a-pcie" if ARCH_LS1012A
99 default "fsl,ls1043a-pcie" if ARCH_LS1043A
100 default "fsl,ls1046a-pcie" if ARCH_LS1046A
101 default "fsl,ls2080a-pcie" if ARCH_LS2080A
102 help
103 This compatible is used to find pci controller node in Kernel DT
104 to complete fixup.
105
Wenbin Songa8f57a92017-01-17 18:31:15 +0800106config HAS_FEATURE_GIC64K_ALIGN
107 bool
108 default y if ARCH_LS1043A
109
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800110config HAS_FEATURE_ENHANCED_MSI
111 bool
112 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800113
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800114menu "Layerscape PPA"
115config FSL_LS_PPA
116 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800117 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800118 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800119 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800120 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800121 help
122 The FSL Primary Protected Application (PPA) is a software component
123 which is loaded during boot stage, and then remains resident in RAM
124 and runs in the TrustZone after boot.
125 Say y to enable it.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800126choice
127 prompt "FSL Layerscape PPA firmware loading-media select"
128 depends on FSL_LS_PPA
129 default SYS_LS_PPA_FW_IN_XIP
130
131config SYS_LS_PPA_FW_IN_XIP
132 bool "XIP"
133 help
134 Say Y here if the PPA firmware locate at XIP flash, such
135 as NOR or QSPI flash.
136
137endchoice
138
139config SYS_LS_PPA_FW_ADDR
140 hex "Address of PPA firmware loading from"
141 depends on FSL_LS_PPA
142 default 0x40500000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
143 default 0x60500000 if SYS_LS_PPA_FW_IN_XIP
144 help
145 If the PPA firmware locate at XIP flash, such as NOR or
146 QSPI flash, this address is a directly memory-mapped.
147 If it is in a serial accessed flash, such as NAND and SD
148 card, it is a byte offset.
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800149endmenu
150
York Sun149eb332016-09-26 08:09:27 -0700151config SYS_FSL_ERRATUM_A010315
152 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800153
154config SYS_FSL_ERRATUM_A010539
155 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700156
York Sunf188d222016-10-04 14:45:01 -0700157config MAX_CPUS
158 int "Maximum number of CPUs permitted for Layerscape"
159 default 4 if ARCH_LS1043A
160 default 4 if ARCH_LS1046A
161 default 16 if ARCH_LS2080A
162 default 1
163 help
164 Set this number to the maximum number of possible CPUs in the SoC.
165 SoCs may have multiple clusters with each cluster may have multiple
166 ports. If some ports are reserved but higher ports are used for
167 cores, count the reserved ports. This will allocate enough memory
168 in spin table to properly handle all cores.
169
York Sun728e7002016-12-02 09:32:35 -0800170config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800171 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800172 help
173 Enable Freescale Secure Boot feature
174
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800175config QSPI_AHB_INIT
176 bool "Init the QSPI AHB bus"
177 help
178 The default setting for QSPI AHB bus just support 3bytes addressing.
179 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
180 bus for those flashes to support the full QSPI flash size.
181
York Sune7310a32016-10-04 14:45:54 -0700182config SYS_FSL_IFC_BANK_COUNT
183 int "Maximum banks of Integrated flash controller"
184 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
185 default 4 if ARCH_LS1043A
186 default 4 if ARCH_LS1046A
187 default 8 if ARCH_LS2080A
188
York Sun0dc9abb2016-10-04 14:46:50 -0700189config SYS_FSL_HAS_DP_DDR
190 bool
191
York Sun6b62ef02016-10-04 18:01:34 -0700192config SYS_FSL_SRDS_1
193 bool
194
195config SYS_FSL_SRDS_2
196 bool
197
198config SYS_HAS_SERDES
199 bool
200
York Sun4dd8c612016-10-04 14:31:48 -0700201endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800202
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800203menu "Layerscape clock tree configuration"
204 depends on FSL_LSCH2 || FSL_LSCH3
205
206config SYS_FSL_CLK
207 bool "Enable clock tree initialization"
208 default y
209
210config CLUSTER_CLK_FREQ
211 int "Reference clock of core cluster"
212 depends on ARCH_LS1012A
213 default 100000000
214 help
215 This number is the reference clock frequency of core PLL.
216 For most platforms, the core PLL and Platform PLL have the same
217 reference clock, but for some platforms, LS1012A for instance,
218 they are provided sepatately.
219
220config SYS_FSL_PCLK_DIV
221 int "Platform clock divider"
222 default 1 if ARCH_LS1043A
223 default 1 if ARCH_LS1046A
224 default 2
225 help
226 This is the divider that is used to derive Platform clock from
227 Platform PLL, in another word:
228 Platform_clk = Platform_PLL_freq / this_divider
229
230config SYS_FSL_DSPI_CLK_DIV
231 int "DSPI clock divider"
232 default 1 if ARCH_LS1043A
233 default 2
234 help
235 This is the divider that is used to derive DSPI clock from Platform
236 PLL, in another word DSPI_clk = Platform_PLL_freq / this_divider.
237
238config SYS_FSL_DUART_CLK_DIV
239 int "DUART clock divider"
240 default 1 if ARCH_LS1043A
241 default 2
242 help
243 This is the divider that is used to derive DUART clock from Platform
244 clock, in another word DUART_clk = Platform_clk / this_divider.
245
246config SYS_FSL_I2C_CLK_DIV
247 int "I2C clock divider"
248 default 1 if ARCH_LS1043A
249 default 2
250 help
251 This is the divider that is used to derive I2C clock from Platform
252 clock, in another word I2C_clk = Platform_clk / this_divider.
253
254config SYS_FSL_IFC_CLK_DIV
255 int "IFC clock divider"
256 default 1 if ARCH_LS1043A
257 default 2
258 help
259 This is the divider that is used to derive IFC clock from Platform
260 clock, in another word IFC_clk = Platform_clk / this_divider.
261
262config SYS_FSL_LPUART_CLK_DIV
263 int "LPUART clock divider"
264 default 1 if ARCH_LS1043A
265 default 2
266 help
267 This is the divider that is used to derive LPUART clock from Platform
268 clock, in another word LPUART_clk = Platform_clk / this_divider.
269
270config SYS_FSL_SDHC_CLK_DIV
271 int "SDHC clock divider"
272 default 1 if ARCH_LS1043A
273 default 1 if ARCH_LS1012A
274 default 2
275 help
276 This is the divider that is used to derive SDHC clock from Platform
277 clock, in another word SDHC_clk = Platform_clk / this_divider.
278endmenu
279
York Sun1dc61ca2016-12-28 08:43:41 -0800280config SYS_FSL_ERRATUM_A008336
281 bool
282
283config SYS_FSL_ERRATUM_A008514
284 bool
285
286config SYS_FSL_ERRATUM_A008585
287 bool
288
289config SYS_FSL_ERRATUM_A008850
290 bool
291
292config SYS_FSL_ERRATUM_A009635
293 bool
294
295config SYS_FSL_ERRATUM_A009660
296 bool
297
298config SYS_FSL_ERRATUM_A009929
299 bool