blob: 4c16c4cd0c6a4bbeea8d27b643b1d9419b663263 [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
York Sunb3d71642016-09-26 08:09:26 -070029
York Sunbad49842016-09-26 08:09:24 -070030config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070031 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080032 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070033 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080034 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070035 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070036 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080037 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080038 select SYS_FSL_ERRATUM_A008511
Shengzhou Liua7c37c62017-03-23 18:14:40 +080039 select SYS_FSL_ERRATUM_A008850
York Sun1dc61ca2016-12-28 08:43:41 -080040 select SYS_FSL_ERRATUM_A009801
41 select SYS_FSL_ERRATUM_A009803
42 select SYS_FSL_ERRATUM_A009942
43 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080044 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080045 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070046 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070047 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070048 select BOARD_EARLY_INIT_F
York Sunb3d71642016-09-26 08:09:26 -070049
York Sunfcd0e742016-10-04 14:31:47 -070050config ARCH_LS2080A
51 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080052 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -050053 select ARM_ERRATA_826974
54 select ARM_ERRATA_828024
55 select ARM_ERRATA_829520
56 select ARM_ERRATA_833471
York Sun4dd8c612016-10-04 14:31:48 -070057 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080058 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070059 select SYS_FSL_DDR_LE
60 select SYS_FSL_DDR_VER_50
York Sun6b62ef02016-10-04 18:01:34 -070061 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080062 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080063 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080064 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080065 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070066 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +053067 select FSL_TZASC_1
68 select FSL_TZASC_2
York Sun1dc61ca2016-12-28 08:43:41 -080069 select SYS_FSL_ERRATUM_A008336
70 select SYS_FSL_ERRATUM_A008511
71 select SYS_FSL_ERRATUM_A008514
72 select SYS_FSL_ERRATUM_A008585
73 select SYS_FSL_ERRATUM_A009635
74 select SYS_FSL_ERRATUM_A009663
75 select SYS_FSL_ERRATUM_A009801
76 select SYS_FSL_ERRATUM_A009803
77 select SYS_FSL_ERRATUM_A009942
78 select SYS_FSL_ERRATUM_A010165
Ashish kumar3b52a232017-02-23 16:03:57 +053079 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -070080 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070081 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -070082
83config FSL_LSCH2
84 bool
York Sun92c36e22016-12-28 08:43:30 -080085 select SYS_FSL_HAS_SEC
86 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080087 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -070088 select SYS_FSL_SRDS_1
89 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070090
91config FSL_LSCH3
92 bool
York Sun6b62ef02016-10-04 18:01:34 -070093 select SYS_FSL_SRDS_1
94 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070095
York Sun6c089742017-03-06 09:02:25 -080096config FSL_MC_ENET
97 bool "Management Complex network"
98 depends on ARCH_LS2080A
99 default y
100 select RESV_RAM
101 help
102 Enable Management Complex (MC) network
103
York Sun4dd8c612016-10-04 14:31:48 -0700104menu "Layerscape architecture"
105 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700106
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800107config FSL_PCIE_COMPAT
108 string "PCIe compatible of Kernel DT"
109 depends on PCIE_LAYERSCAPE
110 default "fsl,ls1012a-pcie" if ARCH_LS1012A
111 default "fsl,ls1043a-pcie" if ARCH_LS1043A
112 default "fsl,ls1046a-pcie" if ARCH_LS1046A
113 default "fsl,ls2080a-pcie" if ARCH_LS2080A
114 help
115 This compatible is used to find pci controller node in Kernel DT
116 to complete fixup.
117
Wenbin Songa8f57a92017-01-17 18:31:15 +0800118config HAS_FEATURE_GIC64K_ALIGN
119 bool
120 default y if ARCH_LS1043A
121
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800122config HAS_FEATURE_ENHANCED_MSI
123 bool
124 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800125
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800126menu "Layerscape PPA"
127config FSL_LS_PPA
128 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800129 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800130 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800131 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800132 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800133 help
134 The FSL Primary Protected Application (PPA) is a software component
135 which is loaded during boot stage, and then remains resident in RAM
136 and runs in the TrustZone after boot.
137 Say y to enable it.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800138choice
139 prompt "FSL Layerscape PPA firmware loading-media select"
140 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800141 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
142 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800143 default SYS_LS_PPA_FW_IN_XIP
144
145config SYS_LS_PPA_FW_IN_XIP
146 bool "XIP"
147 help
148 Say Y here if the PPA firmware locate at XIP flash, such
149 as NOR or QSPI flash.
150
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800151config SYS_LS_PPA_FW_IN_MMC
152 bool "eMMC or SD Card"
153 help
154 Say Y here if the PPA firmware locate at eMMC/SD card.
155
156config SYS_LS_PPA_FW_IN_NAND
157 bool "NAND"
158 help
159 Say Y here if the PPA firmware locate at NAND flash.
160
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800161endchoice
162
163config SYS_LS_PPA_FW_ADDR
164 hex "Address of PPA firmware loading from"
165 depends on FSL_LS_PPA
166 default 0x40500000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
Santan Kumarc61c6992017-03-07 11:21:03 +0530167 default 0x580a00000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800168 default 0x60500000 if SYS_LS_PPA_FW_IN_XIP
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800169 default 0x500000 if SYS_LS_PPA_FW_IN_MMC
170 default 0x500000 if SYS_LS_PPA_FW_IN_NAND
171
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800172 help
173 If the PPA firmware locate at XIP flash, such as NOR or
174 QSPI flash, this address is a directly memory-mapped.
175 If it is in a serial accessed flash, such as NAND and SD
176 card, it is a byte offset.
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530177
178config SYS_LS_PPA_ESBC_ADDR
179 hex "hdr address of PPA firmware loading from"
180 depends on FSL_LS_PPA && CHAIN_OF_TRUST
181 default 0x600c0000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1043A
Vinitha Pillai-B572238a3c6452017-03-23 13:48:16 +0530182 default 0x40740000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1046A
Vinitha Pillai-B572236cb92e72017-03-23 13:48:19 +0530183 default 0x40480000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1012A
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530184 default 0x580c40000 if SYS_LS_PPA_FW_IN_XIP && FSL_LSCH3
Sumit Garg8fddf752017-04-20 05:09:11 +0530185 default 0x700000 if SYS_LS_PPA_FW_IN_MMC
186 default 0x700000 if SYS_LS_PPA_FW_IN_NAND
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530187 help
188 If the PPA header firmware locate at XIP flash, such as NOR or
189 QSPI flash, this address is a directly memory-mapped.
190 If it is in a serial accessed flash, such as NAND and SD
191 card, it is a byte offset.
192
Sumit Garg8fddf752017-04-20 05:09:11 +0530193config LS_PPA_ESBC_HDR_SIZE
194 hex "Length of PPA ESBC header"
195 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
196 default 0x2000
197 help
198 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
199 NAND to memory to validate PPA image.
200
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800201endmenu
202
York Sun149eb332016-09-26 08:09:27 -0700203config SYS_FSL_ERRATUM_A010315
204 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800205
206config SYS_FSL_ERRATUM_A010539
207 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700208
York Sunf188d222016-10-04 14:45:01 -0700209config MAX_CPUS
210 int "Maximum number of CPUs permitted for Layerscape"
211 default 4 if ARCH_LS1043A
212 default 4 if ARCH_LS1046A
213 default 16 if ARCH_LS2080A
214 default 1
215 help
216 Set this number to the maximum number of possible CPUs in the SoC.
217 SoCs may have multiple clusters with each cluster may have multiple
218 ports. If some ports are reserved but higher ports are used for
219 cores, count the reserved ports. This will allocate enough memory
220 in spin table to properly handle all cores.
221
York Sun728e7002016-12-02 09:32:35 -0800222config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800223 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800224 help
225 Enable Freescale Secure Boot feature
226
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800227config QSPI_AHB_INIT
228 bool "Init the QSPI AHB bus"
229 help
230 The default setting for QSPI AHB bus just support 3bytes addressing.
231 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
232 bus for those flashes to support the full QSPI flash size.
233
York Sune7310a32016-10-04 14:45:54 -0700234config SYS_FSL_IFC_BANK_COUNT
235 int "Maximum banks of Integrated flash controller"
236 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
237 default 4 if ARCH_LS1043A
238 default 4 if ARCH_LS1046A
239 default 8 if ARCH_LS2080A
240
York Sun0dc9abb2016-10-04 14:46:50 -0700241config SYS_FSL_HAS_DP_DDR
242 bool
243
York Sun6b62ef02016-10-04 18:01:34 -0700244config SYS_FSL_SRDS_1
245 bool
246
247config SYS_FSL_SRDS_2
248 bool
249
250config SYS_HAS_SERDES
251 bool
252
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530253config FSL_TZASC_1
254 bool
255
256config FSL_TZASC_2
257 bool
258
York Sun4dd8c612016-10-04 14:31:48 -0700259endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800260
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800261menu "Layerscape clock tree configuration"
262 depends on FSL_LSCH2 || FSL_LSCH3
263
264config SYS_FSL_CLK
265 bool "Enable clock tree initialization"
266 default y
267
268config CLUSTER_CLK_FREQ
269 int "Reference clock of core cluster"
270 depends on ARCH_LS1012A
271 default 100000000
272 help
273 This number is the reference clock frequency of core PLL.
274 For most platforms, the core PLL and Platform PLL have the same
275 reference clock, but for some platforms, LS1012A for instance,
276 they are provided sepatately.
277
278config SYS_FSL_PCLK_DIV
279 int "Platform clock divider"
280 default 1 if ARCH_LS1043A
281 default 1 if ARCH_LS1046A
282 default 2
283 help
284 This is the divider that is used to derive Platform clock from
285 Platform PLL, in another word:
286 Platform_clk = Platform_PLL_freq / this_divider
287
288config SYS_FSL_DSPI_CLK_DIV
289 int "DSPI clock divider"
290 default 1 if ARCH_LS1043A
291 default 2
292 help
293 This is the divider that is used to derive DSPI clock from Platform
294 PLL, in another word DSPI_clk = Platform_PLL_freq / this_divider.
295
296config SYS_FSL_DUART_CLK_DIV
297 int "DUART clock divider"
298 default 1 if ARCH_LS1043A
299 default 2
300 help
301 This is the divider that is used to derive DUART clock from Platform
302 clock, in another word DUART_clk = Platform_clk / this_divider.
303
304config SYS_FSL_I2C_CLK_DIV
305 int "I2C clock divider"
306 default 1 if ARCH_LS1043A
307 default 2
308 help
309 This is the divider that is used to derive I2C clock from Platform
310 clock, in another word I2C_clk = Platform_clk / this_divider.
311
312config SYS_FSL_IFC_CLK_DIV
313 int "IFC clock divider"
314 default 1 if ARCH_LS1043A
315 default 2
316 help
317 This is the divider that is used to derive IFC clock from Platform
318 clock, in another word IFC_clk = Platform_clk / this_divider.
319
320config SYS_FSL_LPUART_CLK_DIV
321 int "LPUART clock divider"
322 default 1 if ARCH_LS1043A
323 default 2
324 help
325 This is the divider that is used to derive LPUART clock from Platform
326 clock, in another word LPUART_clk = Platform_clk / this_divider.
327
328config SYS_FSL_SDHC_CLK_DIV
329 int "SDHC clock divider"
330 default 1 if ARCH_LS1043A
331 default 1 if ARCH_LS1012A
332 default 2
333 help
334 This is the divider that is used to derive SDHC clock from Platform
335 clock, in another word SDHC_clk = Platform_clk / this_divider.
336endmenu
337
York Sund6964b32017-03-06 09:02:24 -0800338config RESV_RAM
339 bool
340 help
341 Reserve memory from the top, tracked by gd->arch.resv_ram. This
342 reserved RAM can be used by special driver that resides in memory
343 after U-Boot exits. It's up to implementation to allocate and allow
344 access to this reserved memory. For example, the reserved RAM can
345 be at the high end of physical memory. The reserve RAM may be
346 excluded from memory bank(s) passed to OS, or marked as reserved.
347
York Sun1dc61ca2016-12-28 08:43:41 -0800348config SYS_FSL_ERRATUM_A008336
349 bool
350
351config SYS_FSL_ERRATUM_A008514
352 bool
353
354config SYS_FSL_ERRATUM_A008585
355 bool
356
357config SYS_FSL_ERRATUM_A008850
358 bool
359
Ashish kumar3b52a232017-02-23 16:03:57 +0530360config SYS_FSL_ERRATUM_A009203
361 bool
362
York Sun1dc61ca2016-12-28 08:43:41 -0800363config SYS_FSL_ERRATUM_A009635
364 bool
365
366config SYS_FSL_ERRATUM_A009660
367 bool
368
369config SYS_FSL_ERRATUM_A009929
370 bool
York Sun1a770752017-03-06 09:02:26 -0800371
372config SYS_MC_RSV_MEM_ALIGN
373 hex "Management Complex reserved memory alignment"
374 depends on RESV_RAM
375 default 0x20000000
376 help
377 Reserved memory needs to be aligned for MC to use. Default value
378 is 512MB.