blob: d72f8f84d490e07f6158de147ad11e7b3822e006 [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060029 imply SCSI
Simon Glassc88a09a2017-08-04 16:34:34 -060030 imply CMD_PCI
York Sunb3d71642016-09-26 08:09:26 -070031
York Sunbad49842016-09-26 08:09:24 -070032config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070033 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080034 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070035 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080036 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070037 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070038 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080039 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080040 select SYS_FSL_ERRATUM_A008511
Shengzhou Liua7c37c62017-03-23 18:14:40 +080041 select SYS_FSL_ERRATUM_A008850
York Sun1dc61ca2016-12-28 08:43:41 -080042 select SYS_FSL_ERRATUM_A009801
43 select SYS_FSL_ERRATUM_A009803
44 select SYS_FSL_ERRATUM_A009942
45 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080046 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080047 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070048 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070049 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070050 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060051 imply SCSI
York Sunb3d71642016-09-26 08:09:26 -070052
York Sunfcd0e742016-10-04 14:31:47 -070053config ARCH_LS2080A
54 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080055 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -050056 select ARM_ERRATA_826974
57 select ARM_ERRATA_828024
58 select ARM_ERRATA_829520
59 select ARM_ERRATA_833471
York Sun4dd8c612016-10-04 14:31:48 -070060 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080061 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070062 select SYS_FSL_DDR_LE
63 select SYS_FSL_DDR_VER_50
Ashish Kumar97393d62017-08-18 10:54:36 +053064 select SYS_FSL_HAS_CCN504
York Sun6b62ef02016-10-04 18:01:34 -070065 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080066 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080067 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080068 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080069 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070070 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +053071 select FSL_TZASC_1
72 select FSL_TZASC_2
York Sun1dc61ca2016-12-28 08:43:41 -080073 select SYS_FSL_ERRATUM_A008336
74 select SYS_FSL_ERRATUM_A008511
75 select SYS_FSL_ERRATUM_A008514
76 select SYS_FSL_ERRATUM_A008585
77 select SYS_FSL_ERRATUM_A009635
78 select SYS_FSL_ERRATUM_A009663
79 select SYS_FSL_ERRATUM_A009801
80 select SYS_FSL_ERRATUM_A009803
81 select SYS_FSL_ERRATUM_A009942
82 select SYS_FSL_ERRATUM_A010165
Ashish kumar3b52a232017-02-23 16:03:57 +053083 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -070084 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070085 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -070086
87config FSL_LSCH2
88 bool
Ashish Kumar11234062017-08-11 11:09:14 +053089 select SYS_FSL_HAS_CCI400
York Sun92c36e22016-12-28 08:43:30 -080090 select SYS_FSL_HAS_SEC
91 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080092 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -070093 select SYS_FSL_SRDS_1
94 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070095
96config FSL_LSCH3
97 bool
York Sun6b62ef02016-10-04 18:01:34 -070098 select SYS_FSL_SRDS_1
99 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -0700100
York Sun6c089742017-03-06 09:02:25 -0800101config FSL_MC_ENET
102 bool "Management Complex network"
103 depends on ARCH_LS2080A
104 default y
105 select RESV_RAM
106 help
107 Enable Management Complex (MC) network
108
York Sun4dd8c612016-10-04 14:31:48 -0700109menu "Layerscape architecture"
110 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700111
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800112config FSL_PCIE_COMPAT
113 string "PCIe compatible of Kernel DT"
114 depends on PCIE_LAYERSCAPE
115 default "fsl,ls1012a-pcie" if ARCH_LS1012A
116 default "fsl,ls1043a-pcie" if ARCH_LS1043A
117 default "fsl,ls1046a-pcie" if ARCH_LS1046A
118 default "fsl,ls2080a-pcie" if ARCH_LS2080A
119 help
120 This compatible is used to find pci controller node in Kernel DT
121 to complete fixup.
122
Wenbin Songa8f57a92017-01-17 18:31:15 +0800123config HAS_FEATURE_GIC64K_ALIGN
124 bool
125 default y if ARCH_LS1043A
126
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800127config HAS_FEATURE_ENHANCED_MSI
128 bool
129 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800130
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800131menu "Layerscape PPA"
132config FSL_LS_PPA
133 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800134 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800135 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800136 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800137 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800138 help
139 The FSL Primary Protected Application (PPA) is a software component
140 which is loaded during boot stage, and then remains resident in RAM
141 and runs in the TrustZone after boot.
142 Say y to enable it.
York Sunf2aaf842017-05-15 08:52:00 -0700143
144config SPL_FSL_LS_PPA
145 bool "FSL Layerscape PPA firmware support for SPL build"
146 depends on !ARMV8_PSCI
147 select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
148 select SEC_FIRMWARE_ARMV8_PSCI
149 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
150 help
151 The FSL Primary Protected Application (PPA) is a software component
152 which is loaded during boot stage, and then remains resident in RAM
153 and runs in the TrustZone after boot. This is to load PPA during SPL
154 stage instead of the RAM version of U-Boot. Once PPA is initialized,
155 the rest of U-Boot (including RAM version) runs at EL2.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800156choice
157 prompt "FSL Layerscape PPA firmware loading-media select"
158 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800159 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
160 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800161 default SYS_LS_PPA_FW_IN_XIP
162
163config SYS_LS_PPA_FW_IN_XIP
164 bool "XIP"
165 help
166 Say Y here if the PPA firmware locate at XIP flash, such
167 as NOR or QSPI flash.
168
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800169config SYS_LS_PPA_FW_IN_MMC
170 bool "eMMC or SD Card"
171 help
172 Say Y here if the PPA firmware locate at eMMC/SD card.
173
174config SYS_LS_PPA_FW_IN_NAND
175 bool "NAND"
176 help
177 Say Y here if the PPA firmware locate at NAND flash.
178
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800179endchoice
180
181config SYS_LS_PPA_FW_ADDR
182 hex "Address of PPA firmware loading from"
183 depends on FSL_LS_PPA
Priyanka Jain7d05b992017-04-28 10:41:35 +0530184 default 0x20400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800185 default 0x40400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
Santan Kumar0f0173d2017-04-28 12:47:24 +0530186 default 0x580400000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800187 default 0x60400000 if SYS_LS_PPA_FW_IN_XIP
188 default 0x400000 if SYS_LS_PPA_FW_IN_MMC
189 default 0x400000 if SYS_LS_PPA_FW_IN_NAND
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800190
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800191 help
192 If the PPA firmware locate at XIP flash, such as NOR or
193 QSPI flash, this address is a directly memory-mapped.
194 If it is in a serial accessed flash, such as NAND and SD
195 card, it is a byte offset.
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530196
197config SYS_LS_PPA_ESBC_ADDR
198 hex "hdr address of PPA firmware loading from"
199 depends on FSL_LS_PPA && CHAIN_OF_TRUST
Sumit Garg666bbd02017-08-16 07:13:28 -0400200 default 0x60680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1043A
201 default 0x40680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1046A
202 default 0x40680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1012A
Udit Agarwalc83ea8a2017-08-16 07:13:29 -0400203 default 0x20680000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
204 default 0x580680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Sumit Garg666bbd02017-08-16 07:13:28 -0400205 default 0x680000 if SYS_LS_PPA_FW_IN_MMC
206 default 0x680000 if SYS_LS_PPA_FW_IN_NAND
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530207 help
208 If the PPA header firmware locate at XIP flash, such as NOR or
209 QSPI flash, this address is a directly memory-mapped.
210 If it is in a serial accessed flash, such as NAND and SD
211 card, it is a byte offset.
212
Sumit Garg8fddf752017-04-20 05:09:11 +0530213config LS_PPA_ESBC_HDR_SIZE
214 hex "Length of PPA ESBC header"
215 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
216 default 0x2000
217 help
218 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
219 NAND to memory to validate PPA image.
220
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800221endmenu
222
York Sun149eb332016-09-26 08:09:27 -0700223config SYS_FSL_ERRATUM_A010315
224 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800225
226config SYS_FSL_ERRATUM_A010539
227 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700228
York Sunf188d222016-10-04 14:45:01 -0700229config MAX_CPUS
230 int "Maximum number of CPUs permitted for Layerscape"
231 default 4 if ARCH_LS1043A
232 default 4 if ARCH_LS1046A
233 default 16 if ARCH_LS2080A
234 default 1
235 help
236 Set this number to the maximum number of possible CPUs in the SoC.
237 SoCs may have multiple clusters with each cluster may have multiple
238 ports. If some ports are reserved but higher ports are used for
239 cores, count the reserved ports. This will allocate enough memory
240 in spin table to properly handle all cores.
241
York Sun728e7002016-12-02 09:32:35 -0800242config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800243 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800244 help
245 Enable Freescale Secure Boot feature
246
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800247config QSPI_AHB_INIT
248 bool "Init the QSPI AHB bus"
249 help
250 The default setting for QSPI AHB bus just support 3bytes addressing.
251 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
252 bus for those flashes to support the full QSPI flash size.
253
Ashish Kumar11234062017-08-11 11:09:14 +0530254config SYS_CCI400_OFFSET
255 hex "Offset for CCI400 base"
256 depends on SYS_FSL_HAS_CCI400
257 default 0x3090000 if ARCH_LS1088A
258 default 0x180000 if FSL_LSCH2
259 help
260 Offset for CCI400 base
261 CCI400 base addr = CCSRBAR + CCI400_OFFSET
262
York Sune7310a32016-10-04 14:45:54 -0700263config SYS_FSL_IFC_BANK_COUNT
264 int "Maximum banks of Integrated flash controller"
265 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
266 default 4 if ARCH_LS1043A
267 default 4 if ARCH_LS1046A
268 default 8 if ARCH_LS2080A
269
Ashish Kumar11234062017-08-11 11:09:14 +0530270config SYS_FSL_HAS_CCI400
271 bool
272
Ashish Kumar97393d62017-08-18 10:54:36 +0530273config SYS_FSL_HAS_CCN504
274 bool
275
York Sun0dc9abb2016-10-04 14:46:50 -0700276config SYS_FSL_HAS_DP_DDR
277 bool
278
York Sun6b62ef02016-10-04 18:01:34 -0700279config SYS_FSL_SRDS_1
280 bool
281
282config SYS_FSL_SRDS_2
283 bool
284
285config SYS_HAS_SERDES
286 bool
287
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530288config FSL_TZASC_1
289 bool
290
291config FSL_TZASC_2
292 bool
293
York Sun4dd8c612016-10-04 14:31:48 -0700294endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800295
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800296menu "Layerscape clock tree configuration"
297 depends on FSL_LSCH2 || FSL_LSCH3
298
299config SYS_FSL_CLK
300 bool "Enable clock tree initialization"
301 default y
302
303config CLUSTER_CLK_FREQ
304 int "Reference clock of core cluster"
305 depends on ARCH_LS1012A
306 default 100000000
307 help
308 This number is the reference clock frequency of core PLL.
309 For most platforms, the core PLL and Platform PLL have the same
310 reference clock, but for some platforms, LS1012A for instance,
311 they are provided sepatately.
312
313config SYS_FSL_PCLK_DIV
314 int "Platform clock divider"
315 default 1 if ARCH_LS1043A
316 default 1 if ARCH_LS1046A
317 default 2
318 help
319 This is the divider that is used to derive Platform clock from
320 Platform PLL, in another word:
321 Platform_clk = Platform_PLL_freq / this_divider
322
323config SYS_FSL_DSPI_CLK_DIV
324 int "DSPI clock divider"
325 default 1 if ARCH_LS1043A
326 default 2
327 help
328 This is the divider that is used to derive DSPI clock from Platform
Hou Zhiqiang0c8fcb62017-07-03 18:37:11 +0800329 clock, in another word DSPI_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800330
331config SYS_FSL_DUART_CLK_DIV
332 int "DUART clock divider"
333 default 1 if ARCH_LS1043A
334 default 2
335 help
336 This is the divider that is used to derive DUART clock from Platform
337 clock, in another word DUART_clk = Platform_clk / this_divider.
338
339config SYS_FSL_I2C_CLK_DIV
340 int "I2C clock divider"
341 default 1 if ARCH_LS1043A
342 default 2
343 help
344 This is the divider that is used to derive I2C clock from Platform
345 clock, in another word I2C_clk = Platform_clk / this_divider.
346
347config SYS_FSL_IFC_CLK_DIV
348 int "IFC clock divider"
349 default 1 if ARCH_LS1043A
350 default 2
351 help
352 This is the divider that is used to derive IFC clock from Platform
353 clock, in another word IFC_clk = Platform_clk / this_divider.
354
355config SYS_FSL_LPUART_CLK_DIV
356 int "LPUART clock divider"
357 default 1 if ARCH_LS1043A
358 default 2
359 help
360 This is the divider that is used to derive LPUART clock from Platform
361 clock, in another word LPUART_clk = Platform_clk / this_divider.
362
363config SYS_FSL_SDHC_CLK_DIV
364 int "SDHC clock divider"
365 default 1 if ARCH_LS1043A
366 default 1 if ARCH_LS1012A
367 default 2
368 help
369 This is the divider that is used to derive SDHC clock from Platform
370 clock, in another word SDHC_clk = Platform_clk / this_divider.
371endmenu
372
York Sund6964b32017-03-06 09:02:24 -0800373config RESV_RAM
374 bool
375 help
376 Reserve memory from the top, tracked by gd->arch.resv_ram. This
377 reserved RAM can be used by special driver that resides in memory
378 after U-Boot exits. It's up to implementation to allocate and allow
379 access to this reserved memory. For example, the reserved RAM can
380 be at the high end of physical memory. The reserve RAM may be
381 excluded from memory bank(s) passed to OS, or marked as reserved.
382
York Sun1dc61ca2016-12-28 08:43:41 -0800383config SYS_FSL_ERRATUM_A008336
384 bool
385
386config SYS_FSL_ERRATUM_A008514
387 bool
388
389config SYS_FSL_ERRATUM_A008585
390 bool
391
392config SYS_FSL_ERRATUM_A008850
393 bool
394
Ashish kumar3b52a232017-02-23 16:03:57 +0530395config SYS_FSL_ERRATUM_A009203
396 bool
397
York Sun1dc61ca2016-12-28 08:43:41 -0800398config SYS_FSL_ERRATUM_A009635
399 bool
400
401config SYS_FSL_ERRATUM_A009660
402 bool
403
404config SYS_FSL_ERRATUM_A009929
405 bool
York Sun1a770752017-03-06 09:02:26 -0800406
407config SYS_MC_RSV_MEM_ALIGN
408 hex "Management Complex reserved memory alignment"
409 depends on RESV_RAM
410 default 0x20000000
411 help
412 Reserved memory needs to be aligned for MC to use. Default value
413 is 512MB.
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +0200414
415config SPL_LDSCRIPT
416 default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A