blob: cdadd38a1242dcb7b7158de4f7773e822432711d [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060029 imply SCSI
Simon Glassc88a09a2017-08-04 16:34:34 -060030 imply CMD_PCI
York Sunb3d71642016-09-26 08:09:26 -070031
York Sunbad49842016-09-26 08:09:24 -070032config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070033 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080034 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070035 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080036 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070037 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070038 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080039 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080040 select SYS_FSL_ERRATUM_A008511
Shengzhou Liua7c37c62017-03-23 18:14:40 +080041 select SYS_FSL_ERRATUM_A008850
York Sun1dc61ca2016-12-28 08:43:41 -080042 select SYS_FSL_ERRATUM_A009801
43 select SYS_FSL_ERRATUM_A009803
44 select SYS_FSL_ERRATUM_A009942
45 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080046 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080047 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070048 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070049 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070050 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060051 imply SCSI
York Sunb3d71642016-09-26 08:09:26 -070052
York Sunfcd0e742016-10-04 14:31:47 -070053config ARCH_LS2080A
54 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080055 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -050056 select ARM_ERRATA_826974
57 select ARM_ERRATA_828024
58 select ARM_ERRATA_829520
59 select ARM_ERRATA_833471
York Sun4dd8c612016-10-04 14:31:48 -070060 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080061 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070062 select SYS_FSL_DDR_LE
63 select SYS_FSL_DDR_VER_50
York Sun6b62ef02016-10-04 18:01:34 -070064 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080065 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080066 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080067 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080068 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070069 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +053070 select FSL_TZASC_1
71 select FSL_TZASC_2
York Sun1dc61ca2016-12-28 08:43:41 -080072 select SYS_FSL_ERRATUM_A008336
73 select SYS_FSL_ERRATUM_A008511
74 select SYS_FSL_ERRATUM_A008514
75 select SYS_FSL_ERRATUM_A008585
76 select SYS_FSL_ERRATUM_A009635
77 select SYS_FSL_ERRATUM_A009663
78 select SYS_FSL_ERRATUM_A009801
79 select SYS_FSL_ERRATUM_A009803
80 select SYS_FSL_ERRATUM_A009942
81 select SYS_FSL_ERRATUM_A010165
Ashish kumar3b52a232017-02-23 16:03:57 +053082 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -070083 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070084 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -070085
86config FSL_LSCH2
87 bool
Ashish Kumar11234062017-08-11 11:09:14 +053088 select SYS_FSL_HAS_CCI400
York Sun92c36e22016-12-28 08:43:30 -080089 select SYS_FSL_HAS_SEC
90 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080091 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -070092 select SYS_FSL_SRDS_1
93 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070094
95config FSL_LSCH3
96 bool
York Sun6b62ef02016-10-04 18:01:34 -070097 select SYS_FSL_SRDS_1
98 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070099
York Sun6c089742017-03-06 09:02:25 -0800100config FSL_MC_ENET
101 bool "Management Complex network"
102 depends on ARCH_LS2080A
103 default y
104 select RESV_RAM
105 help
106 Enable Management Complex (MC) network
107
York Sun4dd8c612016-10-04 14:31:48 -0700108menu "Layerscape architecture"
109 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700110
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800111config FSL_PCIE_COMPAT
112 string "PCIe compatible of Kernel DT"
113 depends on PCIE_LAYERSCAPE
114 default "fsl,ls1012a-pcie" if ARCH_LS1012A
115 default "fsl,ls1043a-pcie" if ARCH_LS1043A
116 default "fsl,ls1046a-pcie" if ARCH_LS1046A
117 default "fsl,ls2080a-pcie" if ARCH_LS2080A
118 help
119 This compatible is used to find pci controller node in Kernel DT
120 to complete fixup.
121
Wenbin Songa8f57a92017-01-17 18:31:15 +0800122config HAS_FEATURE_GIC64K_ALIGN
123 bool
124 default y if ARCH_LS1043A
125
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800126config HAS_FEATURE_ENHANCED_MSI
127 bool
128 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800129
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800130menu "Layerscape PPA"
131config FSL_LS_PPA
132 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800133 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800134 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800135 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800136 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800137 help
138 The FSL Primary Protected Application (PPA) is a software component
139 which is loaded during boot stage, and then remains resident in RAM
140 and runs in the TrustZone after boot.
141 Say y to enable it.
York Sunf2aaf842017-05-15 08:52:00 -0700142
143config SPL_FSL_LS_PPA
144 bool "FSL Layerscape PPA firmware support for SPL build"
145 depends on !ARMV8_PSCI
146 select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
147 select SEC_FIRMWARE_ARMV8_PSCI
148 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
149 help
150 The FSL Primary Protected Application (PPA) is a software component
151 which is loaded during boot stage, and then remains resident in RAM
152 and runs in the TrustZone after boot. This is to load PPA during SPL
153 stage instead of the RAM version of U-Boot. Once PPA is initialized,
154 the rest of U-Boot (including RAM version) runs at EL2.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800155choice
156 prompt "FSL Layerscape PPA firmware loading-media select"
157 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800158 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
159 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800160 default SYS_LS_PPA_FW_IN_XIP
161
162config SYS_LS_PPA_FW_IN_XIP
163 bool "XIP"
164 help
165 Say Y here if the PPA firmware locate at XIP flash, such
166 as NOR or QSPI flash.
167
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800168config SYS_LS_PPA_FW_IN_MMC
169 bool "eMMC or SD Card"
170 help
171 Say Y here if the PPA firmware locate at eMMC/SD card.
172
173config SYS_LS_PPA_FW_IN_NAND
174 bool "NAND"
175 help
176 Say Y here if the PPA firmware locate at NAND flash.
177
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800178endchoice
179
180config SYS_LS_PPA_FW_ADDR
181 hex "Address of PPA firmware loading from"
182 depends on FSL_LS_PPA
Priyanka Jain7d05b992017-04-28 10:41:35 +0530183 default 0x20400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800184 default 0x40400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
Santan Kumar0f0173d2017-04-28 12:47:24 +0530185 default 0x580400000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800186 default 0x60400000 if SYS_LS_PPA_FW_IN_XIP
187 default 0x400000 if SYS_LS_PPA_FW_IN_MMC
188 default 0x400000 if SYS_LS_PPA_FW_IN_NAND
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800189
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800190 help
191 If the PPA firmware locate at XIP flash, such as NOR or
192 QSPI flash, this address is a directly memory-mapped.
193 If it is in a serial accessed flash, such as NAND and SD
194 card, it is a byte offset.
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530195
196config SYS_LS_PPA_ESBC_ADDR
197 hex "hdr address of PPA firmware loading from"
198 depends on FSL_LS_PPA && CHAIN_OF_TRUST
Sumit Garg666bbd02017-08-16 07:13:28 -0400199 default 0x60680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1043A
200 default 0x40680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1046A
201 default 0x40680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1012A
Udit Agarwalc83ea8a2017-08-16 07:13:29 -0400202 default 0x20680000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
203 default 0x580680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Sumit Garg666bbd02017-08-16 07:13:28 -0400204 default 0x680000 if SYS_LS_PPA_FW_IN_MMC
205 default 0x680000 if SYS_LS_PPA_FW_IN_NAND
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530206 help
207 If the PPA header firmware locate at XIP flash, such as NOR or
208 QSPI flash, this address is a directly memory-mapped.
209 If it is in a serial accessed flash, such as NAND and SD
210 card, it is a byte offset.
211
Sumit Garg8fddf752017-04-20 05:09:11 +0530212config LS_PPA_ESBC_HDR_SIZE
213 hex "Length of PPA ESBC header"
214 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
215 default 0x2000
216 help
217 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
218 NAND to memory to validate PPA image.
219
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800220endmenu
221
York Sun149eb332016-09-26 08:09:27 -0700222config SYS_FSL_ERRATUM_A010315
223 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800224
225config SYS_FSL_ERRATUM_A010539
226 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700227
York Sunf188d222016-10-04 14:45:01 -0700228config MAX_CPUS
229 int "Maximum number of CPUs permitted for Layerscape"
230 default 4 if ARCH_LS1043A
231 default 4 if ARCH_LS1046A
232 default 16 if ARCH_LS2080A
233 default 1
234 help
235 Set this number to the maximum number of possible CPUs in the SoC.
236 SoCs may have multiple clusters with each cluster may have multiple
237 ports. If some ports are reserved but higher ports are used for
238 cores, count the reserved ports. This will allocate enough memory
239 in spin table to properly handle all cores.
240
York Sun728e7002016-12-02 09:32:35 -0800241config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800242 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800243 help
244 Enable Freescale Secure Boot feature
245
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800246config QSPI_AHB_INIT
247 bool "Init the QSPI AHB bus"
248 help
249 The default setting for QSPI AHB bus just support 3bytes addressing.
250 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
251 bus for those flashes to support the full QSPI flash size.
252
Ashish Kumar11234062017-08-11 11:09:14 +0530253config SYS_CCI400_OFFSET
254 hex "Offset for CCI400 base"
255 depends on SYS_FSL_HAS_CCI400
256 default 0x3090000 if ARCH_LS1088A
257 default 0x180000 if FSL_LSCH2
258 help
259 Offset for CCI400 base
260 CCI400 base addr = CCSRBAR + CCI400_OFFSET
261
York Sune7310a32016-10-04 14:45:54 -0700262config SYS_FSL_IFC_BANK_COUNT
263 int "Maximum banks of Integrated flash controller"
264 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
265 default 4 if ARCH_LS1043A
266 default 4 if ARCH_LS1046A
267 default 8 if ARCH_LS2080A
268
Ashish Kumar11234062017-08-11 11:09:14 +0530269config SYS_FSL_HAS_CCI400
270 bool
271
York Sun0dc9abb2016-10-04 14:46:50 -0700272config SYS_FSL_HAS_DP_DDR
273 bool
274
York Sun6b62ef02016-10-04 18:01:34 -0700275config SYS_FSL_SRDS_1
276 bool
277
278config SYS_FSL_SRDS_2
279 bool
280
281config SYS_HAS_SERDES
282 bool
283
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530284config FSL_TZASC_1
285 bool
286
287config FSL_TZASC_2
288 bool
289
York Sun4dd8c612016-10-04 14:31:48 -0700290endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800291
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800292menu "Layerscape clock tree configuration"
293 depends on FSL_LSCH2 || FSL_LSCH3
294
295config SYS_FSL_CLK
296 bool "Enable clock tree initialization"
297 default y
298
299config CLUSTER_CLK_FREQ
300 int "Reference clock of core cluster"
301 depends on ARCH_LS1012A
302 default 100000000
303 help
304 This number is the reference clock frequency of core PLL.
305 For most platforms, the core PLL and Platform PLL have the same
306 reference clock, but for some platforms, LS1012A for instance,
307 they are provided sepatately.
308
309config SYS_FSL_PCLK_DIV
310 int "Platform clock divider"
311 default 1 if ARCH_LS1043A
312 default 1 if ARCH_LS1046A
313 default 2
314 help
315 This is the divider that is used to derive Platform clock from
316 Platform PLL, in another word:
317 Platform_clk = Platform_PLL_freq / this_divider
318
319config SYS_FSL_DSPI_CLK_DIV
320 int "DSPI clock divider"
321 default 1 if ARCH_LS1043A
322 default 2
323 help
324 This is the divider that is used to derive DSPI clock from Platform
Hou Zhiqiang0c8fcb62017-07-03 18:37:11 +0800325 clock, in another word DSPI_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800326
327config SYS_FSL_DUART_CLK_DIV
328 int "DUART clock divider"
329 default 1 if ARCH_LS1043A
330 default 2
331 help
332 This is the divider that is used to derive DUART clock from Platform
333 clock, in another word DUART_clk = Platform_clk / this_divider.
334
335config SYS_FSL_I2C_CLK_DIV
336 int "I2C clock divider"
337 default 1 if ARCH_LS1043A
338 default 2
339 help
340 This is the divider that is used to derive I2C clock from Platform
341 clock, in another word I2C_clk = Platform_clk / this_divider.
342
343config SYS_FSL_IFC_CLK_DIV
344 int "IFC clock divider"
345 default 1 if ARCH_LS1043A
346 default 2
347 help
348 This is the divider that is used to derive IFC clock from Platform
349 clock, in another word IFC_clk = Platform_clk / this_divider.
350
351config SYS_FSL_LPUART_CLK_DIV
352 int "LPUART clock divider"
353 default 1 if ARCH_LS1043A
354 default 2
355 help
356 This is the divider that is used to derive LPUART clock from Platform
357 clock, in another word LPUART_clk = Platform_clk / this_divider.
358
359config SYS_FSL_SDHC_CLK_DIV
360 int "SDHC clock divider"
361 default 1 if ARCH_LS1043A
362 default 1 if ARCH_LS1012A
363 default 2
364 help
365 This is the divider that is used to derive SDHC clock from Platform
366 clock, in another word SDHC_clk = Platform_clk / this_divider.
367endmenu
368
York Sund6964b32017-03-06 09:02:24 -0800369config RESV_RAM
370 bool
371 help
372 Reserve memory from the top, tracked by gd->arch.resv_ram. This
373 reserved RAM can be used by special driver that resides in memory
374 after U-Boot exits. It's up to implementation to allocate and allow
375 access to this reserved memory. For example, the reserved RAM can
376 be at the high end of physical memory. The reserve RAM may be
377 excluded from memory bank(s) passed to OS, or marked as reserved.
378
York Sun1dc61ca2016-12-28 08:43:41 -0800379config SYS_FSL_ERRATUM_A008336
380 bool
381
382config SYS_FSL_ERRATUM_A008514
383 bool
384
385config SYS_FSL_ERRATUM_A008585
386 bool
387
388config SYS_FSL_ERRATUM_A008850
389 bool
390
Ashish kumar3b52a232017-02-23 16:03:57 +0530391config SYS_FSL_ERRATUM_A009203
392 bool
393
York Sun1dc61ca2016-12-28 08:43:41 -0800394config SYS_FSL_ERRATUM_A009635
395 bool
396
397config SYS_FSL_ERRATUM_A009660
398 bool
399
400config SYS_FSL_ERRATUM_A009929
401 bool
York Sun1a770752017-03-06 09:02:26 -0800402
403config SYS_MC_RSV_MEM_ALIGN
404 hex "Management Complex reserved memory alignment"
405 depends on RESV_RAM
406 default 0x20000000
407 help
408 Reserved memory needs to be aligned for MC to use. Default value
409 is 512MB.
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +0200410
411config SPL_LDSCRIPT
412 default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A