blob: cdeef26fe5d4fd27f4ab55bd81070f1ea96232ae [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060029 imply SCSI
Simon Glassc88a09a2017-08-04 16:34:34 -060030 imply CMD_PCI
York Sunb3d71642016-09-26 08:09:26 -070031
York Sunbad49842016-09-26 08:09:24 -070032config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070033 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080034 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070035 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080036 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070037 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070038 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080039 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080040 select SYS_FSL_ERRATUM_A008511
Shengzhou Liua7c37c62017-03-23 18:14:40 +080041 select SYS_FSL_ERRATUM_A008850
York Sun1dc61ca2016-12-28 08:43:41 -080042 select SYS_FSL_ERRATUM_A009801
43 select SYS_FSL_ERRATUM_A009803
44 select SYS_FSL_ERRATUM_A009942
45 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080046 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080047 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070048 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070049 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070050 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060051 imply SCSI
York Sunb3d71642016-09-26 08:09:26 -070052
York Sunfcd0e742016-10-04 14:31:47 -070053config ARCH_LS2080A
54 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080055 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -050056 select ARM_ERRATA_826974
57 select ARM_ERRATA_828024
58 select ARM_ERRATA_829520
59 select ARM_ERRATA_833471
York Sun4dd8c612016-10-04 14:31:48 -070060 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080061 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070062 select SYS_FSL_DDR_LE
63 select SYS_FSL_DDR_VER_50
York Sun6b62ef02016-10-04 18:01:34 -070064 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080065 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080066 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080067 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080068 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070069 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +053070 select FSL_TZASC_1
71 select FSL_TZASC_2
York Sun1dc61ca2016-12-28 08:43:41 -080072 select SYS_FSL_ERRATUM_A008336
73 select SYS_FSL_ERRATUM_A008511
74 select SYS_FSL_ERRATUM_A008514
75 select SYS_FSL_ERRATUM_A008585
76 select SYS_FSL_ERRATUM_A009635
77 select SYS_FSL_ERRATUM_A009663
78 select SYS_FSL_ERRATUM_A009801
79 select SYS_FSL_ERRATUM_A009803
80 select SYS_FSL_ERRATUM_A009942
81 select SYS_FSL_ERRATUM_A010165
Ashish kumar3b52a232017-02-23 16:03:57 +053082 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -070083 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070084 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -070085
86config FSL_LSCH2
87 bool
York Sun92c36e22016-12-28 08:43:30 -080088 select SYS_FSL_HAS_SEC
89 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080090 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -070091 select SYS_FSL_SRDS_1
92 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070093
94config FSL_LSCH3
95 bool
York Sun6b62ef02016-10-04 18:01:34 -070096 select SYS_FSL_SRDS_1
97 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070098
York Sun6c089742017-03-06 09:02:25 -080099config FSL_MC_ENET
100 bool "Management Complex network"
101 depends on ARCH_LS2080A
102 default y
103 select RESV_RAM
104 help
105 Enable Management Complex (MC) network
106
York Sun4dd8c612016-10-04 14:31:48 -0700107menu "Layerscape architecture"
108 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700109
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800110config FSL_PCIE_COMPAT
111 string "PCIe compatible of Kernel DT"
112 depends on PCIE_LAYERSCAPE
113 default "fsl,ls1012a-pcie" if ARCH_LS1012A
114 default "fsl,ls1043a-pcie" if ARCH_LS1043A
115 default "fsl,ls1046a-pcie" if ARCH_LS1046A
116 default "fsl,ls2080a-pcie" if ARCH_LS2080A
117 help
118 This compatible is used to find pci controller node in Kernel DT
119 to complete fixup.
120
Wenbin Songa8f57a92017-01-17 18:31:15 +0800121config HAS_FEATURE_GIC64K_ALIGN
122 bool
123 default y if ARCH_LS1043A
124
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800125config HAS_FEATURE_ENHANCED_MSI
126 bool
127 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800128
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800129menu "Layerscape PPA"
130config FSL_LS_PPA
131 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800132 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800133 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800134 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800135 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800136 help
137 The FSL Primary Protected Application (PPA) is a software component
138 which is loaded during boot stage, and then remains resident in RAM
139 and runs in the TrustZone after boot.
140 Say y to enable it.
York Sunf2aaf842017-05-15 08:52:00 -0700141
142config SPL_FSL_LS_PPA
143 bool "FSL Layerscape PPA firmware support for SPL build"
144 depends on !ARMV8_PSCI
145 select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
146 select SEC_FIRMWARE_ARMV8_PSCI
147 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
148 help
149 The FSL Primary Protected Application (PPA) is a software component
150 which is loaded during boot stage, and then remains resident in RAM
151 and runs in the TrustZone after boot. This is to load PPA during SPL
152 stage instead of the RAM version of U-Boot. Once PPA is initialized,
153 the rest of U-Boot (including RAM version) runs at EL2.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800154choice
155 prompt "FSL Layerscape PPA firmware loading-media select"
156 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800157 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
158 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800159 default SYS_LS_PPA_FW_IN_XIP
160
161config SYS_LS_PPA_FW_IN_XIP
162 bool "XIP"
163 help
164 Say Y here if the PPA firmware locate at XIP flash, such
165 as NOR or QSPI flash.
166
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800167config SYS_LS_PPA_FW_IN_MMC
168 bool "eMMC or SD Card"
169 help
170 Say Y here if the PPA firmware locate at eMMC/SD card.
171
172config SYS_LS_PPA_FW_IN_NAND
173 bool "NAND"
174 help
175 Say Y here if the PPA firmware locate at NAND flash.
176
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800177endchoice
178
179config SYS_LS_PPA_FW_ADDR
180 hex "Address of PPA firmware loading from"
181 depends on FSL_LS_PPA
Priyanka Jain7d05b992017-04-28 10:41:35 +0530182 default 0x20400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800183 default 0x40400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
Santan Kumar0f0173d2017-04-28 12:47:24 +0530184 default 0x580400000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800185 default 0x60400000 if SYS_LS_PPA_FW_IN_XIP
186 default 0x400000 if SYS_LS_PPA_FW_IN_MMC
187 default 0x400000 if SYS_LS_PPA_FW_IN_NAND
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800188
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800189 help
190 If the PPA firmware locate at XIP flash, such as NOR or
191 QSPI flash, this address is a directly memory-mapped.
192 If it is in a serial accessed flash, such as NAND and SD
193 card, it is a byte offset.
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530194
195config SYS_LS_PPA_ESBC_ADDR
196 hex "hdr address of PPA firmware loading from"
197 depends on FSL_LS_PPA && CHAIN_OF_TRUST
198 default 0x600c0000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1043A
Vinitha Pillai-B572238a3c6452017-03-23 13:48:16 +0530199 default 0x40740000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1046A
Vinitha Pillai-B572236cb92e72017-03-23 13:48:19 +0530200 default 0x40480000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1012A
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530201 default 0x580c40000 if SYS_LS_PPA_FW_IN_XIP && FSL_LSCH3
Sumit Garg8fddf752017-04-20 05:09:11 +0530202 default 0x700000 if SYS_LS_PPA_FW_IN_MMC
203 default 0x700000 if SYS_LS_PPA_FW_IN_NAND
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530204 help
205 If the PPA header firmware locate at XIP flash, such as NOR or
206 QSPI flash, this address is a directly memory-mapped.
207 If it is in a serial accessed flash, such as NAND and SD
208 card, it is a byte offset.
209
Sumit Garg8fddf752017-04-20 05:09:11 +0530210config LS_PPA_ESBC_HDR_SIZE
211 hex "Length of PPA ESBC header"
212 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
213 default 0x2000
214 help
215 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
216 NAND to memory to validate PPA image.
217
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800218endmenu
219
York Sun149eb332016-09-26 08:09:27 -0700220config SYS_FSL_ERRATUM_A010315
221 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800222
223config SYS_FSL_ERRATUM_A010539
224 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700225
York Sunf188d222016-10-04 14:45:01 -0700226config MAX_CPUS
227 int "Maximum number of CPUs permitted for Layerscape"
228 default 4 if ARCH_LS1043A
229 default 4 if ARCH_LS1046A
230 default 16 if ARCH_LS2080A
231 default 1
232 help
233 Set this number to the maximum number of possible CPUs in the SoC.
234 SoCs may have multiple clusters with each cluster may have multiple
235 ports. If some ports are reserved but higher ports are used for
236 cores, count the reserved ports. This will allocate enough memory
237 in spin table to properly handle all cores.
238
York Sun728e7002016-12-02 09:32:35 -0800239config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800240 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800241 help
242 Enable Freescale Secure Boot feature
243
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800244config QSPI_AHB_INIT
245 bool "Init the QSPI AHB bus"
246 help
247 The default setting for QSPI AHB bus just support 3bytes addressing.
248 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
249 bus for those flashes to support the full QSPI flash size.
250
York Sune7310a32016-10-04 14:45:54 -0700251config SYS_FSL_IFC_BANK_COUNT
252 int "Maximum banks of Integrated flash controller"
253 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
254 default 4 if ARCH_LS1043A
255 default 4 if ARCH_LS1046A
256 default 8 if ARCH_LS2080A
257
York Sun0dc9abb2016-10-04 14:46:50 -0700258config SYS_FSL_HAS_DP_DDR
259 bool
260
York Sun6b62ef02016-10-04 18:01:34 -0700261config SYS_FSL_SRDS_1
262 bool
263
264config SYS_FSL_SRDS_2
265 bool
266
267config SYS_HAS_SERDES
268 bool
269
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530270config FSL_TZASC_1
271 bool
272
273config FSL_TZASC_2
274 bool
275
York Sun4dd8c612016-10-04 14:31:48 -0700276endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800277
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800278menu "Layerscape clock tree configuration"
279 depends on FSL_LSCH2 || FSL_LSCH3
280
281config SYS_FSL_CLK
282 bool "Enable clock tree initialization"
283 default y
284
285config CLUSTER_CLK_FREQ
286 int "Reference clock of core cluster"
287 depends on ARCH_LS1012A
288 default 100000000
289 help
290 This number is the reference clock frequency of core PLL.
291 For most platforms, the core PLL and Platform PLL have the same
292 reference clock, but for some platforms, LS1012A for instance,
293 they are provided sepatately.
294
295config SYS_FSL_PCLK_DIV
296 int "Platform clock divider"
297 default 1 if ARCH_LS1043A
298 default 1 if ARCH_LS1046A
299 default 2
300 help
301 This is the divider that is used to derive Platform clock from
302 Platform PLL, in another word:
303 Platform_clk = Platform_PLL_freq / this_divider
304
305config SYS_FSL_DSPI_CLK_DIV
306 int "DSPI clock divider"
307 default 1 if ARCH_LS1043A
308 default 2
309 help
310 This is the divider that is used to derive DSPI clock from Platform
Hou Zhiqiang0c8fcb62017-07-03 18:37:11 +0800311 clock, in another word DSPI_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800312
313config SYS_FSL_DUART_CLK_DIV
314 int "DUART clock divider"
315 default 1 if ARCH_LS1043A
316 default 2
317 help
318 This is the divider that is used to derive DUART clock from Platform
319 clock, in another word DUART_clk = Platform_clk / this_divider.
320
321config SYS_FSL_I2C_CLK_DIV
322 int "I2C clock divider"
323 default 1 if ARCH_LS1043A
324 default 2
325 help
326 This is the divider that is used to derive I2C clock from Platform
327 clock, in another word I2C_clk = Platform_clk / this_divider.
328
329config SYS_FSL_IFC_CLK_DIV
330 int "IFC clock divider"
331 default 1 if ARCH_LS1043A
332 default 2
333 help
334 This is the divider that is used to derive IFC clock from Platform
335 clock, in another word IFC_clk = Platform_clk / this_divider.
336
337config SYS_FSL_LPUART_CLK_DIV
338 int "LPUART clock divider"
339 default 1 if ARCH_LS1043A
340 default 2
341 help
342 This is the divider that is used to derive LPUART clock from Platform
343 clock, in another word LPUART_clk = Platform_clk / this_divider.
344
345config SYS_FSL_SDHC_CLK_DIV
346 int "SDHC clock divider"
347 default 1 if ARCH_LS1043A
348 default 1 if ARCH_LS1012A
349 default 2
350 help
351 This is the divider that is used to derive SDHC clock from Platform
352 clock, in another word SDHC_clk = Platform_clk / this_divider.
353endmenu
354
York Sund6964b32017-03-06 09:02:24 -0800355config RESV_RAM
356 bool
357 help
358 Reserve memory from the top, tracked by gd->arch.resv_ram. This
359 reserved RAM can be used by special driver that resides in memory
360 after U-Boot exits. It's up to implementation to allocate and allow
361 access to this reserved memory. For example, the reserved RAM can
362 be at the high end of physical memory. The reserve RAM may be
363 excluded from memory bank(s) passed to OS, or marked as reserved.
364
York Sun1dc61ca2016-12-28 08:43:41 -0800365config SYS_FSL_ERRATUM_A008336
366 bool
367
368config SYS_FSL_ERRATUM_A008514
369 bool
370
371config SYS_FSL_ERRATUM_A008585
372 bool
373
374config SYS_FSL_ERRATUM_A008850
375 bool
376
Ashish kumar3b52a232017-02-23 16:03:57 +0530377config SYS_FSL_ERRATUM_A009203
378 bool
379
York Sun1dc61ca2016-12-28 08:43:41 -0800380config SYS_FSL_ERRATUM_A009635
381 bool
382
383config SYS_FSL_ERRATUM_A009660
384 bool
385
386config SYS_FSL_ERRATUM_A009929
387 bool
York Sun1a770752017-03-06 09:02:26 -0800388
389config SYS_MC_RSV_MEM_ALIGN
390 hex "Management Complex reserved memory alignment"
391 depends on RESV_RAM
392 default 0x20000000
393 help
394 Reserved memory needs to be aligned for MC to use. Default value
395 is 512MB.
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +0200396
397config SPL_LDSCRIPT
398 default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A