blob: 3e02132537fb1c35a162500bb09afcb03264a958 [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060029 imply SCSI
Simon Glassc88a09a2017-08-04 16:34:34 -060030 imply CMD_PCI
York Sunb3d71642016-09-26 08:09:26 -070031
York Sunbad49842016-09-26 08:09:24 -070032config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070033 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080034 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070035 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080036 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070037 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070038 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080039 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080040 select SYS_FSL_ERRATUM_A008511
Shengzhou Liua7c37c62017-03-23 18:14:40 +080041 select SYS_FSL_ERRATUM_A008850
York Sun1dc61ca2016-12-28 08:43:41 -080042 select SYS_FSL_ERRATUM_A009801
43 select SYS_FSL_ERRATUM_A009803
44 select SYS_FSL_ERRATUM_A009942
45 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080046 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080047 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070048 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070049 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070050 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060051 imply SCSI
York Sunb3d71642016-09-26 08:09:26 -070052
York Sunfcd0e742016-10-04 14:31:47 -070053config ARCH_LS2080A
54 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080055 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -050056 select ARM_ERRATA_826974
57 select ARM_ERRATA_828024
58 select ARM_ERRATA_829520
59 select ARM_ERRATA_833471
York Sun4dd8c612016-10-04 14:31:48 -070060 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080061 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070062 select SYS_FSL_DDR_LE
63 select SYS_FSL_DDR_VER_50
York Sun6b62ef02016-10-04 18:01:34 -070064 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080065 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080066 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080067 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080068 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070069 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +053070 select FSL_TZASC_1
71 select FSL_TZASC_2
York Sun1dc61ca2016-12-28 08:43:41 -080072 select SYS_FSL_ERRATUM_A008336
73 select SYS_FSL_ERRATUM_A008511
74 select SYS_FSL_ERRATUM_A008514
75 select SYS_FSL_ERRATUM_A008585
76 select SYS_FSL_ERRATUM_A009635
77 select SYS_FSL_ERRATUM_A009663
78 select SYS_FSL_ERRATUM_A009801
79 select SYS_FSL_ERRATUM_A009803
80 select SYS_FSL_ERRATUM_A009942
81 select SYS_FSL_ERRATUM_A010165
Ashish kumar3b52a232017-02-23 16:03:57 +053082 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -070083 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070084 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -070085
86config FSL_LSCH2
87 bool
Ashish Kumar11234062017-08-11 11:09:14 +053088 select SYS_FSL_HAS_CCI400
York Sun92c36e22016-12-28 08:43:30 -080089 select SYS_FSL_HAS_SEC
90 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080091 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -070092 select SYS_FSL_SRDS_1
93 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070094
95config FSL_LSCH3
96 bool
York Sun6b62ef02016-10-04 18:01:34 -070097 select SYS_FSL_SRDS_1
98 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -070099
York Sun6c089742017-03-06 09:02:25 -0800100config FSL_MC_ENET
101 bool "Management Complex network"
102 depends on ARCH_LS2080A
103 default y
104 select RESV_RAM
105 help
106 Enable Management Complex (MC) network
107
York Sun4dd8c612016-10-04 14:31:48 -0700108menu "Layerscape architecture"
109 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700110
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800111config FSL_PCIE_COMPAT
112 string "PCIe compatible of Kernel DT"
113 depends on PCIE_LAYERSCAPE
114 default "fsl,ls1012a-pcie" if ARCH_LS1012A
115 default "fsl,ls1043a-pcie" if ARCH_LS1043A
116 default "fsl,ls1046a-pcie" if ARCH_LS1046A
117 default "fsl,ls2080a-pcie" if ARCH_LS2080A
118 help
119 This compatible is used to find pci controller node in Kernel DT
120 to complete fixup.
121
Wenbin Songa8f57a92017-01-17 18:31:15 +0800122config HAS_FEATURE_GIC64K_ALIGN
123 bool
124 default y if ARCH_LS1043A
125
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800126config HAS_FEATURE_ENHANCED_MSI
127 bool
128 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800129
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800130menu "Layerscape PPA"
131config FSL_LS_PPA
132 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800133 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800134 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800135 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800136 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800137 help
138 The FSL Primary Protected Application (PPA) is a software component
139 which is loaded during boot stage, and then remains resident in RAM
140 and runs in the TrustZone after boot.
141 Say y to enable it.
York Sunf2aaf842017-05-15 08:52:00 -0700142
143config SPL_FSL_LS_PPA
144 bool "FSL Layerscape PPA firmware support for SPL build"
145 depends on !ARMV8_PSCI
146 select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
147 select SEC_FIRMWARE_ARMV8_PSCI
148 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
149 help
150 The FSL Primary Protected Application (PPA) is a software component
151 which is loaded during boot stage, and then remains resident in RAM
152 and runs in the TrustZone after boot. This is to load PPA during SPL
153 stage instead of the RAM version of U-Boot. Once PPA is initialized,
154 the rest of U-Boot (including RAM version) runs at EL2.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800155choice
156 prompt "FSL Layerscape PPA firmware loading-media select"
157 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800158 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
159 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800160 default SYS_LS_PPA_FW_IN_XIP
161
162config SYS_LS_PPA_FW_IN_XIP
163 bool "XIP"
164 help
165 Say Y here if the PPA firmware locate at XIP flash, such
166 as NOR or QSPI flash.
167
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800168config SYS_LS_PPA_FW_IN_MMC
169 bool "eMMC or SD Card"
170 help
171 Say Y here if the PPA firmware locate at eMMC/SD card.
172
173config SYS_LS_PPA_FW_IN_NAND
174 bool "NAND"
175 help
176 Say Y here if the PPA firmware locate at NAND flash.
177
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800178endchoice
179
180config SYS_LS_PPA_FW_ADDR
181 hex "Address of PPA firmware loading from"
182 depends on FSL_LS_PPA
Priyanka Jain7d05b992017-04-28 10:41:35 +0530183 default 0x20400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800184 default 0x40400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
Santan Kumar0f0173d2017-04-28 12:47:24 +0530185 default 0x580400000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800186 default 0x60400000 if SYS_LS_PPA_FW_IN_XIP
187 default 0x400000 if SYS_LS_PPA_FW_IN_MMC
188 default 0x400000 if SYS_LS_PPA_FW_IN_NAND
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800189
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800190 help
191 If the PPA firmware locate at XIP flash, such as NOR or
192 QSPI flash, this address is a directly memory-mapped.
193 If it is in a serial accessed flash, such as NAND and SD
194 card, it is a byte offset.
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530195
196config SYS_LS_PPA_ESBC_ADDR
197 hex "hdr address of PPA firmware loading from"
198 depends on FSL_LS_PPA && CHAIN_OF_TRUST
199 default 0x600c0000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1043A
Vinitha Pillai-B572238a3c6452017-03-23 13:48:16 +0530200 default 0x40740000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1046A
Vinitha Pillai-B572236cb92e72017-03-23 13:48:19 +0530201 default 0x40480000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1012A
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530202 default 0x580c40000 if SYS_LS_PPA_FW_IN_XIP && FSL_LSCH3
Sumit Garg8fddf752017-04-20 05:09:11 +0530203 default 0x700000 if SYS_LS_PPA_FW_IN_MMC
204 default 0x700000 if SYS_LS_PPA_FW_IN_NAND
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530205 help
206 If the PPA header firmware locate at XIP flash, such as NOR or
207 QSPI flash, this address is a directly memory-mapped.
208 If it is in a serial accessed flash, such as NAND and SD
209 card, it is a byte offset.
210
Sumit Garg8fddf752017-04-20 05:09:11 +0530211config LS_PPA_ESBC_HDR_SIZE
212 hex "Length of PPA ESBC header"
213 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
214 default 0x2000
215 help
216 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
217 NAND to memory to validate PPA image.
218
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800219endmenu
220
York Sun149eb332016-09-26 08:09:27 -0700221config SYS_FSL_ERRATUM_A010315
222 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800223
224config SYS_FSL_ERRATUM_A010539
225 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700226
York Sunf188d222016-10-04 14:45:01 -0700227config MAX_CPUS
228 int "Maximum number of CPUs permitted for Layerscape"
229 default 4 if ARCH_LS1043A
230 default 4 if ARCH_LS1046A
231 default 16 if ARCH_LS2080A
232 default 1
233 help
234 Set this number to the maximum number of possible CPUs in the SoC.
235 SoCs may have multiple clusters with each cluster may have multiple
236 ports. If some ports are reserved but higher ports are used for
237 cores, count the reserved ports. This will allocate enough memory
238 in spin table to properly handle all cores.
239
York Sun728e7002016-12-02 09:32:35 -0800240config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800241 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800242 help
243 Enable Freescale Secure Boot feature
244
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800245config QSPI_AHB_INIT
246 bool "Init the QSPI AHB bus"
247 help
248 The default setting for QSPI AHB bus just support 3bytes addressing.
249 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
250 bus for those flashes to support the full QSPI flash size.
251
Ashish Kumar11234062017-08-11 11:09:14 +0530252config SYS_CCI400_OFFSET
253 hex "Offset for CCI400 base"
254 depends on SYS_FSL_HAS_CCI400
255 default 0x3090000 if ARCH_LS1088A
256 default 0x180000 if FSL_LSCH2
257 help
258 Offset for CCI400 base
259 CCI400 base addr = CCSRBAR + CCI400_OFFSET
260
York Sune7310a32016-10-04 14:45:54 -0700261config SYS_FSL_IFC_BANK_COUNT
262 int "Maximum banks of Integrated flash controller"
263 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
264 default 4 if ARCH_LS1043A
265 default 4 if ARCH_LS1046A
266 default 8 if ARCH_LS2080A
267
Ashish Kumar11234062017-08-11 11:09:14 +0530268config SYS_FSL_HAS_CCI400
269 bool
270
York Sun0dc9abb2016-10-04 14:46:50 -0700271config SYS_FSL_HAS_DP_DDR
272 bool
273
York Sun6b62ef02016-10-04 18:01:34 -0700274config SYS_FSL_SRDS_1
275 bool
276
277config SYS_FSL_SRDS_2
278 bool
279
280config SYS_HAS_SERDES
281 bool
282
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530283config FSL_TZASC_1
284 bool
285
286config FSL_TZASC_2
287 bool
288
York Sun4dd8c612016-10-04 14:31:48 -0700289endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800290
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800291menu "Layerscape clock tree configuration"
292 depends on FSL_LSCH2 || FSL_LSCH3
293
294config SYS_FSL_CLK
295 bool "Enable clock tree initialization"
296 default y
297
298config CLUSTER_CLK_FREQ
299 int "Reference clock of core cluster"
300 depends on ARCH_LS1012A
301 default 100000000
302 help
303 This number is the reference clock frequency of core PLL.
304 For most platforms, the core PLL and Platform PLL have the same
305 reference clock, but for some platforms, LS1012A for instance,
306 they are provided sepatately.
307
308config SYS_FSL_PCLK_DIV
309 int "Platform clock divider"
310 default 1 if ARCH_LS1043A
311 default 1 if ARCH_LS1046A
312 default 2
313 help
314 This is the divider that is used to derive Platform clock from
315 Platform PLL, in another word:
316 Platform_clk = Platform_PLL_freq / this_divider
317
318config SYS_FSL_DSPI_CLK_DIV
319 int "DSPI clock divider"
320 default 1 if ARCH_LS1043A
321 default 2
322 help
323 This is the divider that is used to derive DSPI clock from Platform
Hou Zhiqiang0c8fcb62017-07-03 18:37:11 +0800324 clock, in another word DSPI_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800325
326config SYS_FSL_DUART_CLK_DIV
327 int "DUART clock divider"
328 default 1 if ARCH_LS1043A
329 default 2
330 help
331 This is the divider that is used to derive DUART clock from Platform
332 clock, in another word DUART_clk = Platform_clk / this_divider.
333
334config SYS_FSL_I2C_CLK_DIV
335 int "I2C clock divider"
336 default 1 if ARCH_LS1043A
337 default 2
338 help
339 This is the divider that is used to derive I2C clock from Platform
340 clock, in another word I2C_clk = Platform_clk / this_divider.
341
342config SYS_FSL_IFC_CLK_DIV
343 int "IFC clock divider"
344 default 1 if ARCH_LS1043A
345 default 2
346 help
347 This is the divider that is used to derive IFC clock from Platform
348 clock, in another word IFC_clk = Platform_clk / this_divider.
349
350config SYS_FSL_LPUART_CLK_DIV
351 int "LPUART clock divider"
352 default 1 if ARCH_LS1043A
353 default 2
354 help
355 This is the divider that is used to derive LPUART clock from Platform
356 clock, in another word LPUART_clk = Platform_clk / this_divider.
357
358config SYS_FSL_SDHC_CLK_DIV
359 int "SDHC clock divider"
360 default 1 if ARCH_LS1043A
361 default 1 if ARCH_LS1012A
362 default 2
363 help
364 This is the divider that is used to derive SDHC clock from Platform
365 clock, in another word SDHC_clk = Platform_clk / this_divider.
366endmenu
367
York Sund6964b32017-03-06 09:02:24 -0800368config RESV_RAM
369 bool
370 help
371 Reserve memory from the top, tracked by gd->arch.resv_ram. This
372 reserved RAM can be used by special driver that resides in memory
373 after U-Boot exits. It's up to implementation to allocate and allow
374 access to this reserved memory. For example, the reserved RAM can
375 be at the high end of physical memory. The reserve RAM may be
376 excluded from memory bank(s) passed to OS, or marked as reserved.
377
York Sun1dc61ca2016-12-28 08:43:41 -0800378config SYS_FSL_ERRATUM_A008336
379 bool
380
381config SYS_FSL_ERRATUM_A008514
382 bool
383
384config SYS_FSL_ERRATUM_A008585
385 bool
386
387config SYS_FSL_ERRATUM_A008850
388 bool
389
Ashish kumar3b52a232017-02-23 16:03:57 +0530390config SYS_FSL_ERRATUM_A009203
391 bool
392
York Sun1dc61ca2016-12-28 08:43:41 -0800393config SYS_FSL_ERRATUM_A009635
394 bool
395
396config SYS_FSL_ERRATUM_A009660
397 bool
398
399config SYS_FSL_ERRATUM_A009929
400 bool
York Sun1a770752017-03-06 09:02:26 -0800401
402config SYS_MC_RSV_MEM_ALIGN
403 hex "Management Complex reserved memory alignment"
404 depends on RESV_RAM
405 default 0x20000000
406 help
407 Reserved memory needs to be aligned for MC to use. Default value
408 is 512MB.
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +0200409
410config SPL_LDSCRIPT
411 default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A