blob: 527051fb735f7b7ed3f750e83577bc865955c1dd [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -07004 select FSL_LSCH2
York Sunb6fffd82016-10-04 18:03:08 -07005 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -07006 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -07007 select SYS_FSL_ERRATUM_A010315
Simon Glass62adede2017-01-23 13:31:19 -07008 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -07009 select BOARD_EARLY_INIT_F
York Sun149eb332016-09-26 08:09:27 -070010
11config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070012 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080013 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070014 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080015 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070016 select SYS_FSL_DDR_BE
17 select SYS_FSL_DDR_VER_50
York Sun1dc61ca2016-12-28 08:43:41 -080018 select SYS_FSL_ERRATUM_A008850
19 select SYS_FSL_ERRATUM_A009660
20 select SYS_FSL_ERRATUM_A009663
21 select SYS_FSL_ERRATUM_A009929
22 select SYS_FSL_ERRATUM_A009942
York Sun149eb332016-09-26 08:09:27 -070023 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080024 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080025 select SYS_FSL_HAS_DDR3
26 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070027 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070028 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060029 imply SCSI
Simon Glassc88a09a2017-08-04 16:34:34 -060030 imply CMD_PCI
York Sunb3d71642016-09-26 08:09:26 -070031
York Sunbad49842016-09-26 08:09:24 -070032config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070033 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080034 select ARMV8_SET_SMPEN
York Sun4dd8c612016-10-04 14:31:48 -070035 select FSL_LSCH2
York Sund297d392016-12-28 08:43:40 -080036 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070037 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070038 select SYS_FSL_DDR_VER_50
York Sunf195cf72017-01-27 09:57:31 -080039 select SYS_FSL_ERRATUM_A008336
York Sun1dc61ca2016-12-28 08:43:41 -080040 select SYS_FSL_ERRATUM_A008511
Shengzhou Liua7c37c62017-03-23 18:14:40 +080041 select SYS_FSL_ERRATUM_A008850
York Sun1dc61ca2016-12-28 08:43:41 -080042 select SYS_FSL_ERRATUM_A009801
43 select SYS_FSL_ERRATUM_A009803
44 select SYS_FSL_ERRATUM_A009942
45 select SYS_FSL_ERRATUM_A010165
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080046 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080047 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -070048 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -070049 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070050 select BOARD_EARLY_INIT_F
Simon Glass0e5faf02017-06-14 21:28:21 -060051 imply SCSI
York Sunb3d71642016-09-26 08:09:26 -070052
Ashish Kumarb25faa22017-08-31 16:12:53 +053053config ARCH_LS1088A
54 bool
55 select ARMV8_SET_SMPEN
56 select FSL_LSCH3
57 select SYS_FSL_DDR
58 select SYS_FSL_DDR_LE
59 select SYS_FSL_DDR_VER_50
60 select SYS_FSL_ERRATUM_A009803
61 select SYS_FSL_ERRATUM_A009942
62 select SYS_FSL_ERRATUM_A010165
63 select SYS_FSL_ERRATUM_A008511
64 select SYS_FSL_ERRATUM_A008850
65 select SYS_FSL_HAS_CCI400
66 select SYS_FSL_HAS_DDR4
67 select SYS_FSL_HAS_SEC
68 select SYS_FSL_SEC_COMPAT_5
69 select SYS_FSL_SEC_LE
70 select SYS_FSL_SRDS_1
71 select SYS_FSL_SRDS_2
72 select FSL_TZASC_1
73 select ARCH_EARLY_INIT_R
74 select BOARD_EARLY_INIT_F
75
York Sunfcd0e742016-10-04 14:31:47 -070076config ARCH_LS2080A
77 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080078 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -050079 select ARM_ERRATA_826974
80 select ARM_ERRATA_828024
81 select ARM_ERRATA_829520
82 select ARM_ERRATA_833471
York Sun4dd8c612016-10-04 14:31:48 -070083 select FSL_LSCH3
York Sund297d392016-12-28 08:43:40 -080084 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070085 select SYS_FSL_DDR_LE
86 select SYS_FSL_DDR_VER_50
Ashish Kumar97393d62017-08-18 10:54:36 +053087 select SYS_FSL_HAS_CCN504
York Sun6b62ef02016-10-04 18:01:34 -070088 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -080089 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -080090 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -080091 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -080092 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -070093 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +053094 select FSL_TZASC_1
95 select FSL_TZASC_2
York Sun1dc61ca2016-12-28 08:43:41 -080096 select SYS_FSL_ERRATUM_A008336
97 select SYS_FSL_ERRATUM_A008511
98 select SYS_FSL_ERRATUM_A008514
99 select SYS_FSL_ERRATUM_A008585
100 select SYS_FSL_ERRATUM_A009635
101 select SYS_FSL_ERRATUM_A009663
102 select SYS_FSL_ERRATUM_A009801
103 select SYS_FSL_ERRATUM_A009803
104 select SYS_FSL_ERRATUM_A009942
105 select SYS_FSL_ERRATUM_A010165
Ashish kumar3b52a232017-02-23 16:03:57 +0530106 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -0700107 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -0700108 select BOARD_EARLY_INIT_F
York Sun4dd8c612016-10-04 14:31:48 -0700109
110config FSL_LSCH2
111 bool
Ashish Kumar11234062017-08-11 11:09:14 +0530112 select SYS_FSL_HAS_CCI400
York Sun92c36e22016-12-28 08:43:30 -0800113 select SYS_FSL_HAS_SEC
114 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -0800115 select SYS_FSL_SEC_BE
York Sun6b62ef02016-10-04 18:01:34 -0700116 select SYS_FSL_SRDS_1
117 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -0700118
119config FSL_LSCH3
120 bool
York Sun6b62ef02016-10-04 18:01:34 -0700121 select SYS_FSL_SRDS_1
122 select SYS_HAS_SERDES
York Sun4dd8c612016-10-04 14:31:48 -0700123
York Sun6c089742017-03-06 09:02:25 -0800124config FSL_MC_ENET
125 bool "Management Complex network"
Ashish Kumarb25faa22017-08-31 16:12:53 +0530126 depends on ARCH_LS2080A || ARCH_LS1088A
York Sun6c089742017-03-06 09:02:25 -0800127 default y
128 select RESV_RAM
129 help
130 Enable Management Complex (MC) network
131
York Sun4dd8c612016-10-04 14:31:48 -0700132menu "Layerscape architecture"
133 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700134
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800135config FSL_PCIE_COMPAT
136 string "PCIe compatible of Kernel DT"
137 depends on PCIE_LAYERSCAPE
138 default "fsl,ls1012a-pcie" if ARCH_LS1012A
139 default "fsl,ls1043a-pcie" if ARCH_LS1043A
140 default "fsl,ls1046a-pcie" if ARCH_LS1046A
141 default "fsl,ls2080a-pcie" if ARCH_LS2080A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530142 default "fsl,ls1088a-pcie" if ARCH_LS1088A
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800143 help
144 This compatible is used to find pci controller node in Kernel DT
145 to complete fixup.
146
Wenbin Songa8f57a92017-01-17 18:31:15 +0800147config HAS_FEATURE_GIC64K_ALIGN
148 bool
149 default y if ARCH_LS1043A
150
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800151config HAS_FEATURE_ENHANCED_MSI
152 bool
153 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800154
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800155menu "Layerscape PPA"
156config FSL_LS_PPA
157 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800158 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800159 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800160 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800161 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800162 help
163 The FSL Primary Protected Application (PPA) is a software component
164 which is loaded during boot stage, and then remains resident in RAM
165 and runs in the TrustZone after boot.
166 Say y to enable it.
York Sunf2aaf842017-05-15 08:52:00 -0700167
168config SPL_FSL_LS_PPA
169 bool "FSL Layerscape PPA firmware support for SPL build"
170 depends on !ARMV8_PSCI
171 select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
172 select SEC_FIRMWARE_ARMV8_PSCI
173 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
174 help
175 The FSL Primary Protected Application (PPA) is a software component
176 which is loaded during boot stage, and then remains resident in RAM
177 and runs in the TrustZone after boot. This is to load PPA during SPL
178 stage instead of the RAM version of U-Boot. Once PPA is initialized,
179 the rest of U-Boot (including RAM version) runs at EL2.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800180choice
181 prompt "FSL Layerscape PPA firmware loading-media select"
182 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800183 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
184 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800185 default SYS_LS_PPA_FW_IN_XIP
186
187config SYS_LS_PPA_FW_IN_XIP
188 bool "XIP"
189 help
190 Say Y here if the PPA firmware locate at XIP flash, such
191 as NOR or QSPI flash.
192
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800193config SYS_LS_PPA_FW_IN_MMC
194 bool "eMMC or SD Card"
195 help
196 Say Y here if the PPA firmware locate at eMMC/SD card.
197
198config SYS_LS_PPA_FW_IN_NAND
199 bool "NAND"
200 help
201 Say Y here if the PPA firmware locate at NAND flash.
202
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800203endchoice
204
205config SYS_LS_PPA_FW_ADDR
206 hex "Address of PPA firmware loading from"
207 depends on FSL_LS_PPA
Priyanka Jain7d05b992017-04-28 10:41:35 +0530208 default 0x20400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800209 default 0x40400000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT
Santan Kumar0f0173d2017-04-28 12:47:24 +0530210 default 0x580400000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800211 default 0x60400000 if SYS_LS_PPA_FW_IN_XIP
212 default 0x400000 if SYS_LS_PPA_FW_IN_MMC
213 default 0x400000 if SYS_LS_PPA_FW_IN_NAND
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800214
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800215 help
216 If the PPA firmware locate at XIP flash, such as NOR or
217 QSPI flash, this address is a directly memory-mapped.
218 If it is in a serial accessed flash, such as NAND and SD
219 card, it is a byte offset.
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530220
221config SYS_LS_PPA_ESBC_ADDR
222 hex "hdr address of PPA firmware loading from"
223 depends on FSL_LS_PPA && CHAIN_OF_TRUST
Sumit Garg666bbd02017-08-16 07:13:28 -0400224 default 0x60680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1043A
225 default 0x40680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1046A
226 default 0x40680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS1012A
Udit Agarwalc83ea8a2017-08-16 07:13:29 -0400227 default 0x20680000 if SYS_LS_PPA_FW_IN_XIP && QSPI_BOOT && ARCH_LS2080A
228 default 0x580680000 if SYS_LS_PPA_FW_IN_XIP && ARCH_LS2080A
Sumit Garg666bbd02017-08-16 07:13:28 -0400229 default 0x680000 if SYS_LS_PPA_FW_IN_MMC
230 default 0x680000 if SYS_LS_PPA_FW_IN_NAND
Vinitha Pillai-B57223a4b3ded2017-03-23 13:48:14 +0530231 help
232 If the PPA header firmware locate at XIP flash, such as NOR or
233 QSPI flash, this address is a directly memory-mapped.
234 If it is in a serial accessed flash, such as NAND and SD
235 card, it is a byte offset.
236
Sumit Garg8fddf752017-04-20 05:09:11 +0530237config LS_PPA_ESBC_HDR_SIZE
238 hex "Length of PPA ESBC header"
239 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
240 default 0x2000
241 help
242 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
243 NAND to memory to validate PPA image.
244
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800245endmenu
246
York Sun149eb332016-09-26 08:09:27 -0700247config SYS_FSL_ERRATUM_A010315
248 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800249
250config SYS_FSL_ERRATUM_A010539
251 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700252
York Sunf188d222016-10-04 14:45:01 -0700253config MAX_CPUS
254 int "Maximum number of CPUs permitted for Layerscape"
255 default 4 if ARCH_LS1043A
256 default 4 if ARCH_LS1046A
257 default 16 if ARCH_LS2080A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530258 default 8 if ARCH_LS1088A
York Sunf188d222016-10-04 14:45:01 -0700259 default 1
260 help
261 Set this number to the maximum number of possible CPUs in the SoC.
262 SoCs may have multiple clusters with each cluster may have multiple
263 ports. If some ports are reserved but higher ports are used for
264 cores, count the reserved ports. This will allocate enough memory
265 in spin table to properly handle all cores.
266
York Sun728e7002016-12-02 09:32:35 -0800267config SECURE_BOOT
York Sun8a3d8ed2017-01-04 10:32:08 -0800268 bool "Secure Boot"
York Sun728e7002016-12-02 09:32:35 -0800269 help
270 Enable Freescale Secure Boot feature
271
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800272config QSPI_AHB_INIT
273 bool "Init the QSPI AHB bus"
274 help
275 The default setting for QSPI AHB bus just support 3bytes addressing.
276 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
277 bus for those flashes to support the full QSPI flash size.
278
Ashish Kumar11234062017-08-11 11:09:14 +0530279config SYS_CCI400_OFFSET
280 hex "Offset for CCI400 base"
281 depends on SYS_FSL_HAS_CCI400
282 default 0x3090000 if ARCH_LS1088A
283 default 0x180000 if FSL_LSCH2
284 help
285 Offset for CCI400 base
286 CCI400 base addr = CCSRBAR + CCI400_OFFSET
287
York Sune7310a32016-10-04 14:45:54 -0700288config SYS_FSL_IFC_BANK_COUNT
289 int "Maximum banks of Integrated flash controller"
Ashish Kumarb25faa22017-08-31 16:12:53 +0530290 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A || ARCH_LS1088A
York Sune7310a32016-10-04 14:45:54 -0700291 default 4 if ARCH_LS1043A
292 default 4 if ARCH_LS1046A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530293 default 8 if ARCH_LS2080A || ARCH_LS1088A
York Sune7310a32016-10-04 14:45:54 -0700294
Ashish Kumar11234062017-08-11 11:09:14 +0530295config SYS_FSL_HAS_CCI400
296 bool
297
Ashish Kumar97393d62017-08-18 10:54:36 +0530298config SYS_FSL_HAS_CCN504
299 bool
300
York Sun0dc9abb2016-10-04 14:46:50 -0700301config SYS_FSL_HAS_DP_DDR
302 bool
303
York Sun6b62ef02016-10-04 18:01:34 -0700304config SYS_FSL_SRDS_1
305 bool
306
307config SYS_FSL_SRDS_2
308 bool
309
310config SYS_HAS_SERDES
311 bool
312
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530313config FSL_TZASC_1
314 bool
315
316config FSL_TZASC_2
317 bool
318
York Sun4dd8c612016-10-04 14:31:48 -0700319endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800320
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800321menu "Layerscape clock tree configuration"
322 depends on FSL_LSCH2 || FSL_LSCH3
323
324config SYS_FSL_CLK
325 bool "Enable clock tree initialization"
326 default y
327
328config CLUSTER_CLK_FREQ
329 int "Reference clock of core cluster"
330 depends on ARCH_LS1012A
331 default 100000000
332 help
333 This number is the reference clock frequency of core PLL.
334 For most platforms, the core PLL and Platform PLL have the same
335 reference clock, but for some platforms, LS1012A for instance,
336 they are provided sepatately.
337
338config SYS_FSL_PCLK_DIV
339 int "Platform clock divider"
340 default 1 if ARCH_LS1043A
341 default 1 if ARCH_LS1046A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530342 default 1 if ARCH_LS1088A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800343 default 2
344 help
345 This is the divider that is used to derive Platform clock from
346 Platform PLL, in another word:
347 Platform_clk = Platform_PLL_freq / this_divider
348
349config SYS_FSL_DSPI_CLK_DIV
350 int "DSPI clock divider"
351 default 1 if ARCH_LS1043A
352 default 2
353 help
354 This is the divider that is used to derive DSPI clock from Platform
Hou Zhiqiang0c8fcb62017-07-03 18:37:11 +0800355 clock, in another word DSPI_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800356
357config SYS_FSL_DUART_CLK_DIV
358 int "DUART clock divider"
359 default 1 if ARCH_LS1043A
360 default 2
361 help
362 This is the divider that is used to derive DUART clock from Platform
363 clock, in another word DUART_clk = Platform_clk / this_divider.
364
365config SYS_FSL_I2C_CLK_DIV
366 int "I2C clock divider"
367 default 1 if ARCH_LS1043A
368 default 2
369 help
370 This is the divider that is used to derive I2C clock from Platform
371 clock, in another word I2C_clk = Platform_clk / this_divider.
372
373config SYS_FSL_IFC_CLK_DIV
374 int "IFC clock divider"
375 default 1 if ARCH_LS1043A
376 default 2
377 help
378 This is the divider that is used to derive IFC clock from Platform
379 clock, in another word IFC_clk = Platform_clk / this_divider.
380
381config SYS_FSL_LPUART_CLK_DIV
382 int "LPUART clock divider"
383 default 1 if ARCH_LS1043A
384 default 2
385 help
386 This is the divider that is used to derive LPUART clock from Platform
387 clock, in another word LPUART_clk = Platform_clk / this_divider.
388
389config SYS_FSL_SDHC_CLK_DIV
390 int "SDHC clock divider"
391 default 1 if ARCH_LS1043A
392 default 1 if ARCH_LS1012A
393 default 2
394 help
395 This is the divider that is used to derive SDHC clock from Platform
396 clock, in another word SDHC_clk = Platform_clk / this_divider.
397endmenu
398
York Sund6964b32017-03-06 09:02:24 -0800399config RESV_RAM
400 bool
401 help
402 Reserve memory from the top, tracked by gd->arch.resv_ram. This
403 reserved RAM can be used by special driver that resides in memory
404 after U-Boot exits. It's up to implementation to allocate and allow
405 access to this reserved memory. For example, the reserved RAM can
406 be at the high end of physical memory. The reserve RAM may be
407 excluded from memory bank(s) passed to OS, or marked as reserved.
408
York Sun1dc61ca2016-12-28 08:43:41 -0800409config SYS_FSL_ERRATUM_A008336
410 bool
411
412config SYS_FSL_ERRATUM_A008514
413 bool
414
415config SYS_FSL_ERRATUM_A008585
416 bool
417
418config SYS_FSL_ERRATUM_A008850
419 bool
420
Ashish kumar3b52a232017-02-23 16:03:57 +0530421config SYS_FSL_ERRATUM_A009203
422 bool
423
York Sun1dc61ca2016-12-28 08:43:41 -0800424config SYS_FSL_ERRATUM_A009635
425 bool
426
427config SYS_FSL_ERRATUM_A009660
428 bool
429
430config SYS_FSL_ERRATUM_A009929
431 bool
York Sun1a770752017-03-06 09:02:26 -0800432
433config SYS_MC_RSV_MEM_ALIGN
434 hex "Management Complex reserved memory alignment"
435 depends on RESV_RAM
Ashish Kumarb25faa22017-08-31 16:12:53 +0530436 default 0x20000000 if ARCH_LS2080A
437 default 0x70000000 if ARCH_LS1088A
York Sun1a770752017-03-06 09:02:26 -0800438 help
439 Reserved memory needs to be aligned for MC to use. Default value
440 is 512MB.
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +0200441
442config SPL_LDSCRIPT
443 default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A