blob: 9d1ba4c771aa4cb33b6d7b46b11e9eb9229b104f [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
Rajesh Bhagatcd786e82018-11-05 18:01:48 +00004 select ARM_ERRATA_855873 if !TFABOOT
Rajesh Bhagat52d237a2019-01-25 13:36:26 +00005 select FSL_LAYERSCAPE
York Sun4dd8c612016-10-04 14:31:48 -07006 select FSL_LSCH2
Sriram Dash4a943332018-01-30 15:58:44 +05307 select SYS_FSL_SRDS_1
8 select SYS_HAS_SERDES
York Sunb6fffd82016-10-04 18:03:08 -07009 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -070010 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -070011 select SYS_FSL_ERRATUM_A010315
Ran Wang02dc77b2017-11-13 16:14:48 +080012 select SYS_FSL_ERRATUM_A009798
13 select SYS_FSL_ERRATUM_A008997
14 select SYS_FSL_ERRATUM_A009007
15 select SYS_FSL_ERRATUM_A009008
Simon Glass62adede2017-01-23 13:31:19 -070016 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070017 select BOARD_EARLY_INIT_F
Sriram Dash7122a0c2018-02-06 11:26:30 +053018 select SYS_I2C_MXC
Biwen Li0a759bb2019-12-31 15:33:41 +080019 select SYS_I2C_MXC_I2C1 if !DM_I2C
20 select SYS_I2C_MXC_I2C2 if !DM_I2C
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090021 imply PANIC_HANG
York Sun149eb332016-09-26 08:09:27 -070022
Yuantian Tang4aefa162019-04-10 16:43:33 +080023config ARCH_LS1028A
24 bool
25 select ARMV8_SET_SMPEN
Michael Walle66f2a532020-05-10 01:20:11 +020026 select FSL_LAYERSCAPE
Yuantian Tang4aefa162019-04-10 16:43:33 +080027 select FSL_LSCH3
28 select NXP_LSCH3_2
29 select SYS_FSL_HAS_CCI400
30 select SYS_FSL_SRDS_1
31 select SYS_HAS_SERDES
32 select SYS_FSL_DDR
33 select SYS_FSL_DDR_LE
34 select SYS_FSL_DDR_VER_50
35 select SYS_FSL_HAS_DDR3
36 select SYS_FSL_HAS_DDR4
37 select SYS_FSL_HAS_SEC
38 select SYS_FSL_SEC_COMPAT_5
39 select SYS_FSL_SEC_LE
40 select FSL_TZASC_1
41 select ARCH_EARLY_INIT_R
42 select BOARD_EARLY_INIT_F
43 select SYS_I2C_MXC
Ran Wange118acb2019-05-14 17:34:56 +080044 select SYS_FSL_ERRATUM_A008997
Yuantian Tang4aefa162019-04-10 16:43:33 +080045 select SYS_FSL_ERRATUM_A009007
46 select SYS_FSL_ERRATUM_A008514 if !TFABOOT
47 select SYS_FSL_ERRATUM_A009663 if !TFABOOT
48 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
Laurentiu Tudor7ea2feb2019-10-18 09:01:56 +000049 select SYS_FSL_ERRATUM_A050382
Michael Walle148dc612021-03-17 15:01:36 +010050 select SYS_FSL_ERRATUM_A011334
Michael Walle7259dc52021-03-17 15:01:37 +010051 select SYS_FSL_ESDHC_UNRELIABLE_PULSE_DETECTION_WORKAROUND
Hou Zhiqiangce4a92a2020-04-28 10:19:31 +080052 select RESV_RAM if GIC_V3_ITS
Yuantian Tang4aefa162019-04-10 16:43:33 +080053 imply PANIC_HANG
54
York Sun149eb332016-09-26 08:09:27 -070055config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070056 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080057 select ARMV8_SET_SMPEN
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000058 select ARM_ERRATA_855873 if !TFABOOT
Rajesh Bhagat52d237a2019-01-25 13:36:26 +000059 select FSL_LAYERSCAPE
York Sun4dd8c612016-10-04 14:31:48 -070060 select FSL_LSCH2
Sriram Dash4a943332018-01-30 15:58:44 +053061 select SYS_FSL_SRDS_1
62 select SYS_HAS_SERDES
York Sund297d392016-12-28 08:43:40 -080063 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070064 select SYS_FSL_DDR_BE
65 select SYS_FSL_DDR_VER_50
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000066 select SYS_FSL_ERRATUM_A008850 if !TFABOOT
Ran Wange64f7472017-09-04 18:46:50 +080067 select SYS_FSL_ERRATUM_A008997
Ran Wang3ba69482017-09-04 18:46:51 +080068 select SYS_FSL_ERRATUM_A009007
Ran Wangb358b7b2017-09-04 18:46:48 +080069 select SYS_FSL_ERRATUM_A009008
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000070 select SYS_FSL_ERRATUM_A009660 if !TFABOOT
71 select SYS_FSL_ERRATUM_A009663 if !TFABOOT
Ran Wang9e8fabc2017-09-04 18:46:49 +080072 select SYS_FSL_ERRATUM_A009798
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000073 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
York Sun149eb332016-09-26 08:09:27 -070074 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080075 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080076 select SYS_FSL_HAS_DDR3
77 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070078 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070079 select BOARD_EARLY_INIT_F
Biwen Li42637e72020-06-04 18:42:14 +080080 select SYS_I2C_MXC
Biwen Li014460b2020-02-05 22:02:16 +080081 select SYS_I2C_MXC_I2C1 if !DM_I2C
82 select SYS_I2C_MXC_I2C2 if !DM_I2C
83 select SYS_I2C_MXC_I2C3 if !DM_I2C
84 select SYS_I2C_MXC_I2C4 if !DM_I2C
Simon Glassc88a09a2017-08-04 16:34:34 -060085 imply CMD_PCI
York Sunb3d71642016-09-26 08:09:26 -070086
York Sunbad49842016-09-26 08:09:24 -070087config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070088 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080089 select ARMV8_SET_SMPEN
Rajesh Bhagat52d237a2019-01-25 13:36:26 +000090 select FSL_LAYERSCAPE
York Sun4dd8c612016-10-04 14:31:48 -070091 select FSL_LSCH2
Sriram Dash4a943332018-01-30 15:58:44 +053092 select SYS_FSL_SRDS_1
93 select SYS_HAS_SERDES
York Sund297d392016-12-28 08:43:40 -080094 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070095 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070096 select SYS_FSL_DDR_VER_50
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000097 select SYS_FSL_ERRATUM_A008336 if !TFABOOT
98 select SYS_FSL_ERRATUM_A008511 if !TFABOOT
99 select SYS_FSL_ERRATUM_A008850 if !TFABOOT
Ran Wange64f7472017-09-04 18:46:50 +0800100 select SYS_FSL_ERRATUM_A008997
Ran Wang3ba69482017-09-04 18:46:51 +0800101 select SYS_FSL_ERRATUM_A009007
Ran Wangb358b7b2017-09-04 18:46:48 +0800102 select SYS_FSL_ERRATUM_A009008
Ran Wang9e8fabc2017-09-04 18:46:49 +0800103 select SYS_FSL_ERRATUM_A009798
York Sun1dc61ca2016-12-28 08:43:41 -0800104 select SYS_FSL_ERRATUM_A009801
Rajesh Bhagatcd786e82018-11-05 18:01:48 +0000105 select SYS_FSL_ERRATUM_A009803 if !TFABOOT
106 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
107 select SYS_FSL_ERRATUM_A010165 if !TFABOOT
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800108 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -0800109 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -0700110 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -0700111 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -0700112 select BOARD_EARLY_INIT_F
Biwen Li42637e72020-06-04 18:42:14 +0800113 select SYS_I2C_MXC
Biwen Lif0018f52020-02-05 22:02:17 +0800114 select SYS_I2C_MXC_I2C1 if !DM_I2C
115 select SYS_I2C_MXC_I2C2 if !DM_I2C
116 select SYS_I2C_MXC_I2C3 if !DM_I2C
117 select SYS_I2C_MXC_I2C4 if !DM_I2C
Simon Glass0e5faf02017-06-14 21:28:21 -0600118 imply SCSI
Tuomas Tynkkynenedf9f622017-12-08 15:36:19 +0200119 imply SCSI_AHCI
York Sunb3d71642016-09-26 08:09:26 -0700120
Ashish Kumarb25faa22017-08-31 16:12:53 +0530121config ARCH_LS1088A
122 bool
123 select ARMV8_SET_SMPEN
Pankit Gargf5c2a832018-12-27 04:37:55 +0000124 select ARM_ERRATA_855873 if !TFABOOT
Rajesh Bhagat52d237a2019-01-25 13:36:26 +0000125 select FSL_LAYERSCAPE
Ashish Kumarb25faa22017-08-31 16:12:53 +0530126 select FSL_LSCH3
Sriram Dash4a943332018-01-30 15:58:44 +0530127 select SYS_FSL_SRDS_1
128 select SYS_HAS_SERDES
Ashish Kumarb25faa22017-08-31 16:12:53 +0530129 select SYS_FSL_DDR
130 select SYS_FSL_DDR_LE
131 select SYS_FSL_DDR_VER_50
Ashish Kumarec455e22017-08-31 16:37:31 +0530132 select SYS_FSL_EC1
133 select SYS_FSL_EC2
Pankit Gargf5c2a832018-12-27 04:37:55 +0000134 select SYS_FSL_ERRATUM_A009803 if !TFABOOT
135 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
136 select SYS_FSL_ERRATUM_A010165 if !TFABOOT
137 select SYS_FSL_ERRATUM_A008511 if !TFABOOT
138 select SYS_FSL_ERRATUM_A008850 if !TFABOOT
Ran Wangef277072017-09-22 15:21:34 +0800139 select SYS_FSL_ERRATUM_A009007
Ashish Kumarb25faa22017-08-31 16:12:53 +0530140 select SYS_FSL_HAS_CCI400
141 select SYS_FSL_HAS_DDR4
Ashish Kumarec455e22017-08-31 16:37:31 +0530142 select SYS_FSL_HAS_RGMII
Ashish Kumarb25faa22017-08-31 16:12:53 +0530143 select SYS_FSL_HAS_SEC
144 select SYS_FSL_SEC_COMPAT_5
145 select SYS_FSL_SEC_LE
146 select SYS_FSL_SRDS_1
147 select SYS_FSL_SRDS_2
148 select FSL_TZASC_1
Rajesh Bhagat5756f7e2019-01-20 05:30:06 +0000149 select FSL_TZASC_400
150 select FSL_TZPC_BP147
Ashish Kumarb25faa22017-08-31 16:12:53 +0530151 select ARCH_EARLY_INIT_R
152 select BOARD_EARLY_INIT_F
Sriram Dash7122a0c2018-02-06 11:26:30 +0530153 select SYS_I2C_MXC
Chuanhua Han98a5e402019-07-26 20:25:37 +0800154 select SYS_I2C_MXC_I2C1 if !TFABOOT
155 select SYS_I2C_MXC_I2C2 if !TFABOOT
156 select SYS_I2C_MXC_I2C3 if !TFABOOT
157 select SYS_I2C_MXC_I2C4 if !TFABOOT
Hou Zhiqiangce4a92a2020-04-28 10:19:31 +0800158 select RESV_RAM if GIC_V3_ITS
Ashish Kumara179e562017-11-02 09:50:47 +0530159 imply SCSI
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900160 imply PANIC_HANG
Ashish Kumarb25faa22017-08-31 16:12:53 +0530161
York Sunfcd0e742016-10-04 14:31:47 -0700162config ARCH_LS2080A
163 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +0800164 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -0500165 select ARM_ERRATA_826974
166 select ARM_ERRATA_828024
167 select ARM_ERRATA_829520
168 select ARM_ERRATA_833471
Rajesh Bhagat52d237a2019-01-25 13:36:26 +0000169 select FSL_LAYERSCAPE
York Sun4dd8c612016-10-04 14:31:48 -0700170 select FSL_LSCH3
Sriram Dash4a943332018-01-30 15:58:44 +0530171 select SYS_FSL_SRDS_1
172 select SYS_HAS_SERDES
York Sund297d392016-12-28 08:43:40 -0800173 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -0700174 select SYS_FSL_DDR_LE
175 select SYS_FSL_DDR_VER_50
Ashish Kumar97393d62017-08-18 10:54:36 +0530176 select SYS_FSL_HAS_CCN504
York Sun6b62ef02016-10-04 18:01:34 -0700177 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -0800178 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -0800179 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -0800180 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -0800181 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -0700182 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530183 select FSL_TZASC_1
184 select FSL_TZASC_2
Rajesh Bhagat5756f7e2019-01-20 05:30:06 +0000185 select FSL_TZASC_400
186 select FSL_TZPC_BP147
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000187 select SYS_FSL_ERRATUM_A008336 if !TFABOOT
188 select SYS_FSL_ERRATUM_A008511 if !TFABOOT
189 select SYS_FSL_ERRATUM_A008514 if !TFABOOT
York Sun1dc61ca2016-12-28 08:43:41 -0800190 select SYS_FSL_ERRATUM_A008585
Ran Wange64f7472017-09-04 18:46:50 +0800191 select SYS_FSL_ERRATUM_A008997
Ran Wang3ba69482017-09-04 18:46:51 +0800192 select SYS_FSL_ERRATUM_A009007
Ran Wangb358b7b2017-09-04 18:46:48 +0800193 select SYS_FSL_ERRATUM_A009008
York Sun1dc61ca2016-12-28 08:43:41 -0800194 select SYS_FSL_ERRATUM_A009635
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000195 select SYS_FSL_ERRATUM_A009663 if !TFABOOT
Ran Wang9e8fabc2017-09-04 18:46:49 +0800196 select SYS_FSL_ERRATUM_A009798
York Sun1dc61ca2016-12-28 08:43:41 -0800197 select SYS_FSL_ERRATUM_A009801
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000198 select SYS_FSL_ERRATUM_A009803 if !TFABOOT
199 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
200 select SYS_FSL_ERRATUM_A010165 if !TFABOOT
Ashish kumar3b52a232017-02-23 16:03:57 +0530201 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -0700202 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -0700203 select BOARD_EARLY_INIT_F
Sriram Dash7122a0c2018-02-06 11:26:30 +0530204 select SYS_I2C_MXC
Chuanhua Han3f27fff2019-07-26 19:24:03 +0800205 select SYS_I2C_MXC_I2C1 if !TFABOOT
206 select SYS_I2C_MXC_I2C2 if !TFABOOT
207 select SYS_I2C_MXC_I2C3 if !TFABOOT
208 select SYS_I2C_MXC_I2C4 if !TFABOOT
Hou Zhiqiangce4a92a2020-04-28 10:19:31 +0800209 select RESV_RAM if GIC_V3_ITS
Masahiro Yamada9afc6c52018-04-25 18:47:52 +0900210 imply DISTRO_DEFAULTS
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900211 imply PANIC_HANG
York Sun4dd8c612016-10-04 14:31:48 -0700212
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530213config ARCH_LX2162A
214 bool
215 select ARMV8_SET_SMPEN
216 select FSL_LSCH3
217 select NXP_LSCH3_2
218 select SYS_HAS_SERDES
219 select SYS_FSL_SRDS_1
220 select SYS_FSL_SRDS_2
221 select SYS_FSL_DDR
222 select SYS_FSL_DDR_LE
223 select SYS_FSL_DDR_VER_50
224 select SYS_FSL_EC1
225 select SYS_FSL_EC2
226 select SYS_FSL_ERRATUM_A050106
227 select SYS_FSL_HAS_RGMII
228 select SYS_FSL_HAS_SEC
229 select SYS_FSL_HAS_CCN508
230 select SYS_FSL_HAS_DDR4
231 select SYS_FSL_SEC_COMPAT_5
232 select SYS_FSL_SEC_LE
233 select ARCH_EARLY_INIT_R
234 select BOARD_EARLY_INIT_F
235 select SYS_I2C_MXC
236 select RESV_RAM if GIC_V3_ITS
237 imply DISTRO_DEFAULTS
238 imply PANIC_HANG
239 imply SCSI
240 imply SCSI_AHCI
241
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000242config ARCH_LX2160A
243 bool
244 select ARMV8_SET_SMPEN
245 select FSL_LSCH3
246 select NXP_LSCH3_2
247 select SYS_HAS_SERDES
248 select SYS_FSL_SRDS_1
249 select SYS_FSL_SRDS_2
250 select SYS_NXP_SRDS_3
251 select SYS_FSL_DDR
252 select SYS_FSL_DDR_LE
253 select SYS_FSL_DDR_VER_50
254 select SYS_FSL_EC1
255 select SYS_FSL_EC2
Ran Wangd0270dc2019-11-26 11:40:40 +0800256 select SYS_FSL_ERRATUM_A050106
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000257 select SYS_FSL_HAS_RGMII
258 select SYS_FSL_HAS_SEC
259 select SYS_FSL_HAS_CCN508
260 select SYS_FSL_HAS_DDR4
261 select SYS_FSL_SEC_COMPAT_5
262 select SYS_FSL_SEC_LE
263 select ARCH_EARLY_INIT_R
264 select BOARD_EARLY_INIT_F
265 select SYS_I2C_MXC
Hou Zhiqiangce4a92a2020-04-28 10:19:31 +0800266 select RESV_RAM if GIC_V3_ITS
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000267 imply DISTRO_DEFAULTS
268 imply PANIC_HANG
269 imply SCSI
270 imply SCSI_AHCI
271
York Sun4dd8c612016-10-04 14:31:48 -0700272config FSL_LSCH2
273 bool
Ashish Kumar11234062017-08-11 11:09:14 +0530274 select SYS_FSL_HAS_CCI400
York Sun92c36e22016-12-28 08:43:30 -0800275 select SYS_FSL_HAS_SEC
276 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -0800277 select SYS_FSL_SEC_BE
York Sun4dd8c612016-10-04 14:31:48 -0700278
279config FSL_LSCH3
Alex Marginean47568ce2020-01-11 01:05:40 +0200280 select ARCH_MISC_INIT
York Sun4dd8c612016-10-04 14:31:48 -0700281 bool
282
Priyanka Jain88c25662018-10-29 09:11:29 +0000283config NXP_LSCH3_2
284 bool
285
York Sun4dd8c612016-10-04 14:31:48 -0700286menu "Layerscape architecture"
287 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700288
Rajesh Bhagat52d237a2019-01-25 13:36:26 +0000289config FSL_LAYERSCAPE
290 bool
291
Wenbin Songa8f57a92017-01-17 18:31:15 +0800292config HAS_FEATURE_GIC64K_ALIGN
293 bool
294 default y if ARCH_LS1043A
295
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800296config HAS_FEATURE_ENHANCED_MSI
297 bool
298 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800299
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800300menu "Layerscape PPA"
301config FSL_LS_PPA
302 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800303 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800304 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800305 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800306 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800307 help
308 The FSL Primary Protected Application (PPA) is a software component
309 which is loaded during boot stage, and then remains resident in RAM
310 and runs in the TrustZone after boot.
311 Say y to enable it.
York Sunf2aaf842017-05-15 08:52:00 -0700312
313config SPL_FSL_LS_PPA
314 bool "FSL Layerscape PPA firmware support for SPL build"
315 depends on !ARMV8_PSCI
316 select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
317 select SEC_FIRMWARE_ARMV8_PSCI
318 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
319 help
320 The FSL Primary Protected Application (PPA) is a software component
321 which is loaded during boot stage, and then remains resident in RAM
322 and runs in the TrustZone after boot. This is to load PPA during SPL
323 stage instead of the RAM version of U-Boot. Once PPA is initialized,
324 the rest of U-Boot (including RAM version) runs at EL2.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800325choice
326 prompt "FSL Layerscape PPA firmware loading-media select"
327 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800328 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
329 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800330 default SYS_LS_PPA_FW_IN_XIP
331
332config SYS_LS_PPA_FW_IN_XIP
333 bool "XIP"
334 help
335 Say Y here if the PPA firmware locate at XIP flash, such
336 as NOR or QSPI flash.
337
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800338config SYS_LS_PPA_FW_IN_MMC
339 bool "eMMC or SD Card"
340 help
341 Say Y here if the PPA firmware locate at eMMC/SD card.
342
343config SYS_LS_PPA_FW_IN_NAND
344 bool "NAND"
345 help
346 Say Y here if the PPA firmware locate at NAND flash.
347
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800348endchoice
349
Sumit Garg8fddf752017-04-20 05:09:11 +0530350config LS_PPA_ESBC_HDR_SIZE
351 hex "Length of PPA ESBC header"
352 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
353 default 0x2000
354 help
355 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
356 NAND to memory to validate PPA image.
357
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800358endmenu
359
Ran Wange64f7472017-09-04 18:46:50 +0800360config SYS_FSL_ERRATUM_A008997
361 bool "Workaround for USB PHY erratum A008997"
362
Ran Wang3ba69482017-09-04 18:46:51 +0800363config SYS_FSL_ERRATUM_A009007
364 bool
365 help
366 Workaround for USB PHY erratum A009007
367
Ran Wangb358b7b2017-09-04 18:46:48 +0800368config SYS_FSL_ERRATUM_A009008
369 bool "Workaround for USB PHY erratum A009008"
370
Ran Wang9e8fabc2017-09-04 18:46:49 +0800371config SYS_FSL_ERRATUM_A009798
372 bool "Workaround for USB PHY erratum A009798"
373
Ran Wangd0270dc2019-11-26 11:40:40 +0800374config SYS_FSL_ERRATUM_A050106
375 bool "Workaround for USB PHY erratum A050106"
376 help
377 USB3.0 Receiver needs to enable fixed equalization
378 for each of PHY instances in an SOC. This is similar
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530379 to erratum A-009007, but this one is for LX2160A and LX2162A,
Ran Wangd0270dc2019-11-26 11:40:40 +0800380 and the register value is different.
381
York Sun149eb332016-09-26 08:09:27 -0700382config SYS_FSL_ERRATUM_A010315
383 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800384
385config SYS_FSL_ERRATUM_A010539
386 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700387
York Sunf188d222016-10-04 14:45:01 -0700388config MAX_CPUS
389 int "Maximum number of CPUs permitted for Layerscape"
Yuantian Tang4aefa162019-04-10 16:43:33 +0800390 default 2 if ARCH_LS1028A
York Sunf188d222016-10-04 14:45:01 -0700391 default 4 if ARCH_LS1043A
392 default 4 if ARCH_LS1046A
393 default 16 if ARCH_LS2080A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530394 default 8 if ARCH_LS1088A
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000395 default 16 if ARCH_LX2160A
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530396 default 16 if ARCH_LX2162A
York Sunf188d222016-10-04 14:45:01 -0700397 default 1
398 help
399 Set this number to the maximum number of possible CPUs in the SoC.
400 SoCs may have multiple clusters with each cluster may have multiple
401 ports. If some ports are reserved but higher ports are used for
402 cores, count the reserved ports. This will allocate enough memory
403 in spin table to properly handle all cores.
404
Meenakshi Aggarwalbbd33182018-11-30 22:32:11 +0530405config EMC2305
406 bool "Fan controller"
407 help
408 Enable the EMC2305 fan controller for configuration of fan
409 speed.
410
Udit Agarwal22ec2382019-11-07 16:11:32 +0000411config NXP_ESBC
412 bool "NXP_ESBC"
York Sun728e7002016-12-02 09:32:35 -0800413 help
414 Enable Freescale Secure Boot feature
415
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800416config QSPI_AHB_INIT
417 bool "Init the QSPI AHB bus"
418 help
419 The default setting for QSPI AHB bus just support 3bytes addressing.
420 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
421 bus for those flashes to support the full QSPI flash size.
422
Kuldeep Singh34aafb02019-11-21 17:15:17 +0530423config FSPI_AHB_EN_4BYTE
424 bool "Enable 4-byte Fast Read command for AHB mode"
425 default n
426 help
427 The default setting for FlexSPI AHB bus just supports 3-byte addressing.
428 But some FlexSPI flash sizes are up to 64MBytes.
429 This flag enables fast read command for AHB mode and modifies required
430 LUT to support full FlexSPI flash.
431
Ashish Kumar11234062017-08-11 11:09:14 +0530432config SYS_CCI400_OFFSET
433 hex "Offset for CCI400 base"
434 depends on SYS_FSL_HAS_CCI400
Yuantian Tang4aefa162019-04-10 16:43:33 +0800435 default 0x3090000 if ARCH_LS1088A || ARCH_LS1028A
Ashish Kumar11234062017-08-11 11:09:14 +0530436 default 0x180000 if FSL_LSCH2
437 help
438 Offset for CCI400 base
439 CCI400 base addr = CCSRBAR + CCI400_OFFSET
440
York Sune7310a32016-10-04 14:45:54 -0700441config SYS_FSL_IFC_BANK_COUNT
442 int "Maximum banks of Integrated flash controller"
Ashish Kumarb25faa22017-08-31 16:12:53 +0530443 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A || ARCH_LS1088A
York Sune7310a32016-10-04 14:45:54 -0700444 default 4 if ARCH_LS1043A
445 default 4 if ARCH_LS1046A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530446 default 8 if ARCH_LS2080A || ARCH_LS1088A
York Sune7310a32016-10-04 14:45:54 -0700447
Ashish Kumar11234062017-08-11 11:09:14 +0530448config SYS_FSL_HAS_CCI400
449 bool
450
Ashish Kumar97393d62017-08-18 10:54:36 +0530451config SYS_FSL_HAS_CCN504
452 bool
453
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000454config SYS_FSL_HAS_CCN508
455 bool
456
York Sun0dc9abb2016-10-04 14:46:50 -0700457config SYS_FSL_HAS_DP_DDR
458 bool
459
York Sun6b62ef02016-10-04 18:01:34 -0700460config SYS_FSL_SRDS_1
461 bool
462
463config SYS_FSL_SRDS_2
464 bool
465
Priyanka Jain1a602532018-09-27 10:32:05 +0530466config SYS_NXP_SRDS_3
467 bool
468
York Sun6b62ef02016-10-04 18:01:34 -0700469config SYS_HAS_SERDES
470 bool
471
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530472config FSL_TZASC_1
473 bool
474
475config FSL_TZASC_2
476 bool
477
Rajesh Bhagat5756f7e2019-01-20 05:30:06 +0000478config FSL_TZASC_400
479 bool
480
481config FSL_TZPC_BP147
482 bool
York Sun4dd8c612016-10-04 14:31:48 -0700483endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800484
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800485menu "Layerscape clock tree configuration"
486 depends on FSL_LSCH2 || FSL_LSCH3
487
488config SYS_FSL_CLK
489 bool "Enable clock tree initialization"
490 default y
491
492config CLUSTER_CLK_FREQ
493 int "Reference clock of core cluster"
494 depends on ARCH_LS1012A
495 default 100000000
496 help
497 This number is the reference clock frequency of core PLL.
498 For most platforms, the core PLL and Platform PLL have the same
499 reference clock, but for some platforms, LS1012A for instance,
500 they are provided sepatately.
501
502config SYS_FSL_PCLK_DIV
503 int "Platform clock divider"
Yuantian Tang4aefa162019-04-10 16:43:33 +0800504 default 1 if ARCH_LS1028A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800505 default 1 if ARCH_LS1043A
506 default 1 if ARCH_LS1046A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530507 default 1 if ARCH_LS1088A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800508 default 2
509 help
510 This is the divider that is used to derive Platform clock from
511 Platform PLL, in another word:
512 Platform_clk = Platform_PLL_freq / this_divider
513
514config SYS_FSL_DSPI_CLK_DIV
515 int "DSPI clock divider"
516 default 1 if ARCH_LS1043A
517 default 2
518 help
519 This is the divider that is used to derive DSPI clock from Platform
Hou Zhiqiang0c8fcb62017-07-03 18:37:11 +0800520 clock, in another word DSPI_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800521
522config SYS_FSL_DUART_CLK_DIV
523 int "DUART clock divider"
524 default 1 if ARCH_LS1043A
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000525 default 4 if ARCH_LX2160A
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530526 default 4 if ARCH_LX2162A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800527 default 2
528 help
529 This is the divider that is used to derive DUART clock from Platform
530 clock, in another word DUART_clk = Platform_clk / this_divider.
531
532config SYS_FSL_I2C_CLK_DIV
533 int "I2C clock divider"
534 default 1 if ARCH_LS1043A
Chuanhua Han44d4d332019-08-02 16:53:53 +0800535 default 4 if ARCH_LS1012A
536 default 4 if ARCH_LS1028A
537 default 8 if ARCH_LX2160A
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530538 default 8 if ARCH_LX2162A
Chuanhua Han44d4d332019-08-02 16:53:53 +0800539 default 8 if ARCH_LS1088A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800540 default 2
541 help
542 This is the divider that is used to derive I2C clock from Platform
543 clock, in another word I2C_clk = Platform_clk / this_divider.
544
545config SYS_FSL_IFC_CLK_DIV
546 int "IFC clock divider"
547 default 1 if ARCH_LS1043A
Chuanhua Han3df89cc2019-08-08 17:04:58 +0800548 default 4 if ARCH_LS1012A
549 default 4 if ARCH_LS1028A
550 default 8 if ARCH_LX2160A
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530551 default 8 if ARCH_LX2162A
Chuanhua Han3df89cc2019-08-08 17:04:58 +0800552 default 8 if ARCH_LS1088A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800553 default 2
554 help
555 This is the divider that is used to derive IFC clock from Platform
556 clock, in another word IFC_clk = Platform_clk / this_divider.
557
558config SYS_FSL_LPUART_CLK_DIV
559 int "LPUART clock divider"
560 default 1 if ARCH_LS1043A
561 default 2
562 help
563 This is the divider that is used to derive LPUART clock from Platform
564 clock, in another word LPUART_clk = Platform_clk / this_divider.
565
566config SYS_FSL_SDHC_CLK_DIV
567 int "SDHC clock divider"
568 default 1 if ARCH_LS1043A
569 default 1 if ARCH_LS1012A
570 default 2
571 help
572 This is the divider that is used to derive SDHC clock from Platform
573 clock, in another word SDHC_clk = Platform_clk / this_divider.
Hou Zhiqiangfef32c62018-04-25 16:28:44 +0800574
575config SYS_FSL_QMAN_CLK_DIV
576 int "QMAN clock divider"
577 default 1 if ARCH_LS1043A
578 default 2
579 help
580 This is the divider that is used to derive QMAN clock from Platform
581 clock, in another word QMAN_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800582endmenu
583
York Sund6964b32017-03-06 09:02:24 -0800584config RESV_RAM
585 bool
586 help
587 Reserve memory from the top, tracked by gd->arch.resv_ram. This
588 reserved RAM can be used by special driver that resides in memory
589 after U-Boot exits. It's up to implementation to allocate and allow
590 access to this reserved memory. For example, the reserved RAM can
591 be at the high end of physical memory. The reserve RAM may be
592 excluded from memory bank(s) passed to OS, or marked as reserved.
593
Ashish Kumarec455e22017-08-31 16:37:31 +0530594config SYS_FSL_EC1
595 bool
596 help
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000597 Ethernet controller 1, this is connected to
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530598 MAC17 for LX2160A and LX2162A or to MAC3 for other SoCs
Ashish Kumarec455e22017-08-31 16:37:31 +0530599 Provides DPAA2 capabilities
600
601config SYS_FSL_EC2
602 bool
603 help
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000604 Ethernet controller 2, this is connected to
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530605 MAC18 for LX2160A and LX2162A or to MAC4 for other SoCs
Ashish Kumarec455e22017-08-31 16:37:31 +0530606 Provides DPAA2 capabilities
607
York Sun1dc61ca2016-12-28 08:43:41 -0800608config SYS_FSL_ERRATUM_A008336
609 bool
610
611config SYS_FSL_ERRATUM_A008514
612 bool
613
614config SYS_FSL_ERRATUM_A008585
615 bool
616
617config SYS_FSL_ERRATUM_A008850
618 bool
619
Ashish kumar3b52a232017-02-23 16:03:57 +0530620config SYS_FSL_ERRATUM_A009203
621 bool
622
York Sun1dc61ca2016-12-28 08:43:41 -0800623config SYS_FSL_ERRATUM_A009635
624 bool
625
626config SYS_FSL_ERRATUM_A009660
627 bool
628
Laurentiu Tudor7ea2feb2019-10-18 09:01:56 +0000629config SYS_FSL_ERRATUM_A050382
630 bool
Ashish Kumarec455e22017-08-31 16:37:31 +0530631
632config SYS_FSL_HAS_RGMII
633 bool
634 depends on SYS_FSL_EC1 || SYS_FSL_EC2
635
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +0200636config SPL_LDSCRIPT
637 default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
Ran Wang5959f842017-10-23 10:09:21 +0800638
639config HAS_FSL_XHCI_USB
640 bool
641 default y if ARCH_LS1043A || ARCH_LS1046A
642 help
643 For some SoC(such as LS1043A and LS1046A), USB and QE-HDLC multiplex use
644 pins, select it when the pins are assigned to USB.
Rajesh Bhagat729f22f2021-02-11 13:28:49 +0100645
646config SYS_FSL_BOOTROM_BASE
647 hex
648 depends on FSL_LSCH2
649 default 0
650
651config SYS_FSL_BOOTROM_SIZE
652 hex
653 depends on FSL_LSCH2
654 default 0x1000000