Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 1 | if ARCH_SUNXI |
| 2 | |
Siva Durga Prasad Paladugu | 809438d | 2016-07-29 15:31:47 +0530 | [diff] [blame] | 3 | config IDENT_STRING |
| 4 | default " Allwinner Technology" |
| 5 | |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame] | 6 | config DRAM_SUN4I |
| 7 | bool |
| 8 | help |
| 9 | Select this dram controller driver for Sun4/5/7i platforms, |
| 10 | like A10/A13/A20. |
| 11 | |
Jagan Teki | 68d0f5f | 2018-03-17 00:16:36 +0530 | [diff] [blame] | 12 | config DRAM_SUN6I |
| 13 | bool |
| 14 | help |
| 15 | Select this dram controller driver for Sun6i platforms, |
| 16 | like A31/A31s. |
| 17 | |
Jagan Teki | 318e4e5 | 2018-01-10 16:15:14 +0530 | [diff] [blame] | 18 | config DRAM_SUN8I_A23 |
| 19 | bool |
| 20 | help |
| 21 | Select this dram controller driver for Sun8i platforms, |
| 22 | for A23 SOC. |
| 23 | |
Jagan Teki | e624d4c | 2018-01-10 16:17:39 +0530 | [diff] [blame] | 24 | config DRAM_SUN8I_A33 |
| 25 | bool |
| 26 | help |
| 27 | Select this dram controller driver for Sun8i platforms, |
| 28 | for A33 SOC. |
| 29 | |
Jagan Teki | 270a6f6 | 2018-01-10 16:20:26 +0530 | [diff] [blame] | 30 | config DRAM_SUN8I_A83T |
| 31 | bool |
| 32 | help |
| 33 | Select this dram controller driver for Sun8i platforms, |
| 34 | for A83T SOC. |
| 35 | |
Jagan Teki | 6aa7f71 | 2018-03-17 00:18:01 +0530 | [diff] [blame] | 36 | config DRAM_SUN9I |
| 37 | bool |
| 38 | help |
| 39 | Select this dram controller driver for Sun9i platforms, |
| 40 | like A80. |
| 41 | |
Icenowy Zheng | 4e287f6 | 2018-07-23 06:13:34 +0800 | [diff] [blame] | 42 | config DRAM_SUN50I_H6 |
| 43 | bool |
| 44 | help |
| 45 | Select this dram controller driver for some sun50i platforms, |
| 46 | like H6. |
| 47 | |
Jernej Skrabec | e4aa24b | 2021-01-11 21:11:43 +0100 | [diff] [blame] | 48 | config DRAM_SUN50I_H616 |
| 49 | bool |
| 50 | help |
| 51 | Select this dram controller driver for some sun50i platforms, |
| 52 | like H616. |
| 53 | |
| 54 | if DRAM_SUN50I_H616 |
Jernej Skrabec | dd533da | 2023-04-10 10:21:12 +0200 | [diff] [blame] | 55 | config DRAM_SUN50I_H616_DX_ODT |
| 56 | hex "H616 DRAM DX ODT parameter" |
| 57 | help |
| 58 | DX ODT value from vendor DRAM settings. |
| 59 | |
| 60 | config DRAM_SUN50I_H616_DX_DRI |
| 61 | hex "H616 DRAM DX DRI parameter" |
| 62 | help |
| 63 | DX DRI value from vendor DRAM settings. |
| 64 | |
| 65 | config DRAM_SUN50I_H616_CA_DRI |
| 66 | hex "H616 DRAM CA DRI parameter" |
| 67 | help |
| 68 | CA DRI value from vendor DRAM settings. |
Jernej Skrabec | 6a6fe86 | 2023-04-10 10:21:13 +0200 | [diff] [blame] | 69 | |
Jernej Skrabec | 63ab955 | 2023-04-10 10:21:16 +0200 | [diff] [blame] | 70 | config DRAM_SUN50I_H616_ODT_EN |
| 71 | hex "H616 DRAM ODT EN parameter" |
| 72 | default 0x1 |
| 73 | help |
| 74 | ODT EN value from vendor DRAM settings. |
| 75 | |
Jernej Skrabec | 9ec04b0 | 2023-04-10 10:21:17 +0200 | [diff] [blame] | 76 | config DRAM_SUN50I_H616_TPR0 |
| 77 | hex "H616 DRAM TPR0 parameter" |
| 78 | default 0x0 |
| 79 | help |
| 80 | TPR0 value from vendor DRAM settings. |
| 81 | |
Jernej Skrabec | ac8154d | 2023-04-10 10:21:19 +0200 | [diff] [blame] | 82 | config DRAM_SUN50I_H616_TPR2 |
| 83 | hex "H616 DRAM TPR2 parameter" |
| 84 | default 0x0 |
| 85 | help |
| 86 | TPR2 value from vendor DRAM settings. |
| 87 | |
Jernej Skrabec | 6a6fe86 | 2023-04-10 10:21:13 +0200 | [diff] [blame] | 88 | config DRAM_SUN50I_H616_TPR10 |
| 89 | hex "H616 DRAM TPR10 parameter" |
| 90 | help |
| 91 | TPR10 value from vendor DRAM settings. It tells which features |
| 92 | should be configured, like write leveling, read calibration, etc. |
Jernej Skrabec | 63ab955 | 2023-04-10 10:21:16 +0200 | [diff] [blame] | 93 | |
| 94 | config DRAM_SUN50I_H616_TPR11 |
| 95 | hex "H616 DRAM TPR11 parameter" |
| 96 | default 0x0 |
| 97 | help |
| 98 | TPR11 value from vendor DRAM settings. |
| 99 | |
| 100 | config DRAM_SUN50I_H616_TPR12 |
| 101 | hex "H616 DRAM TPR12 parameter" |
| 102 | default 0x0 |
| 103 | help |
| 104 | TPR12 value from vendor DRAM settings. |
Jernej Skrabec | e4aa24b | 2021-01-11 21:11:43 +0100 | [diff] [blame] | 105 | endif |
| 106 | |
Jagan Teki | 932f5e0 | 2018-01-11 13:21:15 +0530 | [diff] [blame] | 107 | config SUN6I_PRCM |
| 108 | bool |
| 109 | help |
| 110 | Support for the PRCM (Power/Reset/Clock Management) unit available |
| 111 | in A31 SoC. |
| 112 | |
Jagan Teki | feb2927 | 2018-02-14 22:28:30 +0530 | [diff] [blame] | 113 | config AXP_PMIC_BUS |
Samuel Holland | 623b804 | 2021-10-08 00:17:19 -0500 | [diff] [blame] | 114 | bool |
Samuel Holland | 388fe64 | 2021-10-08 00:17:23 -0500 | [diff] [blame] | 115 | select DM_PMIC if DM_I2C |
| 116 | select PMIC_AXP if DM_I2C |
Jagan Teki | feb2927 | 2018-02-14 22:28:30 +0530 | [diff] [blame] | 117 | help |
| 118 | Select this PMIC bus access helpers for Sunxi platform PRCM or other |
| 119 | AXP family PMIC devices. |
| 120 | |
Icenowy Zheng | 5e6dd27 | 2018-07-21 16:20:20 +0800 | [diff] [blame] | 121 | config SUNXI_SRAM_ADDRESS |
| 122 | hex |
| 123 | default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5 |
Jernej Skrabec | da8ae61 | 2021-01-11 21:11:34 +0100 | [diff] [blame] | 124 | default 0x20000 if SUN50I_GEN_H6 |
Icenowy Zheng | 5e6dd27 | 2018-07-21 16:20:20 +0800 | [diff] [blame] | 125 | default 0x0 |
Andre Przywara | de454ec | 2017-02-16 01:20:23 +0000 | [diff] [blame] | 126 | ---help--- |
| 127 | Older Allwinner SoCs have their mask boot ROM mapped just below 4GB, |
| 128 | with the first SRAM region being located at address 0. |
| 129 | Some newer SoCs map the boot ROM at address 0 instead and move the |
Icenowy Zheng | 5e6dd27 | 2018-07-21 16:20:20 +0800 | [diff] [blame] | 130 | SRAM to a different address. |
Andre Przywara | de454ec | 2017-02-16 01:20:23 +0000 | [diff] [blame] | 131 | |
Andre Przywara | 0b5e428 | 2022-12-08 20:33:57 +0000 | [diff] [blame] | 132 | config SUNXI_RVBAR_ADDRESS |
| 133 | hex |
| 134 | depends on ARM64 |
| 135 | default 0x09010040 if SUN50I_GEN_H6 |
| 136 | default 0x017000a0 |
| 137 | ---help--- |
| 138 | The read-only RVBAR system register holds the address of the first |
| 139 | instruction to execute after a reset. Allwinner cores provide a |
| 140 | writable MMIO backing store for this register, to allow to set the |
| 141 | entry point when switching to AArch64. This store is on different |
| 142 | addresses, depending on the SoC. |
| 143 | |
Andre Przywara | 710c7a2 | 2023-04-05 21:30:11 +0100 | [diff] [blame] | 144 | config SUNXI_RVBAR_ALTERNATIVE |
| 145 | hex |
| 146 | depends on ARM64 |
| 147 | default 0x08100040 if MACH_SUN50I_H616 |
| 148 | default SUNXI_RVBAR_ADDRESS |
| 149 | ---help--- |
| 150 | The H616 die exists in at least two variants, with one having the |
| 151 | RVBAR registers at a different address. If the SoC variant ID |
| 152 | (stored in SRAM_VER_REG[7:0]) is not 0, we need to use the |
| 153 | other address. |
| 154 | Set this alternative address to the same as the normal address |
| 155 | for all other SoCs, so the content of the SRAM_VER_REG becomes |
| 156 | irrelevant there, and we can use the same code. |
| 157 | |
Andre Przywara | d1de0bb | 2018-06-27 01:42:53 +0100 | [diff] [blame] | 158 | config SUNXI_A64_TIMER_ERRATUM |
| 159 | bool |
| 160 | |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 161 | # Note only one of these may be selected at a time! But hidden choices are |
| 162 | # not supported by Kconfig |
| 163 | config SUNXI_GEN_SUN4I |
| 164 | bool |
| 165 | ---help--- |
| 166 | Select this for sunxi SoCs which have resets and clocks set up |
| 167 | as the original A10 (mach-sun4i). |
| 168 | |
| 169 | config SUNXI_GEN_SUN6I |
| 170 | bool |
| 171 | ---help--- |
| 172 | Select this for sunxi SoCs which have sun6i like periphery, like |
| 173 | separate ahb reset control registers, custom pmic bus, new style |
| 174 | watchdog, etc. |
| 175 | |
Jernej Skrabec | da8ae61 | 2021-01-11 21:11:34 +0100 | [diff] [blame] | 176 | config SUN50I_GEN_H6 |
| 177 | bool |
| 178 | select FIT |
| 179 | select SPL_LOAD_FIT |
Andre Przywara | b8816f0 | 2021-05-05 10:04:41 +0100 | [diff] [blame] | 180 | select MMC_SUNXI_HAS_NEW_MODE |
Jernej Skrabec | da8ae61 | 2021-01-11 21:11:34 +0100 | [diff] [blame] | 181 | select SUPPORT_SPL |
| 182 | ---help--- |
| 183 | Select this for sunxi SoCs which have H6 like peripherals, clocks |
| 184 | and memory map. |
| 185 | |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 186 | config SUNXI_DRAM_DW |
| 187 | bool |
| 188 | ---help--- |
| 189 | Select this for sunxi SoCs which uses a DRAM controller like the |
| 190 | DesignWare controller used in H3, mainly SoCs after H3, which do |
| 191 | not have official open-source DRAM initialization code, but can |
| 192 | use modified H3 DRAM initialization code. |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 193 | |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 194 | if SUNXI_DRAM_DW |
| 195 | config SUNXI_DRAM_DW_16BIT |
| 196 | bool |
| 197 | ---help--- |
| 198 | Select this for sunxi SoCs with DesignWare DRAM controller and |
| 199 | have only 16-bit memory buswidth. |
| 200 | |
| 201 | config SUNXI_DRAM_DW_32BIT |
| 202 | bool |
| 203 | ---help--- |
| 204 | Select this for sunxi SoCs with DesignWare DRAM controller with |
| 205 | 32-bit memory buswidth. |
| 206 | endif |
| 207 | |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 208 | config MACH_SUNXI_H3_H5 |
| 209 | bool |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 210 | select SUNXI_DE2 |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 211 | select SUNXI_DRAM_DW |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 212 | select SUNXI_DRAM_DW_32BIT |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 213 | select SUNXI_GEN_SUN6I |
| 214 | select SUPPORT_SPL |
| 215 | |
Icenowy Zheng | 14170a4 | 2018-10-25 17:23:06 +0800 | [diff] [blame] | 216 | # TODO: try out A80's 8GiB DRAM space |
| 217 | config SUNXI_DRAM_MAX_SIZE |
| 218 | hex |
Andre Przywara | c0387f1 | 2021-04-28 21:29:55 +0100 | [diff] [blame] | 219 | default 0x100000000 if MACH_SUN50I_H616 |
| 220 | default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6 |
Icenowy Zheng | 14170a4 | 2018-10-25 17:23:06 +0800 | [diff] [blame] | 221 | default 0x80000000 |
| 222 | |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 223 | choice |
| 224 | prompt "Sunxi SoC Variant" |
Hans de Goede | b05a648 | 2016-06-12 11:57:07 +0200 | [diff] [blame] | 225 | optional |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 226 | |
Icenowy Zheng | 8f2d1c0 | 2022-01-29 10:23:07 -0500 | [diff] [blame] | 227 | config MACH_SUNIV |
| 228 | bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)" |
| 229 | select CPU_ARM926EJS |
| 230 | select SUNXI_GEN_SUN6I |
| 231 | select SUPPORT_SPL |
Andre Przywara | cfacdfa | 2022-10-05 23:19:28 +0100 | [diff] [blame] | 232 | select SKIP_LOWLEVEL_INIT_ONLY |
| 233 | select SPL_SKIP_LOWLEVEL_INIT_ONLY |
Icenowy Zheng | 8f2d1c0 | 2022-01-29 10:23:07 -0500 | [diff] [blame] | 234 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 235 | config MACH_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 236 | bool "sun4i (Allwinner A10)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 237 | select CPU_V7A |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame] | 238 | select DRAM_SUN4I |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 239 | select SUNXI_GEN_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 240 | select SUPPORT_SPL |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 241 | imply SPL_SYS_I2C_LEGACY |
| 242 | imply SYS_I2C_LEGACY |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 243 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 244 | config MACH_SUN5I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 245 | bool "sun5i (Allwinner A13)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 246 | select CPU_V7A |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame] | 247 | select DRAM_SUN4I |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 248 | select SUNXI_GEN_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 249 | select SUPPORT_SPL |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 250 | imply SPL_SYS_I2C_LEGACY |
| 251 | imply SYS_I2C_LEGACY |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 252 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 253 | config MACH_SUN6I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 254 | bool "sun6i (Allwinner A31)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 255 | select CPU_V7A |
Chen-Yu Tsai | f31017c | 2015-05-28 21:25:32 +0800 | [diff] [blame] | 256 | select CPU_V7_HAS_NONSEC |
| 257 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 258 | select ARCH_SUPPORT_PSCI |
Andre Przywara | 5fc2556 | 2022-01-23 00:27:19 +0000 | [diff] [blame] | 259 | select SPL_ARMV7_SET_CORTEX_SMPEN |
Jagan Teki | 68d0f5f | 2018-03-17 00:16:36 +0530 | [diff] [blame] | 260 | select DRAM_SUN6I |
Samuel Holland | 60d4928 | 2021-10-08 00:17:20 -0500 | [diff] [blame] | 261 | select SPL_I2C |
Jagan Teki | 932f5e0 | 2018-01-11 13:21:15 +0530 | [diff] [blame] | 262 | select SUN6I_PRCM |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 263 | select SUNXI_GEN_SUN6I |
Hans de Goede | a5403b9 | 2014-10-25 20:18:10 +0200 | [diff] [blame] | 264 | select SUPPORT_SPL |
Samuel Holland | 60d4928 | 2021-10-08 00:17:20 -0500 | [diff] [blame] | 265 | select SYS_I2C_SUN6I_P2WI |
Chen-Yu Tsai | f31017c | 2015-05-28 21:25:32 +0800 | [diff] [blame] | 266 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 267 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 268 | config MACH_SUN7I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 269 | bool "sun7i (Allwinner A20)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 270 | select CPU_V7A |
Hans de Goede | 8543735 | 2014-11-14 09:34:30 +0100 | [diff] [blame] | 271 | select CPU_V7_HAS_NONSEC |
| 272 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 273 | select ARCH_SUPPORT_PSCI |
Andre Przywara | 5fc2556 | 2022-01-23 00:27:19 +0000 | [diff] [blame] | 274 | select SPL_ARMV7_SET_CORTEX_SMPEN |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame] | 275 | select DRAM_SUN4I |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 276 | select SUNXI_GEN_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 277 | select SUPPORT_SPL |
Hans de Goede | a563638 | 2014-10-24 20:12:04 +0200 | [diff] [blame] | 278 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 279 | imply SPL_SYS_I2C_LEGACY |
| 280 | imply SYS_I2C_LEGACY |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 281 | |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 282 | config MACH_SUN8I_A23 |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 283 | bool "sun8i (Allwinner A23)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 284 | select CPU_V7A |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 285 | select CPU_V7_HAS_NONSEC |
| 286 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 287 | select ARCH_SUPPORT_PSCI |
Jagan Teki | 318e4e5 | 2018-01-10 16:15:14 +0530 | [diff] [blame] | 288 | select DRAM_SUN8I_A23 |
Samuel Holland | b348efb | 2021-10-08 00:17:21 -0500 | [diff] [blame] | 289 | select SPL_I2C |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 290 | select SUNXI_GEN_SUN6I |
Hans de Goede | 966d239 | 2014-12-07 14:34:27 +0100 | [diff] [blame] | 291 | select SUPPORT_SPL |
Samuel Holland | b348efb | 2021-10-08 00:17:21 -0500 | [diff] [blame] | 292 | select SYS_I2C_SUN8I_RSB |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 293 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 294 | |
Vishnu Patekar | 3702f14 | 2015-03-01 23:47:48 +0530 | [diff] [blame] | 295 | config MACH_SUN8I_A33 |
| 296 | bool "sun8i (Allwinner A33)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 297 | select CPU_V7A |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 298 | select CPU_V7_HAS_NONSEC |
| 299 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 300 | select ARCH_SUPPORT_PSCI |
Jagan Teki | e624d4c | 2018-01-10 16:17:39 +0530 | [diff] [blame] | 301 | select DRAM_SUN8I_A33 |
Samuel Holland | b348efb | 2021-10-08 00:17:21 -0500 | [diff] [blame] | 302 | select SPL_I2C |
Vishnu Patekar | 3702f14 | 2015-03-01 23:47:48 +0530 | [diff] [blame] | 303 | select SUNXI_GEN_SUN6I |
| 304 | select SUPPORT_SPL |
Samuel Holland | b348efb | 2021-10-08 00:17:21 -0500 | [diff] [blame] | 305 | select SYS_I2C_SUN8I_RSB |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 306 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Vishnu Patekar | 3702f14 | 2015-03-01 23:47:48 +0530 | [diff] [blame] | 307 | |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 308 | config MACH_SUN8I_A83T |
| 309 | bool "sun8i (Allwinner A83T)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 310 | select CPU_V7A |
Jagan Teki | 270a6f6 | 2018-01-10 16:20:26 +0530 | [diff] [blame] | 311 | select DRAM_SUN8I_A83T |
Samuel Holland | b348efb | 2021-10-08 00:17:21 -0500 | [diff] [blame] | 312 | select SPL_I2C |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 313 | select SUNXI_GEN_SUN6I |
Maxime Ripard | 4799a1a | 2017-08-23 12:03:42 +0200 | [diff] [blame] | 314 | select MMC_SUNXI_HAS_NEW_MODE |
Vasily Khoruzhick | b198e2c | 2018-11-09 20:41:44 -0800 | [diff] [blame] | 315 | select MMC_SUNXI_HAS_MODE_SWITCH |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 316 | select SUPPORT_SPL |
Samuel Holland | b348efb | 2021-10-08 00:17:21 -0500 | [diff] [blame] | 317 | select SYS_I2C_SUN8I_RSB |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 318 | |
Jens Kuske | f977072 | 2015-11-17 15:12:58 +0100 | [diff] [blame] | 319 | config MACH_SUN8I_H3 |
| 320 | bool "sun8i (Allwinner H3)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 321 | select CPU_V7A |
Chen-Yu Tsai | aa9ab0e | 2016-01-06 15:13:09 +0800 | [diff] [blame] | 322 | select CPU_V7_HAS_NONSEC |
| 323 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 324 | select ARCH_SUPPORT_PSCI |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 325 | select MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | aa9ab0e | 2016-01-06 15:13:09 +0800 | [diff] [blame] | 326 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Jens Kuske | f977072 | 2015-11-17 15:12:58 +0100 | [diff] [blame] | 327 | |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 328 | config MACH_SUN8I_R40 |
| 329 | bool "sun8i (Allwinner R40)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 330 | select CPU_V7A |
Chen-Yu Tsai | b1a1fda | 2017-03-01 11:03:15 +0800 | [diff] [blame] | 331 | select CPU_V7_HAS_NONSEC |
| 332 | select CPU_V7_HAS_VIRT |
| 333 | select ARCH_SUPPORT_PSCI |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 334 | select SUNXI_GEN_SUN6I |
Andre Przywara | b8816f0 | 2021-05-05 10:04:41 +0100 | [diff] [blame] | 335 | select MMC_SUNXI_HAS_NEW_MODE |
Chen-Yu Tsai | 2d5826c | 2016-12-02 16:09:49 +0800 | [diff] [blame] | 336 | select SUPPORT_SPL |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 337 | select SUNXI_DRAM_DW |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 338 | select SUNXI_DRAM_DW_32BIT |
Tom Rini | 52b2e26 | 2021-08-18 23:12:24 -0400 | [diff] [blame] | 339 | imply SPL_SYS_I2C_LEGACY |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 340 | |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 341 | config MACH_SUN8I_V3S |
Icenowy Zheng | 7df9910 | 2020-10-26 22:15:59 +0800 | [diff] [blame] | 342 | bool "sun8i (Allwinner V3/V3s/S3/S3L)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 343 | select CPU_V7A |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 344 | select CPU_V7_HAS_NONSEC |
| 345 | select CPU_V7_HAS_VIRT |
| 346 | select ARCH_SUPPORT_PSCI |
| 347 | select SUNXI_GEN_SUN6I |
Icenowy Zheng | b54209f | 2017-06-03 17:10:22 +0800 | [diff] [blame] | 348 | select SUNXI_DRAM_DW |
| 349 | select SUNXI_DRAM_DW_16BIT |
| 350 | select SUPPORT_SPL |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 351 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
| 352 | |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 353 | config MACH_SUN9I |
| 354 | bool "sun9i (Allwinner A80)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 355 | select CPU_V7A |
Andre Przywara | 5fc2556 | 2022-01-23 00:27:19 +0000 | [diff] [blame] | 356 | select SPL_ARMV7_SET_CORTEX_SMPEN |
Jagan Teki | 6aa7f71 | 2018-03-17 00:18:01 +0530 | [diff] [blame] | 357 | select DRAM_SUN9I |
Samuel Holland | b348efb | 2021-10-08 00:17:21 -0500 | [diff] [blame] | 358 | select SPL_I2C |
Jagan Teki | 11f33e1 | 2018-01-11 13:23:02 +0530 | [diff] [blame] | 359 | select SUN6I_PRCM |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 360 | select SUNXI_GEN_SUN6I |
Philipp Tomsich | 470626e | 2016-10-28 18:21:32 +0800 | [diff] [blame] | 361 | select SUPPORT_SPL |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 362 | |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 363 | config MACH_SUN50I |
| 364 | bool "sun50i (Allwinner A64)" |
| 365 | select ARM64 |
Vasily Khoruzhick | 6f4c344 | 2018-11-05 20:24:30 -0800 | [diff] [blame] | 366 | select SUN6I_PRCM |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 367 | select SUNXI_DE2 |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 368 | select SUNXI_GEN_SUN6I |
Vasily Khoruzhick | a4e8dd9 | 2018-11-09 20:41:46 -0800 | [diff] [blame] | 369 | select MMC_SUNXI_HAS_NEW_MODE |
Andre Przywara | a563adc | 2017-01-02 11:48:45 +0000 | [diff] [blame] | 370 | select SUPPORT_SPL |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 371 | select SUNXI_DRAM_DW |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 372 | select SUNXI_DRAM_DW_32BIT |
Andre Przywara | d836216 | 2017-04-26 01:32:48 +0100 | [diff] [blame] | 373 | select FIT |
| 374 | select SPL_LOAD_FIT |
Andre Przywara | d1de0bb | 2018-06-27 01:42:53 +0100 | [diff] [blame] | 375 | select SUNXI_A64_TIMER_ERRATUM |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 376 | |
Andre Przywara | 5611a2d | 2017-02-16 01:20:28 +0000 | [diff] [blame] | 377 | config MACH_SUN50I_H5 |
| 378 | bool "sun50i (Allwinner H5)" |
| 379 | select ARM64 |
| 380 | select MACH_SUNXI_H3_H5 |
Andre Przywara | b8816f0 | 2021-05-05 10:04:41 +0100 | [diff] [blame] | 381 | select MMC_SUNXI_HAS_NEW_MODE |
Andre Przywara | d836216 | 2017-04-26 01:32:48 +0100 | [diff] [blame] | 382 | select FIT |
| 383 | select SPL_LOAD_FIT |
Andre Przywara | 5611a2d | 2017-02-16 01:20:28 +0000 | [diff] [blame] | 384 | |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 385 | config MACH_SUN50I_H6 |
| 386 | bool "sun50i (Allwinner H6)" |
| 387 | select ARM64 |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 388 | select DRAM_SUN50I_H6 |
Jernej Skrabec | da8ae61 | 2021-01-11 21:11:34 +0100 | [diff] [blame] | 389 | select SUN50I_GEN_H6 |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 390 | |
Jernej Skrabec | e638e05 | 2021-01-11 21:11:46 +0100 | [diff] [blame] | 391 | config MACH_SUN50I_H616 |
| 392 | bool "sun50i (Allwinner H616)" |
| 393 | select ARM64 |
| 394 | select DRAM_SUN50I_H616 |
| 395 | select SUN50I_GEN_H6 |
| 396 | |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 397 | endchoice |
Maxime Ripard | 2c51941 | 2014-10-03 20:16:29 +0800 | [diff] [blame] | 398 | |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 399 | # The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33" |
| 400 | config MACH_SUN8I |
| 401 | bool |
Andre Przywara | 5fc2556 | 2022-01-23 00:27:19 +0000 | [diff] [blame] | 402 | select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64 |
Jagan Teki | 11f33e1 | 2018-01-11 13:23:02 +0530 | [diff] [blame] | 403 | select SUN6I_PRCM |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 404 | default y if MACH_SUN8I_A23 |
| 405 | default y if MACH_SUN8I_A33 |
| 406 | default y if MACH_SUN8I_A83T |
| 407 | default y if MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 408 | default y if MACH_SUN8I_R40 |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 409 | default y if MACH_SUN8I_V3S |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 410 | |
Andre Przywara | 06893b6 | 2017-01-02 11:48:35 +0000 | [diff] [blame] | 411 | config RESERVE_ALLWINNER_BOOT0_HEADER |
| 412 | bool "reserve space for Allwinner boot0 header" |
| 413 | select ENABLE_ARM_SOC_BOOT0_HOOK |
| 414 | ---help--- |
| 415 | Prepend a 1536 byte (empty) header to the U-Boot image file, to be |
| 416 | filled with magic values post build. The Allwinner provided boot0 |
| 417 | blob relies on this information to load and execute U-Boot. |
| 418 | Only needed on 64-bit Allwinner boards so far when using boot0. |
| 419 | |
Andre Przywara | 46c3d99 | 2017-01-02 11:48:36 +0000 | [diff] [blame] | 420 | config ARM_BOOT_HOOK_RMR |
| 421 | bool |
| 422 | depends on ARM64 |
| 423 | default y |
| 424 | select ENABLE_ARM_SOC_BOOT0_HOOK |
| 425 | ---help--- |
| 426 | Insert some ARM32 code at the very beginning of the U-Boot binary |
| 427 | which uses an RMR register write to bring the core into AArch64 mode. |
| 428 | The very first instruction acts as a switch, since it's carefully |
| 429 | chosen to be a NOP in one mode and a branch in the other, so the |
| 430 | code would only be executed if not already in AArch64. |
| 431 | This allows both the SPL and the U-Boot proper to be entered in |
| 432 | either mode and switch to AArch64 if needed. |
| 433 | |
Mikhail Kalashnikov | 001d2f5 | 2023-06-07 01:07:44 +0100 | [diff] [blame] | 434 | if SUNXI_DRAM_DW || DRAM_SUN50I_H6 || DRAM_SUN50I_H616 |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 435 | config SUNXI_DRAM_DDR3 |
| 436 | bool |
| 437 | |
Icenowy Zheng | e270a58 | 2017-06-03 17:10:20 +0800 | [diff] [blame] | 438 | config SUNXI_DRAM_DDR2 |
| 439 | bool |
| 440 | |
Icenowy Zheng | 3c1b9f1 | 2017-06-03 17:10:23 +0800 | [diff] [blame] | 441 | config SUNXI_DRAM_LPDDR3 |
| 442 | bool |
| 443 | |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 444 | choice |
| 445 | prompt "DRAM Type and Timing" |
Icenowy Zheng | fe05217 | 2017-06-03 17:10:21 +0800 | [diff] [blame] | 446 | default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S |
| 447 | default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 448 | |
| 449 | config SUNXI_DRAM_DDR3_1333 |
| 450 | bool "DDR3 1333" |
| 451 | select SUNXI_DRAM_DDR3 |
| 452 | ---help--- |
| 453 | This option is the original only supported memory type, which suits |
| 454 | many H3/H5/A64 boards available now. |
| 455 | |
Icenowy Zheng | eb4766e | 2017-06-03 17:10:24 +0800 | [diff] [blame] | 456 | config SUNXI_DRAM_LPDDR3_STOCK |
| 457 | bool "LPDDR3 with Allwinner stock configuration" |
| 458 | select SUNXI_DRAM_LPDDR3 |
| 459 | ---help--- |
| 460 | This option is the LPDDR3 timing used by the stock boot0 by |
| 461 | Allwinner. |
| 462 | |
Andre Przywara | 1c7a751 | 2019-07-15 02:27:06 +0100 | [diff] [blame] | 463 | config SUNXI_DRAM_H6_LPDDR3 |
| 464 | bool "LPDDR3 DRAM chips on the H6 DRAM controller" |
| 465 | select SUNXI_DRAM_LPDDR3 |
| 466 | depends on DRAM_SUN50I_H6 |
| 467 | ---help--- |
| 468 | This option is the LPDDR3 timing used by the stock boot0 by |
| 469 | Allwinner. |
| 470 | |
Andre Przywara | 75d38d0 | 2019-07-15 02:27:08 +0100 | [diff] [blame] | 471 | config SUNXI_DRAM_H6_DDR3_1333 |
| 472 | bool "DDR3-1333 boot0 timings on the H6 DRAM controller" |
| 473 | select SUNXI_DRAM_DDR3 |
| 474 | depends on DRAM_SUN50I_H6 |
| 475 | ---help--- |
| 476 | This option is the DDR3 timing used by the boot0 on H6 TV boxes |
| 477 | which use a DDR3-1333 timing. |
| 478 | |
Mikhail Kalashnikov | cfce8e4 | 2023-06-07 01:07:45 +0100 | [diff] [blame] | 479 | config SUNXI_DRAM_H616_LPDDR3 |
| 480 | bool "LPDDR3 DRAM chips on the H616 DRAM controller" |
| 481 | select SUNXI_DRAM_LPDDR3 |
| 482 | depends on DRAM_SUN50I_H616 |
| 483 | help |
| 484 | This option is the LPDDR3 timing used by the stock boot0 by |
| 485 | Allwinner. |
| 486 | |
Mikhail Kalashnikov | 001d2f5 | 2023-06-07 01:07:44 +0100 | [diff] [blame] | 487 | config SUNXI_DRAM_H616_DDR3_1333 |
| 488 | bool "DDR3-1333 boot0 timings on the H616 DRAM controller" |
| 489 | select SUNXI_DRAM_DDR3 |
| 490 | depends on DRAM_SUN50I_H616 |
| 491 | help |
| 492 | This option is the DDR3 timing used by the boot0 on H616 TV boxes |
| 493 | which use a DDR3-1333 timing. |
| 494 | |
Icenowy Zheng | e270a58 | 2017-06-03 17:10:20 +0800 | [diff] [blame] | 495 | config SUNXI_DRAM_DDR2_V3S |
| 496 | bool "DDR2 found in V3s chip" |
| 497 | select SUNXI_DRAM_DDR2 |
Icenowy Zheng | fe05217 | 2017-06-03 17:10:21 +0800 | [diff] [blame] | 498 | depends on MACH_SUN8I_V3S |
Icenowy Zheng | e270a58 | 2017-06-03 17:10:20 +0800 | [diff] [blame] | 499 | ---help--- |
| 500 | This option is only for the DDR2 memory chip which is co-packaged in |
| 501 | Allwinner V3s SoC. |
| 502 | |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 503 | endchoice |
| 504 | endif |
| 505 | |
Vishnu Patekar | c49936f | 2016-01-12 01:20:58 +0800 | [diff] [blame] | 506 | config DRAM_TYPE |
| 507 | int "sunxi dram type" |
| 508 | depends on MACH_SUN8I_A83T |
| 509 | default 3 |
| 510 | ---help--- |
| 511 | Set the dram type, 3: DDR3, 7: LPDDR3 |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 512 | |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 513 | config DRAM_CLK |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 514 | int "sunxi dram clock speed" |
Philipp Tomsich | d36af1c | 2016-10-28 18:21:28 +0800 | [diff] [blame] | 515 | default 792 if MACH_SUN9I |
Chen-Yu Tsai | f361d56 | 2016-11-30 16:58:35 +0800 | [diff] [blame] | 516 | default 648 if MACH_SUN8I_R40 |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 517 | default 312 if MACH_SUN6I || MACH_SUN8I |
Icenowy Zheng | b54209f | 2017-06-03 17:10:22 +0800 | [diff] [blame] | 518 | default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \ |
| 519 | MACH_SUN8I_V3S |
Andre Przywara | afd6870 | 2017-01-02 11:48:37 +0000 | [diff] [blame] | 520 | default 672 if MACH_SUN50I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 521 | default 744 if MACH_SUN50I_H6 |
Jernej Skrabec | e4aa24b | 2021-01-11 21:11:43 +0100 | [diff] [blame] | 522 | default 720 if MACH_SUN50I_H616 |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 523 | ---help--- |
Philipp Tomsich | d36af1c | 2016-10-28 18:21:28 +0800 | [diff] [blame] | 524 | Set the dram clock speed, valid range 240 - 480 (prior to sun9i), |
| 525 | must be a multiple of 24. For the sun9i (A80), the tested values |
| 526 | (for DDR3-1600) are 312 to 792. |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 527 | |
Siarhei Siamashka | 47359bb | 2015-02-01 00:27:06 +0200 | [diff] [blame] | 528 | if MACH_SUN5I || MACH_SUN7I |
| 529 | config DRAM_MBUS_CLK |
| 530 | int "sunxi mbus clock speed" |
| 531 | default 300 |
| 532 | ---help--- |
| 533 | Set the mbus clock speed. The maximum on sun5i hardware is 300MHz. |
| 534 | |
| 535 | endif |
| 536 | |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 537 | config DRAM_ZQ |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 538 | int "sunxi dram zq value" |
Jernej Skrabec | e4aa24b | 2021-01-11 21:11:43 +0100 | [diff] [blame] | 539 | depends on !MACH_SUN50I_H616 |
Paul Kocialkowski | 70373ca | 2019-03-14 11:36:14 +0100 | [diff] [blame] | 540 | default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \ |
Paul Kocialkowski | 4d492a3 | 2019-03-14 11:36:15 +0100 | [diff] [blame] | 541 | MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 542 | default 127 if MACH_SUN7I |
Icenowy Zheng | b54209f | 2017-06-03 17:10:22 +0800 | [diff] [blame] | 543 | default 14779 if MACH_SUN8I_V3S |
Paul Kocialkowski | 4d492a3 | 2019-03-14 11:36:15 +0100 | [diff] [blame] | 544 | default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6 |
Chen-Yu Tsai | 47bb306 | 2016-10-28 18:21:36 +0800 | [diff] [blame] | 545 | default 4145117 if MACH_SUN9I |
Andre Przywara | afd6870 | 2017-01-02 11:48:37 +0000 | [diff] [blame] | 546 | default 3881915 if MACH_SUN50I |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 547 | ---help--- |
Hans de Goede | 06ddc45 | 2015-01-25 11:29:27 +0100 | [diff] [blame] | 548 | Set the dram zq value. |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 549 | |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 550 | config DRAM_ODT_EN |
| 551 | bool "sunxi dram odt enable" |
Jernej Skrabec | 64712da | 2023-04-10 10:21:14 +0200 | [diff] [blame] | 552 | depends on !MACH_SUN50I_H616 |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 553 | default y if MACH_SUN8I_A23 |
Paul Kocialkowski | d6c5cfc | 2019-03-14 11:36:16 +0100 | [diff] [blame] | 554 | default y if MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | f361d56 | 2016-11-30 16:58:35 +0800 | [diff] [blame] | 555 | default y if MACH_SUN8I_R40 |
Andre Przywara | a563adc | 2017-01-02 11:48:45 +0000 | [diff] [blame] | 556 | default y if MACH_SUN50I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 557 | default y if MACH_SUN50I_H6 |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 558 | ---help--- |
| 559 | Select this to enable dram odt (on die termination). |
| 560 | |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 561 | if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I |
| 562 | config DRAM_EMR1 |
| 563 | int "sunxi dram emr1 value" |
| 564 | default 0 if MACH_SUN4I |
| 565 | default 4 if MACH_SUN5I || MACH_SUN7I |
| 566 | ---help--- |
Hans de Goede | 06ddc45 | 2015-01-25 11:29:27 +0100 | [diff] [blame] | 567 | Set the dram controller emr1 value. |
Siarhei Siamashka | 9900db1 | 2015-02-01 00:27:05 +0200 | [diff] [blame] | 568 | |
Siarhei Siamashka | 47359bb | 2015-02-01 00:27:06 +0200 | [diff] [blame] | 569 | config DRAM_TPR3 |
| 570 | hex "sunxi dram tpr3 value" |
Tom Rini | f18679c | 2023-08-02 11:09:43 -0400 | [diff] [blame] | 571 | default 0x0 |
Siarhei Siamashka | 47359bb | 2015-02-01 00:27:06 +0200 | [diff] [blame] | 572 | ---help--- |
| 573 | Set the dram controller tpr3 parameter. This parameter configures |
| 574 | the delay on the command lane and also phase shifts, which are |
| 575 | applied for sampling incoming read data. The default value 0 |
| 576 | means that no phase/delay adjustments are necessary. Properly |
| 577 | configuring this parameter increases reliability at high DRAM |
| 578 | clock speeds. |
| 579 | |
| 580 | config DRAM_DQS_GATING_DELAY |
| 581 | hex "sunxi dram dqs_gating_delay value" |
Tom Rini | f18679c | 2023-08-02 11:09:43 -0400 | [diff] [blame] | 582 | default 0x0 |
Siarhei Siamashka | 47359bb | 2015-02-01 00:27:06 +0200 | [diff] [blame] | 583 | ---help--- |
| 584 | Set the dram controller dqs_gating_delay parmeter. Each byte |
| 585 | encodes the DQS gating delay for each byte lane. The delay |
| 586 | granularity is 1/4 cycle. For example, the value 0x05060606 |
| 587 | means that the delay is 5 quarter-cycles for one lane (1.25 |
| 588 | cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes. |
| 589 | The default value 0 means autodetection. The results of hardware |
| 590 | autodetection are not very reliable and depend on the chip |
| 591 | temperature (sometimes producing different results on cold start |
| 592 | and warm reboot). But the accuracy of hardware autodetection |
| 593 | is usually good enough, unless running at really high DRAM |
| 594 | clocks speeds (up to 600MHz). If unsure, keep as 0. |
| 595 | |
Siarhei Siamashka | 9900db1 | 2015-02-01 00:27:05 +0200 | [diff] [blame] | 596 | choice |
| 597 | prompt "sunxi dram timings" |
| 598 | default DRAM_TIMINGS_VENDOR_MAGIC |
| 599 | ---help--- |
| 600 | Select the timings of the DDR3 chips. |
| 601 | |
| 602 | config DRAM_TIMINGS_VENDOR_MAGIC |
| 603 | bool "Magic vendor timings from Android" |
| 604 | ---help--- |
| 605 | The same DRAM timings as in the Allwinner boot0 bootloader. |
| 606 | |
| 607 | config DRAM_TIMINGS_DDR3_1066F_1333H |
| 608 | bool "JEDEC DDR3-1333H with down binning to DDR3-1066F" |
| 609 | ---help--- |
| 610 | Use the timings of the standard JEDEC DDR3-1066F speed bin for |
| 611 | DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin |
| 612 | for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips |
| 613 | used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333 |
| 614 | or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm |
| 615 | that down binning to DDR3-1066F is supported (because DDR3-1066F |
| 616 | uses a bit faster timings than DDR3-1333H). |
| 617 | |
| 618 | config DRAM_TIMINGS_DDR3_800E_1066G_1333J |
| 619 | bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J" |
| 620 | ---help--- |
| 621 | Use the timings of the slowest possible JEDEC speed bin for the |
| 622 | selected DRAM_CLK. Depending on the DRAM_CLK value, it may be |
| 623 | DDR3-800E, DDR3-1066G or DDR3-1333J. |
| 624 | |
| 625 | endchoice |
| 626 | |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 627 | endif |
| 628 | |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 629 | if MACH_SUN8I_A23 |
| 630 | config DRAM_ODT_CORRECTION |
| 631 | int "sunxi dram odt correction value" |
| 632 | default 0 |
| 633 | ---help--- |
| 634 | Set the dram odt correction value (range -255 - 255). In allwinner |
| 635 | fex files, this option is found in bits 8-15 of the u32 odt_en variable |
| 636 | in the [dram] section. When bit 31 of the odt_en variable is set |
| 637 | then the correction is negative. Usually the value for this is 0. |
| 638 | endif |
| 639 | |
Iain Paton | 630df14 | 2015-03-28 10:26:38 +0000 | [diff] [blame] | 640 | config SYS_CLK_FREQ |
Icenowy Zheng | 8f2d1c0 | 2022-01-29 10:23:07 -0500 | [diff] [blame] | 641 | default 408000000 if MACH_SUNIV |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 642 | default 1008000000 if MACH_SUN4I |
| 643 | default 1008000000 if MACH_SUN5I |
| 644 | default 1008000000 if MACH_SUN6I |
Iain Paton | 630df14 | 2015-03-28 10:26:38 +0000 | [diff] [blame] | 645 | default 912000000 if MACH_SUN7I |
Icenowy Zheng | 2e915b4 | 2017-10-31 07:36:28 +0800 | [diff] [blame] | 646 | default 816000000 if MACH_SUN50I || MACH_SUN50I_H5 |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 647 | default 1008000000 if MACH_SUN8I |
| 648 | default 1008000000 if MACH_SUN9I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 649 | default 888000000 if MACH_SUN50I_H6 |
Jernej Skrabec | e638e05 | 2021-01-11 21:11:46 +0100 | [diff] [blame] | 650 | default 1008000000 if MACH_SUN50I_H616 |
Iain Paton | 630df14 | 2015-03-28 10:26:38 +0000 | [diff] [blame] | 651 | |
Maxime Ripard | 2c51941 | 2014-10-03 20:16:29 +0800 | [diff] [blame] | 652 | config SYS_CONFIG_NAME |
Icenowy Zheng | 8f2d1c0 | 2022-01-29 10:23:07 -0500 | [diff] [blame] | 653 | default "suniv" if MACH_SUNIV |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 654 | default "sun4i" if MACH_SUN4I |
| 655 | default "sun5i" if MACH_SUN5I |
| 656 | default "sun6i" if MACH_SUN6I |
| 657 | default "sun7i" if MACH_SUN7I |
| 658 | default "sun8i" if MACH_SUN8I |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 659 | default "sun9i" if MACH_SUN9I |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 660 | default "sun50i" if MACH_SUN50I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 661 | default "sun50i" if MACH_SUN50I_H6 |
Jernej Skrabec | e638e05 | 2021-01-11 21:11:46 +0100 | [diff] [blame] | 662 | default "sun50i" if MACH_SUN50I_H616 |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 663 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 664 | config SYS_BOARD |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 665 | default "sunxi" |
| 666 | |
| 667 | config SYS_SOC |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 668 | default "sunxi" |
| 669 | |
Andre Przywara | a2860fb | 2022-07-03 00:47:20 +0100 | [diff] [blame] | 670 | config SUNXI_MINIMUM_DRAM_MB |
| 671 | int "minimum DRAM size" |
| 672 | default 32 if MACH_SUNIV |
| 673 | default 64 if MACH_SUN8I_V3S |
| 674 | default 256 |
| 675 | ---help--- |
| 676 | Minimum DRAM size expected on the board. Traditionally we assumed |
| 677 | 256 MB, so that U-Boot would load at 160MB. With co-packaged DRAM |
| 678 | we have smaller sizes, though, so that U-Boot's own load address and |
| 679 | the default payload addresses must be shifted down. |
| 680 | This is expected to be fixed by the SoC selection. |
| 681 | |
Siarhei Siamashka | 121161f | 2014-12-25 02:34:47 +0200 | [diff] [blame] | 682 | config UART0_PORT_F |
| 683 | bool "UART0 on MicroSD breakout board" |
Siarhei Siamashka | 121161f | 2014-12-25 02:34:47 +0200 | [diff] [blame] | 684 | ---help--- |
| 685 | Repurpose the SD card slot for getting access to the UART0 serial |
| 686 | console. Primarily useful only for low level u-boot debugging on |
| 687 | tablets, where normal UART0 is difficult to access and requires |
| 688 | device disassembly and/or soldering. As the SD card can't be used |
| 689 | at the same time, the system can be only booted in the FEL mode. |
| 690 | Only enable this if you really know what you are doing. |
| 691 | |
Hans de Goede | 05e5bcb | 2014-10-22 14:56:36 +0200 | [diff] [blame] | 692 | config OLD_SUNXI_KERNEL_COMPAT |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 693 | bool "Enable workarounds for booting old kernels" |
Hans de Goede | 05e5bcb | 2014-10-22 14:56:36 +0200 | [diff] [blame] | 694 | ---help--- |
| 695 | Set this to enable various workarounds for old kernels, this results in |
| 696 | sub-optimal settings for newer kernels, only enable if needed. |
| 697 | |
Mylène Josserand | 147c606 | 2017-04-02 12:59:10 +0200 | [diff] [blame] | 698 | config MACPWR |
| 699 | string "MAC power pin" |
| 700 | default "" |
| 701 | help |
| 702 | Set the pin used to power the MAC. This takes a string in the format |
| 703 | understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 704 | |
Samuel Holland | 5195105 | 2021-09-12 10:28:35 -0500 | [diff] [blame] | 705 | config MMC1_PINS_PH |
| 706 | bool "Pins for mmc1 are on Port H" |
| 707 | depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40 |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 708 | ---help--- |
Samuel Holland | 5195105 | 2021-09-12 10:28:35 -0500 | [diff] [blame] | 709 | Select this option for boards where mmc1 uses the Port H pinmux. |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 710 | |
Hans de Goede | af593e4 | 2014-10-02 20:43:50 +0200 | [diff] [blame] | 711 | config MMC_SUNXI_SLOT_EXTRA |
| 712 | int "mmc extra slot number" |
| 713 | default -1 |
| 714 | ---help--- |
| 715 | sunxi builds always enable mmc0, some boards also have a second sdcard |
| 716 | slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable |
| 717 | support for this. |
| 718 | |
Hans de Goede | e7b852a | 2015-01-07 15:26:06 +0100 | [diff] [blame] | 719 | config USB0_VBUS_PIN |
| 720 | string "Vbus enable pin for usb0 (otg)" |
| 721 | default "" |
| 722 | ---help--- |
| 723 | Set the Vbus enable pin for usb0 (otg). This takes a string in the |
| 724 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 725 | |
Hans de Goede | eaa0d70 | 2015-02-16 22:13:43 +0100 | [diff] [blame] | 726 | config USB0_VBUS_DET |
| 727 | string "Vbus detect pin for usb0 (otg)" |
Hans de Goede | eaa0d70 | 2015-02-16 22:13:43 +0100 | [diff] [blame] | 728 | default "" |
| 729 | ---help--- |
| 730 | Set the Vbus detect pin for usb0 (otg). This takes a string in the |
| 731 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 732 | |
Hans de Goede | aadd97f | 2015-06-14 17:29:53 +0200 | [diff] [blame] | 733 | config USB0_ID_DET |
| 734 | string "ID detect pin for usb0 (otg)" |
| 735 | default "" |
| 736 | ---help--- |
| 737 | Set the ID detect pin for usb0 (otg). This takes a string in the |
| 738 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 739 | |
Hans de Goede | af4273b | 2014-11-07 16:09:00 +0100 | [diff] [blame] | 740 | config USB1_VBUS_PIN |
| 741 | string "Vbus enable pin for usb1 (ehci0)" |
| 742 | default "PH6" if MACH_SUN4I || MACH_SUN7I |
Hans de Goede | b5ab8ce | 2014-11-07 14:51:12 +0100 | [diff] [blame] | 743 | default "PH27" if MACH_SUN6I |
Hans de Goede | af4273b | 2014-11-07 16:09:00 +0100 | [diff] [blame] | 744 | ---help--- |
| 745 | Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes |
| 746 | a string in the format understood by sunxi_name_to_gpio, e.g. |
| 747 | PH1 for pin 1 of port H. |
| 748 | |
| 749 | config USB2_VBUS_PIN |
| 750 | string "Vbus enable pin for usb2 (ehci1)" |
| 751 | default "PH3" if MACH_SUN4I || MACH_SUN7I |
Hans de Goede | b5ab8ce | 2014-11-07 14:51:12 +0100 | [diff] [blame] | 752 | default "PH24" if MACH_SUN6I |
Hans de Goede | af4273b | 2014-11-07 16:09:00 +0100 | [diff] [blame] | 753 | ---help--- |
| 754 | See USB1_VBUS_PIN help text. |
| 755 | |
Hans de Goede | a60c3fc | 2016-03-18 08:42:01 +0100 | [diff] [blame] | 756 | config USB3_VBUS_PIN |
| 757 | string "Vbus enable pin for usb3 (ehci2)" |
| 758 | default "" |
| 759 | ---help--- |
| 760 | See USB1_VBUS_PIN help text. |
| 761 | |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 762 | config I2C0_ENABLE |
| 763 | bool "Enable I2C/TWI controller 0" |
Chen-Yu Tsai | 478a3c5 | 2016-11-30 15:30:30 +0800 | [diff] [blame] | 764 | default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40 |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 765 | default n if MACH_SUN6I || MACH_SUN8I |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 766 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 767 | ---help--- |
| 768 | This allows enabling I2C/TWI controller 0 by muxing its pins, enabling |
| 769 | its clock and setting up the bus. This is especially useful on devices |
| 770 | with slaves connected to the bus or with pins exposed through e.g. an |
| 771 | expansion port/header. |
| 772 | |
| 773 | config I2C1_ENABLE |
| 774 | bool "Enable I2C/TWI controller 1" |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 775 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 776 | ---help--- |
| 777 | See I2C0_ENABLE help text. |
| 778 | |
Jernej Skrabec | 55a30a2 | 2021-01-11 21:11:38 +0100 | [diff] [blame] | 779 | if SUNXI_GEN_SUN6I || SUN50I_GEN_H6 |
Jelle van der Waa | 8d3d7c1 | 2016-01-14 14:06:26 +0100 | [diff] [blame] | 780 | config R_I2C_ENABLE |
| 781 | bool "Enable the PRCM I2C/TWI controller" |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 782 | # This is used for the pmic on H3 |
| 783 | default y if SY8106A_POWER |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 784 | select CMD_I2C |
Jelle van der Waa | 8d3d7c1 | 2016-01-14 14:06:26 +0100 | [diff] [blame] | 785 | ---help--- |
| 786 | Set this to y to enable the I2C controller which is part of the PRCM. |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 787 | endif |
Jelle van der Waa | 8d3d7c1 | 2016-01-14 14:06:26 +0100 | [diff] [blame] | 788 | |
Hans de Goede | 3ae1d13 | 2015-04-25 17:25:14 +0200 | [diff] [blame] | 789 | config AXP_GPIO |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 790 | bool "Enable support for gpio-s on axp PMICs" |
Samuel Holland | 623b804 | 2021-10-08 00:17:19 -0500 | [diff] [blame] | 791 | depends on AXP_PMIC_BUS |
Hans de Goede | 3ae1d13 | 2015-04-25 17:25:14 +0200 | [diff] [blame] | 792 | ---help--- |
| 793 | Say Y here to enable support for the gpio pins of the axp PMIC ICs. |
| 794 | |
Chris Morgan | 2ff2a1d | 2022-01-21 13:37:32 +0000 | [diff] [blame] | 795 | config AXP_DISABLE_BOOT_ON_POWERON |
| 796 | bool "Disable device boot on power plug-in" |
| 797 | depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER |
| 798 | default n |
| 799 | ---help--- |
| 800 | Say Y here to prevent the device from booting up because of a plug-in |
| 801 | event. When set, the device will boot into the SPL briefly to |
| 802 | determine why it was powered on, and if it was determined because of |
| 803 | a plug-in event instead of a button press event it will shut back off. |
| 804 | |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 805 | config VIDEO_SUNXI |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 806 | bool "Enable graphical uboot console on HDMI, LCD or VGA" |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 807 | depends on !MACH_SUN8I_A83T |
| 808 | depends on !MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 809 | depends on !MACH_SUN8I_R40 |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 810 | depends on !MACH_SUN8I_V3S |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 811 | depends on !MACH_SUN9I |
| 812 | depends on !MACH_SUN50I |
Jernej Skrabec | da8ae61 | 2021-01-11 21:11:34 +0100 | [diff] [blame] | 813 | depends on !SUN50I_GEN_H6 |
Simon Glass | 52cb504 | 2022-10-18 07:46:31 -0600 | [diff] [blame] | 814 | select VIDEO |
Jagan Teki | 5bc34cb | 2021-02-22 00:12:34 +0000 | [diff] [blame] | 815 | select DISPLAY |
Icenowy Zheng | 60e4b8f | 2017-10-26 11:14:46 +0800 | [diff] [blame] | 816 | imply VIDEO_DT_SIMPLEFB |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 817 | default y |
| 818 | ---help--- |
Jagan Teki | 5bc34cb | 2021-02-22 00:12:34 +0000 | [diff] [blame] | 819 | Say Y here to add support for using a graphical console on the HDMI, |
| 820 | LCD or VGA output found on older sunxi devices. This will also provide |
| 821 | a simple_framebuffer device for Linux. |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 822 | |
Hans de Goede | e954459 | 2014-12-23 23:04:35 +0100 | [diff] [blame] | 823 | config VIDEO_HDMI |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 824 | bool "HDMI output support" |
Icenowy Zheng | 8f2d1c0 | 2022-01-29 10:23:07 -0500 | [diff] [blame] | 825 | depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV |
Hans de Goede | e954459 | 2014-12-23 23:04:35 +0100 | [diff] [blame] | 826 | default y |
| 827 | ---help--- |
| 828 | Say Y here to add support for outputting video over HDMI. |
| 829 | |
Hans de Goede | 260f520 | 2014-12-25 13:58:06 +0100 | [diff] [blame] | 830 | config VIDEO_VGA |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 831 | bool "VGA output support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 832 | depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I) |
Hans de Goede | 260f520 | 2014-12-25 13:58:06 +0100 | [diff] [blame] | 833 | ---help--- |
| 834 | Say Y here to add support for outputting video over VGA. |
| 835 | |
Hans de Goede | ac1633c | 2014-12-24 12:17:07 +0100 | [diff] [blame] | 836 | config VIDEO_VGA_VIA_LCD |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 837 | bool "VGA via LCD controller support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 838 | depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I) |
Hans de Goede | ac1633c | 2014-12-24 12:17:07 +0100 | [diff] [blame] | 839 | ---help--- |
| 840 | Say Y here to add support for external DACs connected to the parallel |
| 841 | LCD interface driving a VGA connector, such as found on the |
| 842 | Olimex A13 boards. |
| 843 | |
Hans de Goede | 18366f7 | 2015-01-25 15:33:07 +0100 | [diff] [blame] | 844 | config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 845 | bool "Force sync active high for VGA via LCD controller support" |
Hans de Goede | 18366f7 | 2015-01-25 15:33:07 +0100 | [diff] [blame] | 846 | depends on VIDEO_VGA_VIA_LCD |
Hans de Goede | 18366f7 | 2015-01-25 15:33:07 +0100 | [diff] [blame] | 847 | ---help--- |
| 848 | Say Y here if you've a board which uses opendrain drivers for the vga |
| 849 | hsync and vsync signals. Opendrain drivers cannot generate steep enough |
| 850 | positive edges for a stable video output, so on boards with opendrain |
| 851 | drivers the sync signals must always be active high. |
| 852 | |
Chen-Yu Tsai | 9ed1952 | 2015-01-12 18:02:11 +0800 | [diff] [blame] | 853 | config VIDEO_VGA_EXTERNAL_DAC_EN |
| 854 | string "LCD panel power enable pin" |
| 855 | depends on VIDEO_VGA_VIA_LCD |
| 856 | default "" |
| 857 | ---help--- |
| 858 | Set the enable pin for the external VGA DAC. This takes a string in the |
| 859 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 860 | |
Hans de Goede | c06e00e | 2015-08-03 19:20:26 +0200 | [diff] [blame] | 861 | config VIDEO_COMPOSITE |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 862 | bool "Composite video output support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 863 | depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I) |
Hans de Goede | c06e00e | 2015-08-03 19:20:26 +0200 | [diff] [blame] | 864 | ---help--- |
| 865 | Say Y here to add support for outputting composite video. |
| 866 | |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 867 | config VIDEO_LCD_MODE |
| 868 | string "LCD panel timing details" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 869 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 870 | default "" |
| 871 | ---help--- |
| 872 | LCD panel timing details string, leave empty if there is no LCD panel. |
| 873 | This is in drivers/video/videomodes.c: video_get_params() format, e.g. |
| 874 | x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0 |
Hans de Goede | 924c893 | 2015-08-16 11:23:42 +0200 | [diff] [blame] | 875 | Also see: http://linux-sunxi.org/LCD |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 876 | |
Hans de Goede | 481b664 | 2015-01-13 13:21:46 +0100 | [diff] [blame] | 877 | config VIDEO_LCD_DCLK_PHASE |
| 878 | int "LCD panel display clock phase" |
Simon Glass | 52cb504 | 2022-10-18 07:46:31 -0600 | [diff] [blame] | 879 | depends on VIDEO_SUNXI || VIDEO |
Hans de Goede | 481b664 | 2015-01-13 13:21:46 +0100 | [diff] [blame] | 880 | default 1 |
Michal Suchanek | 5cbc3f2 | 2022-07-03 20:49:24 +0200 | [diff] [blame] | 881 | range 0 3 |
Hans de Goede | 481b664 | 2015-01-13 13:21:46 +0100 | [diff] [blame] | 882 | ---help--- |
Michal Suchanek | 5cbc3f2 | 2022-07-03 20:49:24 +0200 | [diff] [blame] | 883 | Select LCD panel display clock phase shift |
Hans de Goede | 481b664 | 2015-01-13 13:21:46 +0100 | [diff] [blame] | 884 | |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 885 | config VIDEO_LCD_POWER |
| 886 | string "LCD panel power enable pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 887 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 888 | default "" |
| 889 | ---help--- |
| 890 | Set the power enable pin for the LCD panel. This takes a string in the |
| 891 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 892 | |
Hans de Goede | ce9e332 | 2015-02-16 17:26:41 +0100 | [diff] [blame] | 893 | config VIDEO_LCD_RESET |
| 894 | string "LCD panel reset pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 895 | depends on VIDEO_SUNXI |
Hans de Goede | ce9e332 | 2015-02-16 17:26:41 +0100 | [diff] [blame] | 896 | default "" |
| 897 | ---help--- |
| 898 | Set the reset pin for the LCD panel. This takes a string in the format |
| 899 | understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 900 | |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 901 | config VIDEO_LCD_BL_EN |
| 902 | string "LCD panel backlight enable pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 903 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 904 | default "" |
| 905 | ---help--- |
| 906 | Set the backlight enable pin for the LCD panel. This takes a string in the |
| 907 | the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of |
| 908 | port H. |
| 909 | |
| 910 | config VIDEO_LCD_BL_PWM |
| 911 | string "LCD panel backlight pwm pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 912 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 913 | default "" |
| 914 | ---help--- |
| 915 | Set the backlight pwm pin for the LCD panel. This takes a string in the |
| 916 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 917 | |
Hans de Goede | 2d5d302 | 2015-01-22 21:02:42 +0100 | [diff] [blame] | 918 | config VIDEO_LCD_BL_PWM_ACTIVE_LOW |
| 919 | bool "LCD panel backlight pwm is inverted" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 920 | depends on VIDEO_SUNXI |
Hans de Goede | 2d5d302 | 2015-01-22 21:02:42 +0100 | [diff] [blame] | 921 | default y |
| 922 | ---help--- |
| 923 | Set this if the backlight pwm output is active low. |
| 924 | |
Hans de Goede | a5b4cfe | 2015-02-16 17:23:25 +0100 | [diff] [blame] | 925 | config VIDEO_LCD_PANEL_I2C |
| 926 | bool "LCD panel needs to be configured via i2c" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 927 | depends on VIDEO_SUNXI |
Samuel Holland | 75fe0f4 | 2021-10-08 00:17:24 -0500 | [diff] [blame] | 928 | select DM_I2C_GPIO |
Hans de Goede | a5b4cfe | 2015-02-16 17:23:25 +0100 | [diff] [blame] | 929 | ---help--- |
| 930 | Say y here if the LCD panel needs to be configured via i2c. This |
| 931 | will add a bitbang i2c controller using gpios to talk to the LCD. |
| 932 | |
Samuel Holland | 75fe0f4 | 2021-10-08 00:17:24 -0500 | [diff] [blame] | 933 | config VIDEO_LCD_PANEL_I2C_NAME |
| 934 | string "LCD panel i2c interface node name" |
Hans de Goede | a5b4cfe | 2015-02-16 17:23:25 +0100 | [diff] [blame] | 935 | depends on VIDEO_LCD_PANEL_I2C |
Samuel Holland | 8d6fe61 | 2022-04-27 15:31:24 -0500 | [diff] [blame] | 936 | default "i2c" |
Hans de Goede | a5b4cfe | 2015-02-16 17:23:25 +0100 | [diff] [blame] | 937 | ---help--- |
Samuel Holland | 75fe0f4 | 2021-10-08 00:17:24 -0500 | [diff] [blame] | 938 | Set the device tree node name for the LCD i2c interface. |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 939 | |
| 940 | # Note only one of these may be selected at a time! But hidden choices are |
| 941 | # not supported by Kconfig |
| 942 | config VIDEO_LCD_IF_PARALLEL |
| 943 | bool |
| 944 | |
| 945 | config VIDEO_LCD_IF_LVDS |
| 946 | bool |
| 947 | |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 948 | config SUNXI_DE2 |
| 949 | bool |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 950 | |
Jernej Skrabec | 8d91b46 | 2017-03-27 19:22:32 +0200 | [diff] [blame] | 951 | config VIDEO_DE2 |
| 952 | bool "Display Engine 2 video driver" |
| 953 | depends on SUNXI_DE2 |
Simon Glass | 52cb504 | 2022-10-18 07:46:31 -0600 | [diff] [blame] | 954 | select VIDEO |
Jernej Skrabec | 8d91b46 | 2017-03-27 19:22:32 +0200 | [diff] [blame] | 955 | select DISPLAY |
Jernej Skrabec | c2a50b1 | 2021-03-06 20:54:19 +0100 | [diff] [blame] | 956 | select VIDEO_DW_HDMI |
Icenowy Zheng | 82576de | 2017-10-26 11:14:47 +0800 | [diff] [blame] | 957 | imply VIDEO_DT_SIMPLEFB |
Jernej Skrabec | 8d91b46 | 2017-03-27 19:22:32 +0200 | [diff] [blame] | 958 | default y |
| 959 | ---help--- |
| 960 | Say y here if you want to build DE2 video driver which is present on |
| 961 | newer SoCs. Currently only HDMI output is supported. |
| 962 | |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 963 | |
| 964 | choice |
| 965 | prompt "LCD panel support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 966 | depends on VIDEO_SUNXI |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 967 | ---help--- |
| 968 | Select which type of LCD panel to support. |
| 969 | |
| 970 | config VIDEO_LCD_PANEL_PARALLEL |
| 971 | bool "Generic parallel interface LCD panel" |
| 972 | select VIDEO_LCD_IF_PARALLEL |
| 973 | |
| 974 | config VIDEO_LCD_PANEL_LVDS |
| 975 | bool "Generic lvds interface LCD panel" |
| 976 | select VIDEO_LCD_IF_LVDS |
| 977 | |
Siarhei Siamashka | c02f052 | 2015-01-19 05:23:33 +0200 | [diff] [blame] | 978 | config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828 |
| 979 | bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip" |
| 980 | select VIDEO_LCD_SSD2828 |
| 981 | select VIDEO_LCD_IF_PARALLEL |
| 982 | ---help--- |
Hans de Goede | 91f1b82 | 2015-08-08 16:13:53 +0200 | [diff] [blame] | 983 | 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0 |
| 984 | |
| 985 | config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804 |
| 986 | bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip" |
| 987 | select VIDEO_LCD_ANX9804 |
| 988 | select VIDEO_LCD_IF_PARALLEL |
| 989 | select VIDEO_LCD_PANEL_I2C |
| 990 | ---help--- |
| 991 | Select this for eDP LCD panels with 4 lanes running at 1.62G, |
| 992 | connected via an ANX9804 bridge chip. |
Siarhei Siamashka | c02f052 | 2015-01-19 05:23:33 +0200 | [diff] [blame] | 993 | |
Hans de Goede | 743fb955 | 2015-01-20 09:23:36 +0100 | [diff] [blame] | 994 | config VIDEO_LCD_PANEL_HITACHI_TX18D42VM |
| 995 | bool "Hitachi tx18d42vm LCD panel" |
| 996 | select VIDEO_LCD_HITACHI_TX18D42VM |
| 997 | select VIDEO_LCD_IF_LVDS |
| 998 | ---help--- |
| 999 | 7.85" 1024x768 Hitachi tx18d42vm LCD panel support |
| 1000 | |
Hans de Goede | 613dade | 2015-02-16 17:49:47 +0100 | [diff] [blame] | 1001 | config VIDEO_LCD_TL059WV5C0 |
| 1002 | bool "tl059wv5c0 LCD panel" |
| 1003 | select VIDEO_LCD_PANEL_I2C |
| 1004 | select VIDEO_LCD_IF_PARALLEL |
| 1005 | ---help--- |
| 1006 | 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and |
| 1007 | Aigo M60/M608/M606 tablets. |
| 1008 | |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 1009 | endchoice |
| 1010 | |
Mylène Josserand | 628426a | 2017-04-02 12:59:09 +0200 | [diff] [blame] | 1011 | config SATAPWR |
| 1012 | string "SATA power pin" |
| 1013 | default "" |
| 1014 | help |
| 1015 | Set the pins used to power the SATA. This takes a string in the |
| 1016 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of |
| 1017 | port H. |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 1018 | |
Hans de Goede | bf880fe | 2015-01-25 12:10:48 +0100 | [diff] [blame] | 1019 | config GMAC_TX_DELAY |
| 1020 | int "GMAC Transmit Clock Delay Chain" |
| 1021 | default 0 |
| 1022 | ---help--- |
| 1023 | Set the GMAC Transmit Clock Delay Chain value. |
| 1024 | |
Hans de Goede | 66ab79d | 2015-09-13 13:02:48 +0200 | [diff] [blame] | 1025 | config SPL_STACK_R_ADDR |
Icenowy Zheng | 8f2d1c0 | 2022-01-29 10:23:07 -0500 | [diff] [blame] | 1026 | default 0x81e00000 if MACH_SUNIV |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 1027 | default 0x4fe00000 if MACH_SUN4I |
| 1028 | default 0x4fe00000 if MACH_SUN5I |
| 1029 | default 0x4fe00000 if MACH_SUN6I |
| 1030 | default 0x4fe00000 if MACH_SUN7I |
| 1031 | default 0x4fe00000 if MACH_SUN8I |
Hans de Goede | 66ab79d | 2015-09-13 13:02:48 +0200 | [diff] [blame] | 1032 | default 0x2fe00000 if MACH_SUN9I |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 1033 | default 0x4fe00000 if MACH_SUN50I |
Jernej Skrabec | da8ae61 | 2021-01-11 21:11:34 +0100 | [diff] [blame] | 1034 | default 0x4fe00000 if SUN50I_GEN_H6 |
Hans de Goede | 66ab79d | 2015-09-13 13:02:48 +0200 | [diff] [blame] | 1035 | |
Jagan Teki | 4e159f8 | 2018-02-06 22:42:56 +0530 | [diff] [blame] | 1036 | config SPL_SPI_SUNXI |
| 1037 | bool "Support for SPI Flash on Allwinner SoCs in SPL" |
Andre Przywara | b2b4ff2 | 2020-12-13 20:19:43 +0000 | [diff] [blame] | 1038 | depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || SUN50I_GEN_H6 || MACH_SUNIV |
Jagan Teki | 4e159f8 | 2018-02-06 22:42:56 +0530 | [diff] [blame] | 1039 | help |
| 1040 | Enable support for SPI Flash. This option allows SPL to read from |
| 1041 | sunxi SPI Flash. It uses the same method as the boot ROM, so does |
| 1042 | not need any extra configuration. |
| 1043 | |
Icenowy Zheng | 2a269d3 | 2018-10-25 17:23:02 +0800 | [diff] [blame] | 1044 | config PINE64_DT_SELECTION |
| 1045 | bool "Enable Pine64 device tree selection code" |
| 1046 | depends on MACH_SUN50I |
| 1047 | help |
| 1048 | The original Pine A64 and Pine A64+ are similar but different |
| 1049 | boards and can be differed by the DRAM size. Pine A64 has |
| 1050 | 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this |
| 1051 | option, the device tree selection code specific to Pine64 which |
| 1052 | utilizes the DRAM size will be enabled. |
| 1053 | |
Samuel Holland | 9c7cefc | 2020-10-24 10:21:52 -0500 | [diff] [blame] | 1054 | config PINEPHONE_DT_SELECTION |
| 1055 | bool "Enable PinePhone device tree selection code" |
| 1056 | depends on MACH_SUN50I |
| 1057 | help |
| 1058 | Enable this option to automatically select the device tree for the |
| 1059 | correct PinePhone hardware revision during boot. |
| 1060 | |
Andre Heider | bf8c810 | 2021-10-01 19:29:00 +0100 | [diff] [blame] | 1061 | config BLUETOOTH_DT_DEVICE_FIXUP |
| 1062 | string "Fixup the Bluetooth controller address" |
| 1063 | default "" |
| 1064 | help |
| 1065 | This option specifies the DT compatible name of the Bluetooth |
| 1066 | controller for which to set the "local-bd-address" property. |
| 1067 | Set this option if your device ships with the Bluetooth controller |
| 1068 | default address. |
| 1069 | The used address is "bdaddr" if set, and "ethaddr" with the LSB |
| 1070 | flipped elsewise. |
| 1071 | |
Samuel Holland | 7591a04 | 2022-03-18 00:00:45 -0500 | [diff] [blame] | 1072 | source "board/sunxi/Kconfig" |
| 1073 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1074 | endif |
Kory Maincent | fe4c155 | 2021-05-04 19:31:27 +0200 | [diff] [blame] | 1075 | |
| 1076 | config CHIP_DIP_SCAN |
| 1077 | bool "Enable DIPs detection for CHIP board" |
| 1078 | select SUPPORT_EXTENSION_SCAN |
| 1079 | select W1 |
| 1080 | select W1_GPIO |
| 1081 | select W1_EEPROM |
| 1082 | select W1_EEPROM_DS24XXX |
| 1083 | select CMD_EXTENSION |