blob: 6417aee944bc2a6c57fa18d3e8b49e7ce7a8591f [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Jagan Teki3994b1e2018-01-10 16:03:34 +05306config DRAM_SUN4I
7 bool
8 help
9 Select this dram controller driver for Sun4/5/7i platforms,
10 like A10/A13/A20.
11
Jagan Teki68d0f5f2018-03-17 00:16:36 +053012config DRAM_SUN6I
13 bool
14 help
15 Select this dram controller driver for Sun6i platforms,
16 like A31/A31s.
17
Jagan Teki318e4e52018-01-10 16:15:14 +053018config DRAM_SUN8I_A23
19 bool
20 help
21 Select this dram controller driver for Sun8i platforms,
22 for A23 SOC.
23
Jagan Tekie624d4c2018-01-10 16:17:39 +053024config DRAM_SUN8I_A33
25 bool
26 help
27 Select this dram controller driver for Sun8i platforms,
28 for A33 SOC.
29
Jagan Teki270a6f62018-01-10 16:20:26 +053030config DRAM_SUN8I_A83T
31 bool
32 help
33 Select this dram controller driver for Sun8i platforms,
34 for A83T SOC.
35
Jagan Teki6aa7f712018-03-17 00:18:01 +053036config DRAM_SUN9I
37 bool
38 help
39 Select this dram controller driver for Sun9i platforms,
40 like A80.
41
Icenowy Zheng4e287f62018-07-23 06:13:34 +080042config DRAM_SUN50I_H6
43 bool
44 help
45 Select this dram controller driver for some sun50i platforms,
46 like H6.
47
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010048config DRAM_SUN50I_H616
49 bool
50 help
51 Select this dram controller driver for some sun50i platforms,
52 like H616.
53
54if DRAM_SUN50I_H616
55config DRAM_SUN50I_H616_WRITE_LEVELING
56 bool "H616 DRAM write leveling"
57 ---help---
58 Select this when DRAM on your H616 board needs write leveling.
59
60config DRAM_SUN50I_H616_READ_CALIBRATION
61 bool "H616 DRAM read calibration"
62 ---help---
63 Select this when DRAM on your H616 board needs read calibration.
64
65config DRAM_SUN50I_H616_READ_TRAINING
66 bool "H616 DRAM read training"
67 ---help---
68 Select this when DRAM on your H616 board needs read training.
69
70config DRAM_SUN50I_H616_WRITE_TRAINING
71 bool "H616 DRAM write training"
72 ---help---
73 Select this when DRAM on your H616 board needs write training.
74
75config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
76 bool "H616 DRAM bit delay compensation"
77 ---help---
78 Select this when DRAM on your H616 board needs bit delay
79 compensation.
80
81config DRAM_SUN50I_H616_UNKNOWN_FEATURE
82 bool "H616 DRAM unknown feature"
83 ---help---
84 Select this when DRAM on your H616 board needs this unknown
85 feature.
86endif
87
Jagan Teki932f5e02018-01-11 13:21:15 +053088config SUN6I_PRCM
89 bool
90 help
91 Support for the PRCM (Power/Reset/Clock Management) unit available
92 in A31 SoC.
93
Jagan Tekifeb29272018-02-14 22:28:30 +053094config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -050095 bool
Samuel Holland388fe642021-10-08 00:17:23 -050096 select DM_PMIC if DM_I2C
97 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +053098 help
99 Select this PMIC bus access helpers for Sunxi platform PRCM or other
100 AXP family PMIC devices.
101
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800102config SUNXI_SRAM_ADDRESS
103 hex
104 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100105 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800106 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000107 ---help---
108 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
109 with the first SRAM region being located at address 0.
110 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800111 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000112
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100113config SUNXI_A64_TIMER_ERRATUM
114 bool
115
Hans de Goedef07872b2015-04-06 20:33:34 +0200116# Note only one of these may be selected at a time! But hidden choices are
117# not supported by Kconfig
118config SUNXI_GEN_SUN4I
119 bool
120 ---help---
121 Select this for sunxi SoCs which have resets and clocks set up
122 as the original A10 (mach-sun4i).
123
124config SUNXI_GEN_SUN6I
125 bool
126 ---help---
127 Select this for sunxi SoCs which have sun6i like periphery, like
128 separate ahb reset control registers, custom pmic bus, new style
129 watchdog, etc.
130
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100131config SUN50I_GEN_H6
132 bool
133 select FIT
134 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100135 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100136 select SUPPORT_SPL
137 ---help---
138 Select this for sunxi SoCs which have H6 like peripherals, clocks
139 and memory map.
140
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800141config SUNXI_DRAM_DW
142 bool
143 ---help---
144 Select this for sunxi SoCs which uses a DRAM controller like the
145 DesignWare controller used in H3, mainly SoCs after H3, which do
146 not have official open-source DRAM initialization code, but can
147 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200148
Icenowy Zhengb2607512017-06-03 17:10:16 +0800149if SUNXI_DRAM_DW
150config SUNXI_DRAM_DW_16BIT
151 bool
152 ---help---
153 Select this for sunxi SoCs with DesignWare DRAM controller and
154 have only 16-bit memory buswidth.
155
156config SUNXI_DRAM_DW_32BIT
157 bool
158 ---help---
159 Select this for sunxi SoCs with DesignWare DRAM controller with
160 32-bit memory buswidth.
161endif
162
Andre Przywara5fb97432017-02-16 01:20:27 +0000163config MACH_SUNXI_H3_H5
164 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530165 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200166 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800167 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800168 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000169 select SUNXI_GEN_SUN6I
170 select SUPPORT_SPL
171
Icenowy Zheng14170a42018-10-25 17:23:06 +0800172# TODO: try out A80's 8GiB DRAM space
173config SUNXI_DRAM_MAX_SIZE
174 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100175 default 0x100000000 if MACH_SUN50I_H616
176 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800177 default 0x80000000
178
Ian Campbelld8e69e02014-10-24 21:20:44 +0100179choice
180 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200181 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100182
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500183config MACH_SUNIV
184 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
185 select CPU_ARM926EJS
186 select SUNXI_GEN_SUN6I
187 select SUPPORT_SPL
Andre Przywaracfacdfa2022-10-05 23:19:28 +0100188 select SKIP_LOWLEVEL_INIT_ONLY
189 select SPL_SKIP_LOWLEVEL_INIT_ONLY
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500190
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100191config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100192 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530193 select CPU_V7A
Jagan Teki137fc752018-05-07 13:03:38 +0530194 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530195 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200196 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100197 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400198 imply SPL_SYS_I2C_LEGACY
199 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100200
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100201config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100202 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530203 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530204 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530205 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200206 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100207 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400208 imply SPL_SYS_I2C_LEGACY
209 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100210
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100211config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100212 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530213 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800214 select CPU_V7_HAS_NONSEC
215 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900216 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000217 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530218 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530219 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500220 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530221 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200222 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200223 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500224 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800225 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100226
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100227config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100228 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530229 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100230 select CPU_V7_HAS_NONSEC
231 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900232 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000233 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530234 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530235 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200236 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100237 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200238 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400239 imply SPL_SYS_I2C_LEGACY
240 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100241
Hans de Goedef055ed62015-04-06 20:55:39 +0200242config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100243 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530244 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800245 select CPU_V7_HAS_NONSEC
246 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900247 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530248 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530249 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500250 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200251 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100252 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500253 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800254 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100255
Vishnu Patekar3702f142015-03-01 23:47:48 +0530256config MACH_SUN8I_A33
257 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530258 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800259 select CPU_V7_HAS_NONSEC
260 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900261 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530262 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530263 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500264 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530265 select SUNXI_GEN_SUN6I
266 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500267 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800268 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530269
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800270config MACH_SUN8I_A83T
271 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530272 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530273 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530274 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500275 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800276 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200277 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800278 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800279 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500280 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800281
Jens Kuskef9770722015-11-17 15:12:58 +0100282config MACH_SUN8I_H3
283 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530284 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800285 select CPU_V7_HAS_NONSEC
286 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900287 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000288 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800289 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100290
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800291config MACH_SUN8I_R40
292 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530293 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800294 select CPU_V7_HAS_NONSEC
295 select CPU_V7_HAS_VIRT
296 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800297 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100298 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800299 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800300 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800301 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000302 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400303 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800304
Icenowy Zheng52e61882017-04-08 15:30:12 +0800305config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800306 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530307 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800308 select CPU_V7_HAS_NONSEC
309 select CPU_V7_HAS_VIRT
310 select ARCH_SUPPORT_PSCI
311 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800312 select SUNXI_DRAM_DW
313 select SUNXI_DRAM_DW_16BIT
314 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800315 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
316
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100317config MACH_SUN9I
318 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530319 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000320 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530321 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500322 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530323 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100324 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800325 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100326
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800327config MACH_SUN50I
328 bool "sun50i (Allwinner A64)"
329 select ARM64
Jagan Teki137fc752018-05-07 13:03:38 +0530330 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800331 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200332 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800333 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800334 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000335 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800336 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800337 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100338 select FIT
339 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100340 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800341
Andre Przywara5611a2d2017-02-16 01:20:28 +0000342config MACH_SUN50I_H5
343 bool "sun50i (Allwinner H5)"
344 select ARM64
345 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100346 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100347 select FIT
348 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000349
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800350config MACH_SUN50I_H6
351 bool "sun50i (Allwinner H6)"
352 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100353 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800354 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100355 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800356
Jernej Skrabece638e052021-01-11 21:11:46 +0100357config MACH_SUN50I_H616
358 bool "sun50i (Allwinner H616)"
359 select ARM64
360 select DRAM_SUN50I_H616
361 select SUN50I_GEN_H6
362
Ian Campbelld8e69e02014-10-24 21:20:44 +0100363endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800364
Hans de Goedef055ed62015-04-06 20:55:39 +0200365# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
366config MACH_SUN8I
367 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000368 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530369 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800370 default y if MACH_SUN8I_A23
371 default y if MACH_SUN8I_A33
372 default y if MACH_SUN8I_A83T
373 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800374 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800375 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200376
Andre Przywara06893b62017-01-02 11:48:35 +0000377config RESERVE_ALLWINNER_BOOT0_HEADER
378 bool "reserve space for Allwinner boot0 header"
379 select ENABLE_ARM_SOC_BOOT0_HOOK
380 ---help---
381 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
382 filled with magic values post build. The Allwinner provided boot0
383 blob relies on this information to load and execute U-Boot.
384 Only needed on 64-bit Allwinner boards so far when using boot0.
385
Andre Przywara46c3d992017-01-02 11:48:36 +0000386config ARM_BOOT_HOOK_RMR
387 bool
388 depends on ARM64
389 default y
390 select ENABLE_ARM_SOC_BOOT0_HOOK
391 ---help---
392 Insert some ARM32 code at the very beginning of the U-Boot binary
393 which uses an RMR register write to bring the core into AArch64 mode.
394 The very first instruction acts as a switch, since it's carefully
395 chosen to be a NOP in one mode and a branch in the other, so the
396 code would only be executed if not already in AArch64.
397 This allows both the SPL and the U-Boot proper to be entered in
398 either mode and switch to AArch64 if needed.
399
Andre Przywara1c7a7512019-07-15 02:27:06 +0100400if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800401config SUNXI_DRAM_DDR3
402 bool
403
Icenowy Zhenge270a582017-06-03 17:10:20 +0800404config SUNXI_DRAM_DDR2
405 bool
406
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800407config SUNXI_DRAM_LPDDR3
408 bool
409
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800410choice
411 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800412 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
413 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800414
415config SUNXI_DRAM_DDR3_1333
416 bool "DDR3 1333"
417 select SUNXI_DRAM_DDR3
418 ---help---
419 This option is the original only supported memory type, which suits
420 many H3/H5/A64 boards available now.
421
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800422config SUNXI_DRAM_LPDDR3_STOCK
423 bool "LPDDR3 with Allwinner stock configuration"
424 select SUNXI_DRAM_LPDDR3
425 ---help---
426 This option is the LPDDR3 timing used by the stock boot0 by
427 Allwinner.
428
Andre Przywara1c7a7512019-07-15 02:27:06 +0100429config SUNXI_DRAM_H6_LPDDR3
430 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
431 select SUNXI_DRAM_LPDDR3
432 depends on DRAM_SUN50I_H6
433 ---help---
434 This option is the LPDDR3 timing used by the stock boot0 by
435 Allwinner.
436
Andre Przywara75d38d02019-07-15 02:27:08 +0100437config SUNXI_DRAM_H6_DDR3_1333
438 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
439 select SUNXI_DRAM_DDR3
440 depends on DRAM_SUN50I_H6
441 ---help---
442 This option is the DDR3 timing used by the boot0 on H6 TV boxes
443 which use a DDR3-1333 timing.
444
Icenowy Zhenge270a582017-06-03 17:10:20 +0800445config SUNXI_DRAM_DDR2_V3S
446 bool "DDR2 found in V3s chip"
447 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800448 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800449 ---help---
450 This option is only for the DDR2 memory chip which is co-packaged in
451 Allwinner V3s SoC.
452
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800453endchoice
454endif
455
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800456config DRAM_TYPE
457 int "sunxi dram type"
458 depends on MACH_SUN8I_A83T
459 default 3
460 ---help---
461 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200462
Hans de Goede3aeaa282014-11-15 19:46:39 +0100463config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100464 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800465 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800466 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100467 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800468 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
469 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000470 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800471 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100472 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100473 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800474 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
475 must be a multiple of 24. For the sun9i (A80), the tested values
476 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100477
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200478if MACH_SUN5I || MACH_SUN7I
479config DRAM_MBUS_CLK
480 int "sunxi mbus clock speed"
481 default 300
482 ---help---
483 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
484
485endif
486
Hans de Goede3aeaa282014-11-15 19:46:39 +0100487config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100488 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100489 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100490 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100491 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100492 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800493 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100494 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800495 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000496 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100497 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100498 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100499
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200500config DRAM_ODT_EN
501 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200502 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100503 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800504 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000505 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800506 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100507 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200508 ---help---
509 Select this to enable dram odt (on die termination).
510
Hans de Goede59d9fc72015-01-17 14:24:55 +0100511if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
512config DRAM_EMR1
513 int "sunxi dram emr1 value"
514 default 0 if MACH_SUN4I
515 default 4 if MACH_SUN5I || MACH_SUN7I
516 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100517 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200518
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200519config DRAM_TPR3
520 hex "sunxi dram tpr3 value"
521 default 0
522 ---help---
523 Set the dram controller tpr3 parameter. This parameter configures
524 the delay on the command lane and also phase shifts, which are
525 applied for sampling incoming read data. The default value 0
526 means that no phase/delay adjustments are necessary. Properly
527 configuring this parameter increases reliability at high DRAM
528 clock speeds.
529
530config DRAM_DQS_GATING_DELAY
531 hex "sunxi dram dqs_gating_delay value"
532 default 0
533 ---help---
534 Set the dram controller dqs_gating_delay parmeter. Each byte
535 encodes the DQS gating delay for each byte lane. The delay
536 granularity is 1/4 cycle. For example, the value 0x05060606
537 means that the delay is 5 quarter-cycles for one lane (1.25
538 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
539 The default value 0 means autodetection. The results of hardware
540 autodetection are not very reliable and depend on the chip
541 temperature (sometimes producing different results on cold start
542 and warm reboot). But the accuracy of hardware autodetection
543 is usually good enough, unless running at really high DRAM
544 clocks speeds (up to 600MHz). If unsure, keep as 0.
545
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200546choice
547 prompt "sunxi dram timings"
548 default DRAM_TIMINGS_VENDOR_MAGIC
549 ---help---
550 Select the timings of the DDR3 chips.
551
552config DRAM_TIMINGS_VENDOR_MAGIC
553 bool "Magic vendor timings from Android"
554 ---help---
555 The same DRAM timings as in the Allwinner boot0 bootloader.
556
557config DRAM_TIMINGS_DDR3_1066F_1333H
558 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
559 ---help---
560 Use the timings of the standard JEDEC DDR3-1066F speed bin for
561 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
562 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
563 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
564 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
565 that down binning to DDR3-1066F is supported (because DDR3-1066F
566 uses a bit faster timings than DDR3-1333H).
567
568config DRAM_TIMINGS_DDR3_800E_1066G_1333J
569 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
570 ---help---
571 Use the timings of the slowest possible JEDEC speed bin for the
572 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
573 DDR3-800E, DDR3-1066G or DDR3-1333J.
574
575endchoice
576
Hans de Goede3aeaa282014-11-15 19:46:39 +0100577endif
578
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200579if MACH_SUN8I_A23
580config DRAM_ODT_CORRECTION
581 int "sunxi dram odt correction value"
582 default 0
583 ---help---
584 Set the dram odt correction value (range -255 - 255). In allwinner
585 fex files, this option is found in bits 8-15 of the u32 odt_en variable
586 in the [dram] section. When bit 31 of the odt_en variable is set
587 then the correction is negative. Usually the value for this is 0.
588endif
589
Iain Paton630df142015-03-28 10:26:38 +0000590config SYS_CLK_FREQ
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500591 default 408000000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800592 default 1008000000 if MACH_SUN4I
593 default 1008000000 if MACH_SUN5I
594 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000595 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800596 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800597 default 1008000000 if MACH_SUN8I
598 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800599 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100600 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000601
Maxime Ripard2c519412014-10-03 20:16:29 +0800602config SYS_CONFIG_NAME
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500603 default "suniv" if MACH_SUNIV
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100604 default "sun4i" if MACH_SUN4I
605 default "sun5i" if MACH_SUN5I
606 default "sun6i" if MACH_SUN6I
607 default "sun7i" if MACH_SUN7I
608 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100609 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200610 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800611 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100612 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900613
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900614config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900615 default "sunxi"
616
617config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900618 default "sunxi"
619
Andre Przywaraa2860fb2022-07-03 00:47:20 +0100620config SUNXI_MINIMUM_DRAM_MB
621 int "minimum DRAM size"
622 default 32 if MACH_SUNIV
623 default 64 if MACH_SUN8I_V3S
624 default 256
625 ---help---
626 Minimum DRAM size expected on the board. Traditionally we assumed
627 256 MB, so that U-Boot would load at 160MB. With co-packaged DRAM
628 we have smaller sizes, though, so that U-Boot's own load address and
629 the default payload addresses must be shifted down.
630 This is expected to be fixed by the SoC selection.
631
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200632config UART0_PORT_F
633 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200634 ---help---
635 Repurpose the SD card slot for getting access to the UART0 serial
636 console. Primarily useful only for low level u-boot debugging on
637 tablets, where normal UART0 is difficult to access and requires
638 device disassembly and/or soldering. As the SD card can't be used
639 at the same time, the system can be only booted in the FEL mode.
640 Only enable this if you really know what you are doing.
641
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200642config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900643 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200644 ---help---
645 Set this to enable various workarounds for old kernels, this results in
646 sub-optimal settings for newer kernels, only enable if needed.
647
Mylène Josserand147c6062017-04-02 12:59:10 +0200648config MACPWR
649 string "MAC power pin"
650 default ""
651 help
652 Set the pin used to power the MAC. This takes a string in the format
653 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
654
Samuel Holland51951052021-09-12 10:28:35 -0500655config MMC1_PINS_PH
656 bool "Pins for mmc1 are on Port H"
657 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100658 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500659 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100660
Hans de Goedeaf593e42014-10-02 20:43:50 +0200661config MMC_SUNXI_SLOT_EXTRA
662 int "mmc extra slot number"
663 default -1
664 ---help---
665 sunxi builds always enable mmc0, some boards also have a second sdcard
666 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
667 support for this.
668
Hans de Goedee7b852a2015-01-07 15:26:06 +0100669config USB0_VBUS_PIN
670 string "Vbus enable pin for usb0 (otg)"
671 default ""
672 ---help---
673 Set the Vbus enable pin for usb0 (otg). This takes a string in the
674 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
675
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100676config USB0_VBUS_DET
677 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100678 default ""
679 ---help---
680 Set the Vbus detect pin for usb0 (otg). This takes a string in the
681 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
682
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200683config USB0_ID_DET
684 string "ID detect pin for usb0 (otg)"
685 default ""
686 ---help---
687 Set the ID detect pin for usb0 (otg). This takes a string in the
688 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
689
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100690config USB1_VBUS_PIN
691 string "Vbus enable pin for usb1 (ehci0)"
692 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100693 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100694 ---help---
695 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
696 a string in the format understood by sunxi_name_to_gpio, e.g.
697 PH1 for pin 1 of port H.
698
699config USB2_VBUS_PIN
700 string "Vbus enable pin for usb2 (ehci1)"
701 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100702 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100703 ---help---
704 See USB1_VBUS_PIN help text.
705
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100706config USB3_VBUS_PIN
707 string "Vbus enable pin for usb3 (ehci2)"
708 default ""
709 ---help---
710 See USB1_VBUS_PIN help text.
711
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200712config I2C0_ENABLE
713 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800714 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200715 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200716 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200717 ---help---
718 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
719 its clock and setting up the bus. This is especially useful on devices
720 with slaves connected to the bus or with pins exposed through e.g. an
721 expansion port/header.
722
723config I2C1_ENABLE
724 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200725 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200726 ---help---
727 See I2C0_ENABLE help text.
728
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100729if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100730config R_I2C_ENABLE
731 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100732 # This is used for the pmic on H3
733 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200734 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100735 ---help---
736 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100737endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100738
Hans de Goede3ae1d132015-04-25 17:25:14 +0200739config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900740 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500741 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200742 ---help---
743 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
744
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000745config AXP_DISABLE_BOOT_ON_POWERON
746 bool "Disable device boot on power plug-in"
747 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
748 default n
749 ---help---
750 Say Y here to prevent the device from booting up because of a plug-in
751 event. When set, the device will boot into the SPL briefly to
752 determine why it was powered on, and if it was determined because of
753 a plug-in event instead of a button press event it will shut back off.
754
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800755config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900756 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800757 depends on !MACH_SUN8I_A83T
758 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800759 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800760 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800761 depends on !MACH_SUN9I
762 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100763 depends on !SUN50I_GEN_H6
Simon Glass52cb5042022-10-18 07:46:31 -0600764 select VIDEO
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000765 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800766 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200767 default y
768 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000769 Say Y here to add support for using a graphical console on the HDMI,
770 LCD or VGA output found on older sunxi devices. This will also provide
771 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100772
Hans de Goedee9544592014-12-23 23:04:35 +0100773config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900774 bool "HDMI output support"
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500775 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goedee9544592014-12-23 23:04:35 +0100776 default y
777 ---help---
778 Say Y here to add support for outputting video over HDMI.
779
Hans de Goede260f5202014-12-25 13:58:06 +0100780config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900781 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800782 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100783 ---help---
784 Say Y here to add support for outputting video over VGA.
785
Hans de Goedeac1633c2014-12-24 12:17:07 +0100786config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900787 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800788 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100789 ---help---
790 Say Y here to add support for external DACs connected to the parallel
791 LCD interface driving a VGA connector, such as found on the
792 Olimex A13 boards.
793
Hans de Goede18366f72015-01-25 15:33:07 +0100794config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900795 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100796 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100797 ---help---
798 Say Y here if you've a board which uses opendrain drivers for the vga
799 hsync and vsync signals. Opendrain drivers cannot generate steep enough
800 positive edges for a stable video output, so on boards with opendrain
801 drivers the sync signals must always be active high.
802
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800803config VIDEO_VGA_EXTERNAL_DAC_EN
804 string "LCD panel power enable pin"
805 depends on VIDEO_VGA_VIA_LCD
806 default ""
807 ---help---
808 Set the enable pin for the external VGA DAC. This takes a string in the
809 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
810
Hans de Goedec06e00e2015-08-03 19:20:26 +0200811config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900812 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800813 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200814 ---help---
815 Say Y here to add support for outputting composite video.
816
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100817config VIDEO_LCD_MODE
818 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800819 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100820 default ""
821 ---help---
822 LCD panel timing details string, leave empty if there is no LCD panel.
823 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
824 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200825 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100826
Hans de Goede481b6642015-01-13 13:21:46 +0100827config VIDEO_LCD_DCLK_PHASE
828 int "LCD panel display clock phase"
Simon Glass52cb5042022-10-18 07:46:31 -0600829 depends on VIDEO_SUNXI || VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100830 default 1
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200831 range 0 3
Hans de Goede481b6642015-01-13 13:21:46 +0100832 ---help---
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200833 Select LCD panel display clock phase shift
Hans de Goede481b6642015-01-13 13:21:46 +0100834
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100835config VIDEO_LCD_POWER
836 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800837 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100838 default ""
839 ---help---
840 Set the power enable pin for the LCD panel. This takes a string in the
841 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
842
Hans de Goedece9e3322015-02-16 17:26:41 +0100843config VIDEO_LCD_RESET
844 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800845 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100846 default ""
847 ---help---
848 Set the reset pin for the LCD panel. This takes a string in the format
849 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
850
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100851config VIDEO_LCD_BL_EN
852 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800853 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100854 default ""
855 ---help---
856 Set the backlight enable pin for the LCD panel. This takes a string in the
857 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
858 port H.
859
860config VIDEO_LCD_BL_PWM
861 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800862 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100863 default ""
864 ---help---
865 Set the backlight pwm pin for the LCD panel. This takes a string in the
866 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200867
Hans de Goede2d5d3022015-01-22 21:02:42 +0100868config VIDEO_LCD_BL_PWM_ACTIVE_LOW
869 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800870 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100871 default y
872 ---help---
873 Set this if the backlight pwm output is active low.
874
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100875config VIDEO_LCD_PANEL_I2C
876 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800877 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500878 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100879 ---help---
880 Say y here if the LCD panel needs to be configured via i2c. This
881 will add a bitbang i2c controller using gpios to talk to the LCD.
882
Samuel Holland75fe0f42021-10-08 00:17:24 -0500883config VIDEO_LCD_PANEL_I2C_NAME
884 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100885 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland8d6fe612022-04-27 15:31:24 -0500886 default "i2c"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100887 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500888 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100889
890# Note only one of these may be selected at a time! But hidden choices are
891# not supported by Kconfig
892config VIDEO_LCD_IF_PARALLEL
893 bool
894
895config VIDEO_LCD_IF_LVDS
896 bool
897
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200898config SUNXI_DE2
899 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200900
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200901config VIDEO_DE2
902 bool "Display Engine 2 video driver"
903 depends on SUNXI_DE2
Simon Glass52cb5042022-10-18 07:46:31 -0600904 select VIDEO
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200905 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100906 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800907 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200908 default y
909 ---help---
910 Say y here if you want to build DE2 video driver which is present on
911 newer SoCs. Currently only HDMI output is supported.
912
Hans de Goede797a0f52015-01-01 22:04:34 +0100913
914choice
915 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800916 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100917 ---help---
918 Select which type of LCD panel to support.
919
920config VIDEO_LCD_PANEL_PARALLEL
921 bool "Generic parallel interface LCD panel"
922 select VIDEO_LCD_IF_PARALLEL
923
924config VIDEO_LCD_PANEL_LVDS
925 bool "Generic lvds interface LCD panel"
926 select VIDEO_LCD_IF_LVDS
927
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200928config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
929 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
930 select VIDEO_LCD_SSD2828
931 select VIDEO_LCD_IF_PARALLEL
932 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200933 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
934
935config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
936 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
937 select VIDEO_LCD_ANX9804
938 select VIDEO_LCD_IF_PARALLEL
939 select VIDEO_LCD_PANEL_I2C
940 ---help---
941 Select this for eDP LCD panels with 4 lanes running at 1.62G,
942 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200943
Hans de Goede743fb9552015-01-20 09:23:36 +0100944config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
945 bool "Hitachi tx18d42vm LCD panel"
946 select VIDEO_LCD_HITACHI_TX18D42VM
947 select VIDEO_LCD_IF_LVDS
948 ---help---
949 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
950
Hans de Goede613dade2015-02-16 17:49:47 +0100951config VIDEO_LCD_TL059WV5C0
952 bool "tl059wv5c0 LCD panel"
953 select VIDEO_LCD_PANEL_I2C
954 select VIDEO_LCD_IF_PARALLEL
955 ---help---
956 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
957 Aigo M60/M608/M606 tablets.
958
Hans de Goede797a0f52015-01-01 22:04:34 +0100959endchoice
960
Mylène Josserand628426a2017-04-02 12:59:09 +0200961config SATAPWR
962 string "SATA power pin"
963 default ""
964 help
965 Set the pins used to power the SATA. This takes a string in the
966 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
967 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100968
Hans de Goedebf880fe2015-01-25 12:10:48 +0100969config GMAC_TX_DELAY
970 int "GMAC Transmit Clock Delay Chain"
971 default 0
972 ---help---
973 Set the GMAC Transmit Clock Delay Chain value.
974
Hans de Goede66ab79d2015-09-13 13:02:48 +0200975config SPL_STACK_R_ADDR
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500976 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800977 default 0x4fe00000 if MACH_SUN4I
978 default 0x4fe00000 if MACH_SUN5I
979 default 0x4fe00000 if MACH_SUN6I
980 default 0x4fe00000 if MACH_SUN7I
981 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200982 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800983 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100984 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +0200985
Jagan Teki4e159f82018-02-06 22:42:56 +0530986config SPL_SPI_SUNXI
987 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywarab2b4ff22020-12-13 20:19:43 +0000988 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || SUN50I_GEN_H6 || MACH_SUNIV
Jagan Teki4e159f82018-02-06 22:42:56 +0530989 help
990 Enable support for SPI Flash. This option allows SPL to read from
991 sunxi SPI Flash. It uses the same method as the boot ROM, so does
992 not need any extra configuration.
993
Icenowy Zheng2a269d32018-10-25 17:23:02 +0800994config PINE64_DT_SELECTION
995 bool "Enable Pine64 device tree selection code"
996 depends on MACH_SUN50I
997 help
998 The original Pine A64 and Pine A64+ are similar but different
999 boards and can be differed by the DRAM size. Pine A64 has
1000 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1001 option, the device tree selection code specific to Pine64 which
1002 utilizes the DRAM size will be enabled.
1003
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001004config PINEPHONE_DT_SELECTION
1005 bool "Enable PinePhone device tree selection code"
1006 depends on MACH_SUN50I
1007 help
1008 Enable this option to automatically select the device tree for the
1009 correct PinePhone hardware revision during boot.
1010
Andre Heiderbf8c8102021-10-01 19:29:00 +01001011config BLUETOOTH_DT_DEVICE_FIXUP
1012 string "Fixup the Bluetooth controller address"
1013 default ""
1014 help
1015 This option specifies the DT compatible name of the Bluetooth
1016 controller for which to set the "local-bd-address" property.
1017 Set this option if your device ships with the Bluetooth controller
1018 default address.
1019 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1020 flipped elsewise.
1021
Samuel Holland7591a042022-03-18 00:00:45 -05001022source "board/sunxi/Kconfig"
1023
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001024endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001025
1026config CHIP_DIP_SCAN
1027 bool "Enable DIPs detection for CHIP board"
1028 select SUPPORT_EXTENSION_SCAN
1029 select W1
1030 select W1_GPIO
1031 select W1_EEPROM
1032 select W1_EEPROM_DS24XXX
1033 select CMD_EXTENSION