blob: 205fe3c9d3ca972adb5b3879169b800e1f56d17b [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -05004 default "arch/arm/cpu/arm926ejs/sunxi/u-boot-spl.lds" if MACH_SUNIV
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02005 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
6
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05307config IDENT_STRING
8 default " Allwinner Technology"
9
Jagan Teki3994b1e2018-01-10 16:03:34 +053010config DRAM_SUN4I
11 bool
12 help
13 Select this dram controller driver for Sun4/5/7i platforms,
14 like A10/A13/A20.
15
Jagan Teki68d0f5f2018-03-17 00:16:36 +053016config DRAM_SUN6I
17 bool
18 help
19 Select this dram controller driver for Sun6i platforms,
20 like A31/A31s.
21
Jagan Teki318e4e52018-01-10 16:15:14 +053022config DRAM_SUN8I_A23
23 bool
24 help
25 Select this dram controller driver for Sun8i platforms,
26 for A23 SOC.
27
Jagan Tekie624d4c2018-01-10 16:17:39 +053028config DRAM_SUN8I_A33
29 bool
30 help
31 Select this dram controller driver for Sun8i platforms,
32 for A33 SOC.
33
Jagan Teki270a6f62018-01-10 16:20:26 +053034config DRAM_SUN8I_A83T
35 bool
36 help
37 Select this dram controller driver for Sun8i platforms,
38 for A83T SOC.
39
Jagan Teki6aa7f712018-03-17 00:18:01 +053040config DRAM_SUN9I
41 bool
42 help
43 Select this dram controller driver for Sun9i platforms,
44 like A80.
45
Icenowy Zheng4e287f62018-07-23 06:13:34 +080046config DRAM_SUN50I_H6
47 bool
48 help
49 Select this dram controller driver for some sun50i platforms,
50 like H6.
51
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010052config DRAM_SUN50I_H616
53 bool
54 help
55 Select this dram controller driver for some sun50i platforms,
56 like H616.
57
58if DRAM_SUN50I_H616
59config DRAM_SUN50I_H616_WRITE_LEVELING
60 bool "H616 DRAM write leveling"
61 ---help---
62 Select this when DRAM on your H616 board needs write leveling.
63
64config DRAM_SUN50I_H616_READ_CALIBRATION
65 bool "H616 DRAM read calibration"
66 ---help---
67 Select this when DRAM on your H616 board needs read calibration.
68
69config DRAM_SUN50I_H616_READ_TRAINING
70 bool "H616 DRAM read training"
71 ---help---
72 Select this when DRAM on your H616 board needs read training.
73
74config DRAM_SUN50I_H616_WRITE_TRAINING
75 bool "H616 DRAM write training"
76 ---help---
77 Select this when DRAM on your H616 board needs write training.
78
79config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
80 bool "H616 DRAM bit delay compensation"
81 ---help---
82 Select this when DRAM on your H616 board needs bit delay
83 compensation.
84
85config DRAM_SUN50I_H616_UNKNOWN_FEATURE
86 bool "H616 DRAM unknown feature"
87 ---help---
88 Select this when DRAM on your H616 board needs this unknown
89 feature.
90endif
91
Jagan Teki932f5e02018-01-11 13:21:15 +053092config SUN6I_PRCM
93 bool
94 help
95 Support for the PRCM (Power/Reset/Clock Management) unit available
96 in A31 SoC.
97
Jagan Tekifeb29272018-02-14 22:28:30 +053098config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -050099 bool
Samuel Holland388fe642021-10-08 00:17:23 -0500100 select DM_PMIC if DM_I2C
101 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +0530102 help
103 Select this PMIC bus access helpers for Sunxi platform PRCM or other
104 AXP family PMIC devices.
105
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800106config SUNXI_SRAM_ADDRESS
107 hex
108 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100109 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800110 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000111 ---help---
112 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
113 with the first SRAM region being located at address 0.
114 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800115 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000116
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100117config SUNXI_A64_TIMER_ERRATUM
118 bool
119
Hans de Goedef07872b2015-04-06 20:33:34 +0200120# Note only one of these may be selected at a time! But hidden choices are
121# not supported by Kconfig
122config SUNXI_GEN_SUN4I
123 bool
124 ---help---
125 Select this for sunxi SoCs which have resets and clocks set up
126 as the original A10 (mach-sun4i).
127
128config SUNXI_GEN_SUN6I
129 bool
130 ---help---
131 Select this for sunxi SoCs which have sun6i like periphery, like
132 separate ahb reset control registers, custom pmic bus, new style
133 watchdog, etc.
134
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100135config SUN50I_GEN_H6
136 bool
137 select FIT
138 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100139 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100140 select SUPPORT_SPL
141 ---help---
142 Select this for sunxi SoCs which have H6 like peripherals, clocks
143 and memory map.
144
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800145config SUNXI_DRAM_DW
146 bool
147 ---help---
148 Select this for sunxi SoCs which uses a DRAM controller like the
149 DesignWare controller used in H3, mainly SoCs after H3, which do
150 not have official open-source DRAM initialization code, but can
151 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200152
Icenowy Zhengb2607512017-06-03 17:10:16 +0800153if SUNXI_DRAM_DW
154config SUNXI_DRAM_DW_16BIT
155 bool
156 ---help---
157 Select this for sunxi SoCs with DesignWare DRAM controller and
158 have only 16-bit memory buswidth.
159
160config SUNXI_DRAM_DW_32BIT
161 bool
162 ---help---
163 Select this for sunxi SoCs with DesignWare DRAM controller with
164 32-bit memory buswidth.
165endif
166
Andre Przywara5fb97432017-02-16 01:20:27 +0000167config MACH_SUNXI_H3_H5
168 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530169 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200170 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800171 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800172 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000173 select SUNXI_GEN_SUN6I
174 select SUPPORT_SPL
175
Icenowy Zheng14170a42018-10-25 17:23:06 +0800176# TODO: try out A80's 8GiB DRAM space
177config SUNXI_DRAM_MAX_SIZE
178 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100179 default 0x100000000 if MACH_SUN50I_H616
180 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800181 default 0x80000000
182
Ian Campbelld8e69e02014-10-24 21:20:44 +0100183choice
184 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200185 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100186
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500187config MACH_SUNIV
188 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
189 select CPU_ARM926EJS
190 select SUNXI_GEN_SUN6I
191 select SUPPORT_SPL
192
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100193config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100194 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530195 select CPU_V7A
Jagan Teki137fc752018-05-07 13:03:38 +0530196 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530197 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200198 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100199 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400200 imply SPL_SYS_I2C_LEGACY
201 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100202
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100203config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100204 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530205 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530206 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530207 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200208 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100209 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500210 imply CONS_INDEX_2 if !DM_SERIAL
Tom Rini52b2e262021-08-18 23:12:24 -0400211 imply SPL_SYS_I2C_LEGACY
212 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100213
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100214config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100215 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530216 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800217 select CPU_V7_HAS_NONSEC
218 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900219 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000220 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530221 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530222 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500223 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530224 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200225 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200226 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500227 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800228 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100229
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100230config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100231 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530232 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100233 select CPU_V7_HAS_NONSEC
234 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900235 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000236 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530237 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530238 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200239 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100240 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200241 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400242 imply SPL_SYS_I2C_LEGACY
243 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100244
Hans de Goedef055ed62015-04-06 20:55:39 +0200245config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100246 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530247 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800248 select CPU_V7_HAS_NONSEC
249 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900250 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530251 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530252 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500253 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200254 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100255 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500256 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800257 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500258 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100259
Vishnu Patekar3702f142015-03-01 23:47:48 +0530260config MACH_SUN8I_A33
261 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530262 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800263 select CPU_V7_HAS_NONSEC
264 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900265 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530266 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530267 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500268 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530269 select SUNXI_GEN_SUN6I
270 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500271 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800272 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500273 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530274
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800275config MACH_SUN8I_A83T
276 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530277 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530278 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530279 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500280 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800281 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200282 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800283 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800284 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500285 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800286
Jens Kuskef9770722015-11-17 15:12:58 +0100287config MACH_SUN8I_H3
288 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530289 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800290 select CPU_V7_HAS_NONSEC
291 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900292 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000293 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800294 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100295
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800296config MACH_SUN8I_R40
297 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530298 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800299 select CPU_V7_HAS_NONSEC
300 select CPU_V7_HAS_VIRT
301 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800302 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100303 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800304 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800305 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800306 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000307 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400308 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800309
Icenowy Zheng52e61882017-04-08 15:30:12 +0800310config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800311 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530312 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800313 select CPU_V7_HAS_NONSEC
314 select CPU_V7_HAS_VIRT
315 select ARCH_SUPPORT_PSCI
316 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800317 select SUNXI_DRAM_DW
318 select SUNXI_DRAM_DW_16BIT
319 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800320 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
321
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100322config MACH_SUN9I
323 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530324 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000325 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530326 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500327 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530328 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100329 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800330 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100331
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800332config MACH_SUN50I
333 bool "sun50i (Allwinner A64)"
334 select ARM64
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530335 select SPI
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530336 select DM_SPI if SPI
337 select DM_SPI_FLASH
Jagan Teki137fc752018-05-07 13:03:38 +0530338 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800339 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200340 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800341 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800342 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000343 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800344 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800345 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100346 select FIT
347 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100348 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800349
Andre Przywara5611a2d2017-02-16 01:20:28 +0000350config MACH_SUN50I_H5
351 bool "sun50i (Allwinner H5)"
352 select ARM64
353 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100354 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100355 select FIT
356 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000357
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800358config MACH_SUN50I_H6
359 bool "sun50i (Allwinner H6)"
360 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100361 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800362 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100363 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800364
Jernej Skrabece638e052021-01-11 21:11:46 +0100365config MACH_SUN50I_H616
366 bool "sun50i (Allwinner H616)"
367 select ARM64
368 select DRAM_SUN50I_H616
369 select SUN50I_GEN_H6
370
Ian Campbelld8e69e02014-10-24 21:20:44 +0100371endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800372
Hans de Goedef055ed62015-04-06 20:55:39 +0200373# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
374config MACH_SUN8I
375 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000376 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530377 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800378 default y if MACH_SUN8I_A23
379 default y if MACH_SUN8I_A33
380 default y if MACH_SUN8I_A83T
381 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800382 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800383 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200384
Andre Przywara06893b62017-01-02 11:48:35 +0000385config RESERVE_ALLWINNER_BOOT0_HEADER
386 bool "reserve space for Allwinner boot0 header"
387 select ENABLE_ARM_SOC_BOOT0_HOOK
388 ---help---
389 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
390 filled with magic values post build. The Allwinner provided boot0
391 blob relies on this information to load and execute U-Boot.
392 Only needed on 64-bit Allwinner boards so far when using boot0.
393
Andre Przywara46c3d992017-01-02 11:48:36 +0000394config ARM_BOOT_HOOK_RMR
395 bool
396 depends on ARM64
397 default y
398 select ENABLE_ARM_SOC_BOOT0_HOOK
399 ---help---
400 Insert some ARM32 code at the very beginning of the U-Boot binary
401 which uses an RMR register write to bring the core into AArch64 mode.
402 The very first instruction acts as a switch, since it's carefully
403 chosen to be a NOP in one mode and a branch in the other, so the
404 code would only be executed if not already in AArch64.
405 This allows both the SPL and the U-Boot proper to be entered in
406 either mode and switch to AArch64 if needed.
407
Andre Przywara1c7a7512019-07-15 02:27:06 +0100408if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800409config SUNXI_DRAM_DDR3
410 bool
411
Icenowy Zhenge270a582017-06-03 17:10:20 +0800412config SUNXI_DRAM_DDR2
413 bool
414
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800415config SUNXI_DRAM_LPDDR3
416 bool
417
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800418choice
419 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800420 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
421 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800422
423config SUNXI_DRAM_DDR3_1333
424 bool "DDR3 1333"
425 select SUNXI_DRAM_DDR3
426 ---help---
427 This option is the original only supported memory type, which suits
428 many H3/H5/A64 boards available now.
429
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800430config SUNXI_DRAM_LPDDR3_STOCK
431 bool "LPDDR3 with Allwinner stock configuration"
432 select SUNXI_DRAM_LPDDR3
433 ---help---
434 This option is the LPDDR3 timing used by the stock boot0 by
435 Allwinner.
436
Andre Przywara1c7a7512019-07-15 02:27:06 +0100437config SUNXI_DRAM_H6_LPDDR3
438 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
439 select SUNXI_DRAM_LPDDR3
440 depends on DRAM_SUN50I_H6
441 ---help---
442 This option is the LPDDR3 timing used by the stock boot0 by
443 Allwinner.
444
Andre Przywara75d38d02019-07-15 02:27:08 +0100445config SUNXI_DRAM_H6_DDR3_1333
446 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
447 select SUNXI_DRAM_DDR3
448 depends on DRAM_SUN50I_H6
449 ---help---
450 This option is the DDR3 timing used by the boot0 on H6 TV boxes
451 which use a DDR3-1333 timing.
452
Icenowy Zhenge270a582017-06-03 17:10:20 +0800453config SUNXI_DRAM_DDR2_V3S
454 bool "DDR2 found in V3s chip"
455 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800456 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800457 ---help---
458 This option is only for the DDR2 memory chip which is co-packaged in
459 Allwinner V3s SoC.
460
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800461endchoice
462endif
463
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800464config DRAM_TYPE
465 int "sunxi dram type"
466 depends on MACH_SUN8I_A83T
467 default 3
468 ---help---
469 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200470
Hans de Goede3aeaa282014-11-15 19:46:39 +0100471config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100472 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800473 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800474 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100475 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800476 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
477 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000478 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800479 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100480 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100481 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800482 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
483 must be a multiple of 24. For the sun9i (A80), the tested values
484 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100485
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200486if MACH_SUN5I || MACH_SUN7I
487config DRAM_MBUS_CLK
488 int "sunxi mbus clock speed"
489 default 300
490 ---help---
491 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
492
493endif
494
Hans de Goede3aeaa282014-11-15 19:46:39 +0100495config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100496 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100497 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100498 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100499 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100500 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800501 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100502 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800503 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000504 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100505 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100506 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100507
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200508config DRAM_ODT_EN
509 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200510 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100511 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800512 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000513 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800514 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100515 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200516 ---help---
517 Select this to enable dram odt (on die termination).
518
Hans de Goede59d9fc72015-01-17 14:24:55 +0100519if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
520config DRAM_EMR1
521 int "sunxi dram emr1 value"
522 default 0 if MACH_SUN4I
523 default 4 if MACH_SUN5I || MACH_SUN7I
524 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100525 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200526
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200527config DRAM_TPR3
528 hex "sunxi dram tpr3 value"
529 default 0
530 ---help---
531 Set the dram controller tpr3 parameter. This parameter configures
532 the delay on the command lane and also phase shifts, which are
533 applied for sampling incoming read data. The default value 0
534 means that no phase/delay adjustments are necessary. Properly
535 configuring this parameter increases reliability at high DRAM
536 clock speeds.
537
538config DRAM_DQS_GATING_DELAY
539 hex "sunxi dram dqs_gating_delay value"
540 default 0
541 ---help---
542 Set the dram controller dqs_gating_delay parmeter. Each byte
543 encodes the DQS gating delay for each byte lane. The delay
544 granularity is 1/4 cycle. For example, the value 0x05060606
545 means that the delay is 5 quarter-cycles for one lane (1.25
546 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
547 The default value 0 means autodetection. The results of hardware
548 autodetection are not very reliable and depend on the chip
549 temperature (sometimes producing different results on cold start
550 and warm reboot). But the accuracy of hardware autodetection
551 is usually good enough, unless running at really high DRAM
552 clocks speeds (up to 600MHz). If unsure, keep as 0.
553
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200554choice
555 prompt "sunxi dram timings"
556 default DRAM_TIMINGS_VENDOR_MAGIC
557 ---help---
558 Select the timings of the DDR3 chips.
559
560config DRAM_TIMINGS_VENDOR_MAGIC
561 bool "Magic vendor timings from Android"
562 ---help---
563 The same DRAM timings as in the Allwinner boot0 bootloader.
564
565config DRAM_TIMINGS_DDR3_1066F_1333H
566 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
567 ---help---
568 Use the timings of the standard JEDEC DDR3-1066F speed bin for
569 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
570 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
571 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
572 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
573 that down binning to DDR3-1066F is supported (because DDR3-1066F
574 uses a bit faster timings than DDR3-1333H).
575
576config DRAM_TIMINGS_DDR3_800E_1066G_1333J
577 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
578 ---help---
579 Use the timings of the slowest possible JEDEC speed bin for the
580 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
581 DDR3-800E, DDR3-1066G or DDR3-1333J.
582
583endchoice
584
Hans de Goede3aeaa282014-11-15 19:46:39 +0100585endif
586
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200587if MACH_SUN8I_A23
588config DRAM_ODT_CORRECTION
589 int "sunxi dram odt correction value"
590 default 0
591 ---help---
592 Set the dram odt correction value (range -255 - 255). In allwinner
593 fex files, this option is found in bits 8-15 of the u32 odt_en variable
594 in the [dram] section. When bit 31 of the odt_en variable is set
595 then the correction is negative. Usually the value for this is 0.
596endif
597
Iain Paton630df142015-03-28 10:26:38 +0000598config SYS_CLK_FREQ
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500599 default 408000000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800600 default 1008000000 if MACH_SUN4I
601 default 1008000000 if MACH_SUN5I
602 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000603 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800604 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800605 default 1008000000 if MACH_SUN8I
606 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800607 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100608 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000609
Maxime Ripard2c519412014-10-03 20:16:29 +0800610config SYS_CONFIG_NAME
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500611 default "suniv" if MACH_SUNIV
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100612 default "sun4i" if MACH_SUN4I
613 default "sun5i" if MACH_SUN5I
614 default "sun6i" if MACH_SUN6I
615 default "sun7i" if MACH_SUN7I
616 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100617 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200618 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800619 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100620 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900621
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900622config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900623 default "sunxi"
624
625config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900626 default "sunxi"
627
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200628config UART0_PORT_F
629 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200630 ---help---
631 Repurpose the SD card slot for getting access to the UART0 serial
632 console. Primarily useful only for low level u-boot debugging on
633 tablets, where normal UART0 is difficult to access and requires
634 device disassembly and/or soldering. As the SD card can't be used
635 at the same time, the system can be only booted in the FEL mode.
636 Only enable this if you really know what you are doing.
637
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200638config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900639 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200640 ---help---
641 Set this to enable various workarounds for old kernels, this results in
642 sub-optimal settings for newer kernels, only enable if needed.
643
Mylène Josserand147c6062017-04-02 12:59:10 +0200644config MACPWR
645 string "MAC power pin"
646 default ""
647 help
648 Set the pin used to power the MAC. This takes a string in the format
649 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
650
Hans de Goede7412ef82014-10-02 20:29:26 +0200651config MMC0_CD_PIN
652 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000653 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200654 default ""
655 ---help---
656 Set the card detect pin for mmc0, leave empty to not use cd. This
657 takes a string in the format understood by sunxi_name_to_gpio, e.g.
658 PH1 for pin 1 of port H.
659
660config MMC1_CD_PIN
661 string "Card detect pin for mmc1"
662 default ""
663 ---help---
664 See MMC0_CD_PIN help text.
665
666config MMC2_CD_PIN
667 string "Card detect pin for mmc2"
668 default ""
669 ---help---
670 See MMC0_CD_PIN help text.
671
672config MMC3_CD_PIN
673 string "Card detect pin for mmc3"
674 default ""
675 ---help---
676 See MMC0_CD_PIN help text.
677
Samuel Holland51951052021-09-12 10:28:35 -0500678config MMC1_PINS_PH
679 bool "Pins for mmc1 are on Port H"
680 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100681 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500682 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100683
Hans de Goedeaf593e42014-10-02 20:43:50 +0200684config MMC_SUNXI_SLOT_EXTRA
685 int "mmc extra slot number"
686 default -1
687 ---help---
688 sunxi builds always enable mmc0, some boards also have a second sdcard
689 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
690 support for this.
691
Hans de Goede99c9fb02016-04-01 22:39:26 +0200692config INITIAL_USB_SCAN_DELAY
693 int "delay initial usb scan by x ms to allow builtin devices to init"
694 default 0
695 ---help---
696 Some boards have on board usb devices which need longer than the
697 USB spec's 1 second to connect from board powerup. Set this config
698 option to a non 0 value to add an extra delay before the first usb
699 bus scan.
700
Hans de Goedee7b852a2015-01-07 15:26:06 +0100701config USB0_VBUS_PIN
702 string "Vbus enable pin for usb0 (otg)"
703 default ""
704 ---help---
705 Set the Vbus enable pin for usb0 (otg). This takes a string in the
706 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
707
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100708config USB0_VBUS_DET
709 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100710 default ""
711 ---help---
712 Set the Vbus detect pin for usb0 (otg). This takes a string in the
713 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
714
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200715config USB0_ID_DET
716 string "ID detect pin for usb0 (otg)"
717 default ""
718 ---help---
719 Set the ID detect pin for usb0 (otg). This takes a string in the
720 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
721
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100722config USB1_VBUS_PIN
723 string "Vbus enable pin for usb1 (ehci0)"
724 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100725 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100726 ---help---
727 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
728 a string in the format understood by sunxi_name_to_gpio, e.g.
729 PH1 for pin 1 of port H.
730
731config USB2_VBUS_PIN
732 string "Vbus enable pin for usb2 (ehci1)"
733 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100734 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100735 ---help---
736 See USB1_VBUS_PIN help text.
737
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100738config USB3_VBUS_PIN
739 string "Vbus enable pin for usb3 (ehci2)"
740 default ""
741 ---help---
742 See USB1_VBUS_PIN help text.
743
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200744config I2C0_ENABLE
745 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800746 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200747 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200748 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200749 ---help---
750 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
751 its clock and setting up the bus. This is especially useful on devices
752 with slaves connected to the bus or with pins exposed through e.g. an
753 expansion port/header.
754
755config I2C1_ENABLE
756 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200757 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200758 ---help---
759 See I2C0_ENABLE help text.
760
761config I2C2_ENABLE
762 bool "Enable I2C/TWI controller 2"
Hans de Goede2c526402016-05-15 13:51:58 +0200763 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200764 ---help---
765 See I2C0_ENABLE help text.
766
767if MACH_SUN6I || MACH_SUN7I
768config I2C3_ENABLE
769 bool "Enable I2C/TWI controller 3"
Hans de Goede2c526402016-05-15 13:51:58 +0200770 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200771 ---help---
772 See I2C0_ENABLE help text.
773endif
774
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100775if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100776config R_I2C_ENABLE
777 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100778 # This is used for the pmic on H3
779 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200780 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100781 ---help---
782 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100783endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100784
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200785if MACH_SUN7I
786config I2C4_ENABLE
787 bool "Enable I2C/TWI controller 4"
Hans de Goede2c526402016-05-15 13:51:58 +0200788 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200789 ---help---
790 See I2C0_ENABLE help text.
791endif
792
Hans de Goede3ae1d132015-04-25 17:25:14 +0200793config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900794 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500795 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200796 ---help---
797 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
798
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000799config AXP_DISABLE_BOOT_ON_POWERON
800 bool "Disable device boot on power plug-in"
801 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
802 default n
803 ---help---
804 Say Y here to prevent the device from booting up because of a plug-in
805 event. When set, the device will boot into the SPL briefly to
806 determine why it was powered on, and if it was determined because of
807 a plug-in event instead of a button press event it will shut back off.
808
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800809config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900810 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800811 depends on !MACH_SUN8I_A83T
812 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800813 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800814 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800815 depends on !MACH_SUN9I
816 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100817 depends on !SUN50I_GEN_H6
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000818 select DM_VIDEO
819 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800820 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200821 default y
822 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000823 Say Y here to add support for using a graphical console on the HDMI,
824 LCD or VGA output found on older sunxi devices. This will also provide
825 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100826
Hans de Goedee9544592014-12-23 23:04:35 +0100827config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900828 bool "HDMI output support"
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500829 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goedee9544592014-12-23 23:04:35 +0100830 default y
831 ---help---
832 Say Y here to add support for outputting video over HDMI.
833
Hans de Goede260f5202014-12-25 13:58:06 +0100834config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900835 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800836 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100837 ---help---
838 Say Y here to add support for outputting video over VGA.
839
Hans de Goedeac1633c2014-12-24 12:17:07 +0100840config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900841 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800842 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100843 ---help---
844 Say Y here to add support for external DACs connected to the parallel
845 LCD interface driving a VGA connector, such as found on the
846 Olimex A13 boards.
847
Hans de Goede18366f72015-01-25 15:33:07 +0100848config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900849 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100850 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100851 ---help---
852 Say Y here if you've a board which uses opendrain drivers for the vga
853 hsync and vsync signals. Opendrain drivers cannot generate steep enough
854 positive edges for a stable video output, so on boards with opendrain
855 drivers the sync signals must always be active high.
856
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800857config VIDEO_VGA_EXTERNAL_DAC_EN
858 string "LCD panel power enable pin"
859 depends on VIDEO_VGA_VIA_LCD
860 default ""
861 ---help---
862 Set the enable pin for the external VGA DAC. This takes a string in the
863 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
864
Hans de Goedec06e00e2015-08-03 19:20:26 +0200865config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900866 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800867 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200868 ---help---
869 Say Y here to add support for outputting composite video.
870
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100871config VIDEO_LCD_MODE
872 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800873 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100874 default ""
875 ---help---
876 LCD panel timing details string, leave empty if there is no LCD panel.
877 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
878 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200879 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100880
Hans de Goede481b6642015-01-13 13:21:46 +0100881config VIDEO_LCD_DCLK_PHASE
882 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700883 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100884 default 1
885 ---help---
886 Select LCD panel display clock phase shift, range 0-3.
887
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100888config VIDEO_LCD_POWER
889 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800890 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100891 default ""
892 ---help---
893 Set the power enable pin for the LCD panel. This takes a string in the
894 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
895
Hans de Goedece9e3322015-02-16 17:26:41 +0100896config VIDEO_LCD_RESET
897 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800898 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100899 default ""
900 ---help---
901 Set the reset pin for the LCD panel. This takes a string in the format
902 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
903
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100904config VIDEO_LCD_BL_EN
905 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800906 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100907 default ""
908 ---help---
909 Set the backlight enable pin for the LCD panel. This takes a string in the
910 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
911 port H.
912
913config VIDEO_LCD_BL_PWM
914 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800915 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100916 default ""
917 ---help---
918 Set the backlight pwm pin for the LCD panel. This takes a string in the
919 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200920
Hans de Goede2d5d3022015-01-22 21:02:42 +0100921config VIDEO_LCD_BL_PWM_ACTIVE_LOW
922 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800923 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100924 default y
925 ---help---
926 Set this if the backlight pwm output is active low.
927
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100928config VIDEO_LCD_PANEL_I2C
929 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800930 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500931 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100932 ---help---
933 Say y here if the LCD panel needs to be configured via i2c. This
934 will add a bitbang i2c controller using gpios to talk to the LCD.
935
Samuel Holland75fe0f42021-10-08 00:17:24 -0500936config VIDEO_LCD_PANEL_I2C_NAME
937 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100938 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland75fe0f42021-10-08 00:17:24 -0500939 default "i2c@0"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100940 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500941 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100942
943# Note only one of these may be selected at a time! But hidden choices are
944# not supported by Kconfig
945config VIDEO_LCD_IF_PARALLEL
946 bool
947
948config VIDEO_LCD_IF_LVDS
949 bool
950
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200951config SUNXI_DE2
952 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200953
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200954config VIDEO_DE2
955 bool "Display Engine 2 video driver"
956 depends on SUNXI_DE2
957 select DM_VIDEO
958 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100959 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800960 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200961 default y
962 ---help---
963 Say y here if you want to build DE2 video driver which is present on
964 newer SoCs. Currently only HDMI output is supported.
965
Hans de Goede797a0f52015-01-01 22:04:34 +0100966
967choice
968 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800969 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100970 ---help---
971 Select which type of LCD panel to support.
972
973config VIDEO_LCD_PANEL_PARALLEL
974 bool "Generic parallel interface LCD panel"
975 select VIDEO_LCD_IF_PARALLEL
976
977config VIDEO_LCD_PANEL_LVDS
978 bool "Generic lvds interface LCD panel"
979 select VIDEO_LCD_IF_LVDS
980
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200981config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
982 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
983 select VIDEO_LCD_SSD2828
984 select VIDEO_LCD_IF_PARALLEL
985 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200986 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
987
988config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
989 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
990 select VIDEO_LCD_ANX9804
991 select VIDEO_LCD_IF_PARALLEL
992 select VIDEO_LCD_PANEL_I2C
993 ---help---
994 Select this for eDP LCD panels with 4 lanes running at 1.62G,
995 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200996
Hans de Goede743fb9552015-01-20 09:23:36 +0100997config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
998 bool "Hitachi tx18d42vm LCD panel"
999 select VIDEO_LCD_HITACHI_TX18D42VM
1000 select VIDEO_LCD_IF_LVDS
1001 ---help---
1002 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
1003
Hans de Goede613dade2015-02-16 17:49:47 +01001004config VIDEO_LCD_TL059WV5C0
1005 bool "tl059wv5c0 LCD panel"
1006 select VIDEO_LCD_PANEL_I2C
1007 select VIDEO_LCD_IF_PARALLEL
1008 ---help---
1009 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
1010 Aigo M60/M608/M606 tablets.
1011
Hans de Goede797a0f52015-01-01 22:04:34 +01001012endchoice
1013
Mylène Josserand628426a2017-04-02 12:59:09 +02001014config SATAPWR
1015 string "SATA power pin"
1016 default ""
1017 help
1018 Set the pins used to power the SATA. This takes a string in the
1019 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
1020 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +01001021
Hans de Goedebf880fe2015-01-25 12:10:48 +01001022config GMAC_TX_DELAY
1023 int "GMAC Transmit Clock Delay Chain"
1024 default 0
1025 ---help---
1026 Set the GMAC Transmit Clock Delay Chain value.
1027
Hans de Goede66ab79d2015-09-13 13:02:48 +02001028config SPL_STACK_R_ADDR
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -05001029 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001030 default 0x4fe00000 if MACH_SUN4I
1031 default 0x4fe00000 if MACH_SUN5I
1032 default 0x4fe00000 if MACH_SUN6I
1033 default 0x4fe00000 if MACH_SUN7I
1034 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001035 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001036 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001037 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001038
Jagan Teki4e159f82018-02-06 22:42:56 +05301039config SPL_SPI_SUNXI
1040 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywara0c882df2020-01-28 00:46:43 +00001041 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Teki4e159f82018-02-06 22:42:56 +05301042 help
1043 Enable support for SPI Flash. This option allows SPL to read from
1044 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1045 not need any extra configuration.
1046
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001047config PINE64_DT_SELECTION
1048 bool "Enable Pine64 device tree selection code"
1049 depends on MACH_SUN50I
1050 help
1051 The original Pine A64 and Pine A64+ are similar but different
1052 boards and can be differed by the DRAM size. Pine A64 has
1053 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1054 option, the device tree selection code specific to Pine64 which
1055 utilizes the DRAM size will be enabled.
1056
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001057config PINEPHONE_DT_SELECTION
1058 bool "Enable PinePhone device tree selection code"
1059 depends on MACH_SUN50I
1060 help
1061 Enable this option to automatically select the device tree for the
1062 correct PinePhone hardware revision during boot.
1063
Andre Heiderbf8c8102021-10-01 19:29:00 +01001064config BLUETOOTH_DT_DEVICE_FIXUP
1065 string "Fixup the Bluetooth controller address"
1066 default ""
1067 help
1068 This option specifies the DT compatible name of the Bluetooth
1069 controller for which to set the "local-bd-address" property.
1070 Set this option if your device ships with the Bluetooth controller
1071 default address.
1072 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1073 flipped elsewise.
1074
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001075endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001076
1077config CHIP_DIP_SCAN
1078 bool "Enable DIPs detection for CHIP board"
1079 select SUPPORT_EXTENSION_SCAN
1080 select W1
1081 select W1_GPIO
1082 select W1_EEPROM
1083 select W1_EEPROM_DS24XXX
1084 select CMD_EXTENSION