blob: b38dce60da9941ea0d1912f10a1ed04969257385 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Jagan Teki3994b1e2018-01-10 16:03:34 +05306config DRAM_SUN4I
7 bool
8 help
9 Select this dram controller driver for Sun4/5/7i platforms,
10 like A10/A13/A20.
11
Jagan Teki68d0f5f2018-03-17 00:16:36 +053012config DRAM_SUN6I
13 bool
14 help
15 Select this dram controller driver for Sun6i platforms,
16 like A31/A31s.
17
Jagan Teki318e4e52018-01-10 16:15:14 +053018config DRAM_SUN8I_A23
19 bool
20 help
21 Select this dram controller driver for Sun8i platforms,
22 for A23 SOC.
23
Jagan Tekie624d4c2018-01-10 16:17:39 +053024config DRAM_SUN8I_A33
25 bool
26 help
27 Select this dram controller driver for Sun8i platforms,
28 for A33 SOC.
29
Jagan Teki270a6f62018-01-10 16:20:26 +053030config DRAM_SUN8I_A83T
31 bool
32 help
33 Select this dram controller driver for Sun8i platforms,
34 for A83T SOC.
35
Jagan Teki6aa7f712018-03-17 00:18:01 +053036config DRAM_SUN9I
37 bool
38 help
39 Select this dram controller driver for Sun9i platforms,
40 like A80.
41
Icenowy Zheng4e287f62018-07-23 06:13:34 +080042config DRAM_SUN50I_H6
43 bool
44 help
45 Select this dram controller driver for some sun50i platforms,
46 like H6.
47
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010048config DRAM_SUN50I_H616
49 bool
50 help
51 Select this dram controller driver for some sun50i platforms,
52 like H616.
53
54if DRAM_SUN50I_H616
Jernej Skrabecdd533da2023-04-10 10:21:12 +020055config DRAM_SUN50I_H616_DX_ODT
56 hex "H616 DRAM DX ODT parameter"
57 help
58 DX ODT value from vendor DRAM settings.
59
60config DRAM_SUN50I_H616_DX_DRI
61 hex "H616 DRAM DX DRI parameter"
62 help
63 DX DRI value from vendor DRAM settings.
64
65config DRAM_SUN50I_H616_CA_DRI
66 hex "H616 DRAM CA DRI parameter"
67 help
68 CA DRI value from vendor DRAM settings.
Jernej Skrabec6a6fe862023-04-10 10:21:13 +020069
Jernej Skrabec63ab9552023-04-10 10:21:16 +020070config DRAM_SUN50I_H616_ODT_EN
71 hex "H616 DRAM ODT EN parameter"
72 default 0x1
73 help
74 ODT EN value from vendor DRAM settings.
75
Jernej Skrabec9ec04b02023-04-10 10:21:17 +020076config DRAM_SUN50I_H616_TPR0
77 hex "H616 DRAM TPR0 parameter"
78 default 0x0
79 help
80 TPR0 value from vendor DRAM settings.
81
Jernej Skrabecac8154d2023-04-10 10:21:19 +020082config DRAM_SUN50I_H616_TPR2
83 hex "H616 DRAM TPR2 parameter"
84 default 0x0
85 help
86 TPR2 value from vendor DRAM settings.
87
Jernej Skrabec6a6fe862023-04-10 10:21:13 +020088config DRAM_SUN50I_H616_TPR10
89 hex "H616 DRAM TPR10 parameter"
90 help
91 TPR10 value from vendor DRAM settings. It tells which features
92 should be configured, like write leveling, read calibration, etc.
Jernej Skrabec63ab9552023-04-10 10:21:16 +020093
94config DRAM_SUN50I_H616_TPR11
95 hex "H616 DRAM TPR11 parameter"
96 default 0x0
97 help
98 TPR11 value from vendor DRAM settings.
99
100config DRAM_SUN50I_H616_TPR12
101 hex "H616 DRAM TPR12 parameter"
102 default 0x0
103 help
104 TPR12 value from vendor DRAM settings.
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100105endif
106
Jagan Teki932f5e02018-01-11 13:21:15 +0530107config SUN6I_PRCM
108 bool
109 help
110 Support for the PRCM (Power/Reset/Clock Management) unit available
111 in A31 SoC.
112
Jagan Tekifeb29272018-02-14 22:28:30 +0530113config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -0500114 bool
Samuel Holland388fe642021-10-08 00:17:23 -0500115 select DM_PMIC if DM_I2C
116 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +0530117 help
118 Select this PMIC bus access helpers for Sunxi platform PRCM or other
119 AXP family PMIC devices.
120
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800121config SUNXI_SRAM_ADDRESS
122 hex
123 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100124 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800125 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000126 ---help---
127 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
128 with the first SRAM region being located at address 0.
129 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800130 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000131
Andre Przywara0b5e4282022-12-08 20:33:57 +0000132config SUNXI_RVBAR_ADDRESS
133 hex
134 depends on ARM64
135 default 0x09010040 if SUN50I_GEN_H6
136 default 0x017000a0
137 ---help---
138 The read-only RVBAR system register holds the address of the first
139 instruction to execute after a reset. Allwinner cores provide a
140 writable MMIO backing store for this register, to allow to set the
141 entry point when switching to AArch64. This store is on different
142 addresses, depending on the SoC.
143
Andre Przywara710c7a22023-04-05 21:30:11 +0100144config SUNXI_RVBAR_ALTERNATIVE
145 hex
146 depends on ARM64
147 default 0x08100040 if MACH_SUN50I_H616
148 default SUNXI_RVBAR_ADDRESS
149 ---help---
150 The H616 die exists in at least two variants, with one having the
151 RVBAR registers at a different address. If the SoC variant ID
152 (stored in SRAM_VER_REG[7:0]) is not 0, we need to use the
153 other address.
154 Set this alternative address to the same as the normal address
155 for all other SoCs, so the content of the SRAM_VER_REG becomes
156 irrelevant there, and we can use the same code.
157
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100158config SUNXI_A64_TIMER_ERRATUM
159 bool
160
Hans de Goedef07872b2015-04-06 20:33:34 +0200161# Note only one of these may be selected at a time! But hidden choices are
162# not supported by Kconfig
163config SUNXI_GEN_SUN4I
164 bool
165 ---help---
166 Select this for sunxi SoCs which have resets and clocks set up
167 as the original A10 (mach-sun4i).
168
169config SUNXI_GEN_SUN6I
170 bool
171 ---help---
172 Select this for sunxi SoCs which have sun6i like periphery, like
173 separate ahb reset control registers, custom pmic bus, new style
174 watchdog, etc.
175
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100176config SUN50I_GEN_H6
177 bool
178 select FIT
179 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100180 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100181 select SUPPORT_SPL
182 ---help---
183 Select this for sunxi SoCs which have H6 like peripherals, clocks
184 and memory map.
185
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800186config SUNXI_DRAM_DW
187 bool
188 ---help---
189 Select this for sunxi SoCs which uses a DRAM controller like the
190 DesignWare controller used in H3, mainly SoCs after H3, which do
191 not have official open-source DRAM initialization code, but can
192 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200193
Icenowy Zhengb2607512017-06-03 17:10:16 +0800194if SUNXI_DRAM_DW
195config SUNXI_DRAM_DW_16BIT
196 bool
197 ---help---
198 Select this for sunxi SoCs with DesignWare DRAM controller and
199 have only 16-bit memory buswidth.
200
201config SUNXI_DRAM_DW_32BIT
202 bool
203 ---help---
204 Select this for sunxi SoCs with DesignWare DRAM controller with
205 32-bit memory buswidth.
206endif
207
Andre Przywara5fb97432017-02-16 01:20:27 +0000208config MACH_SUNXI_H3_H5
209 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200210 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800211 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800212 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000213 select SUNXI_GEN_SUN6I
214 select SUPPORT_SPL
215
Icenowy Zheng14170a42018-10-25 17:23:06 +0800216# TODO: try out A80's 8GiB DRAM space
217config SUNXI_DRAM_MAX_SIZE
218 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100219 default 0x100000000 if MACH_SUN50I_H616
220 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800221 default 0x80000000
222
Ian Campbelld8e69e02014-10-24 21:20:44 +0100223choice
224 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200225 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100226
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500227config MACH_SUNIV
228 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
229 select CPU_ARM926EJS
230 select SUNXI_GEN_SUN6I
231 select SUPPORT_SPL
Andre Przywaracfacdfa2022-10-05 23:19:28 +0100232 select SKIP_LOWLEVEL_INIT_ONLY
233 select SPL_SKIP_LOWLEVEL_INIT_ONLY
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500234
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100235config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100236 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530237 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530238 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200239 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100240 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400241 imply SPL_SYS_I2C_LEGACY
242 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100243
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100244config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100245 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530246 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530247 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200248 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100249 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400250 imply SPL_SYS_I2C_LEGACY
251 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100252
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100253config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100254 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530255 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800256 select CPU_V7_HAS_NONSEC
257 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900258 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000259 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530260 select DRAM_SUN6I
Samuel Holland60d49282021-10-08 00:17:20 -0500261 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530262 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200263 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200264 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500265 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800266 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100267
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100268config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100269 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530270 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100271 select CPU_V7_HAS_NONSEC
272 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900273 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000274 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530275 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200276 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100277 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200278 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400279 imply SPL_SYS_I2C_LEGACY
280 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100281
Hans de Goedef055ed62015-04-06 20:55:39 +0200282config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100283 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530284 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800285 select CPU_V7_HAS_NONSEC
286 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900287 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530288 select DRAM_SUN8I_A23
Samuel Hollandb348efb2021-10-08 00:17:21 -0500289 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200290 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100291 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500292 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800293 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100294
Vishnu Patekar3702f142015-03-01 23:47:48 +0530295config MACH_SUN8I_A33
296 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530297 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800298 select CPU_V7_HAS_NONSEC
299 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900300 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530301 select DRAM_SUN8I_A33
Samuel Hollandb348efb2021-10-08 00:17:21 -0500302 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530303 select SUNXI_GEN_SUN6I
304 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500305 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800306 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530307
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800308config MACH_SUN8I_A83T
309 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530310 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530311 select DRAM_SUN8I_A83T
Samuel Hollandb348efb2021-10-08 00:17:21 -0500312 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800313 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200314 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800315 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800316 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500317 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800318
Jens Kuskef9770722015-11-17 15:12:58 +0100319config MACH_SUN8I_H3
320 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530321 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800322 select CPU_V7_HAS_NONSEC
323 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900324 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000325 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800326 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100327
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800328config MACH_SUN8I_R40
329 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530330 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800331 select CPU_V7_HAS_NONSEC
332 select CPU_V7_HAS_VIRT
333 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800334 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100335 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800336 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800337 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800338 select SUNXI_DRAM_DW_32BIT
Tom Rini52b2e262021-08-18 23:12:24 -0400339 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800340
Icenowy Zheng52e61882017-04-08 15:30:12 +0800341config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800342 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530343 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800344 select CPU_V7_HAS_NONSEC
345 select CPU_V7_HAS_VIRT
346 select ARCH_SUPPORT_PSCI
347 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800348 select SUNXI_DRAM_DW
349 select SUNXI_DRAM_DW_16BIT
350 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800351 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
352
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100353config MACH_SUN9I
354 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530355 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000356 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530357 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500358 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530359 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100360 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800361 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100362
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800363config MACH_SUN50I
364 bool "sun50i (Allwinner A64)"
365 select ARM64
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800366 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200367 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800368 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800369 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000370 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800371 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800372 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100373 select FIT
374 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100375 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800376
Andre Przywara5611a2d2017-02-16 01:20:28 +0000377config MACH_SUN50I_H5
378 bool "sun50i (Allwinner H5)"
379 select ARM64
380 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100381 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100382 select FIT
383 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000384
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800385config MACH_SUN50I_H6
386 bool "sun50i (Allwinner H6)"
387 select ARM64
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800388 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100389 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800390
Jernej Skrabece638e052021-01-11 21:11:46 +0100391config MACH_SUN50I_H616
392 bool "sun50i (Allwinner H616)"
393 select ARM64
394 select DRAM_SUN50I_H616
395 select SUN50I_GEN_H6
396
Ian Campbelld8e69e02014-10-24 21:20:44 +0100397endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800398
Hans de Goedef055ed62015-04-06 20:55:39 +0200399# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
400config MACH_SUN8I
401 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000402 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530403 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800404 default y if MACH_SUN8I_A23
405 default y if MACH_SUN8I_A33
406 default y if MACH_SUN8I_A83T
407 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800408 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800409 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200410
Andre Przywara06893b62017-01-02 11:48:35 +0000411config RESERVE_ALLWINNER_BOOT0_HEADER
412 bool "reserve space for Allwinner boot0 header"
413 select ENABLE_ARM_SOC_BOOT0_HOOK
414 ---help---
415 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
416 filled with magic values post build. The Allwinner provided boot0
417 blob relies on this information to load and execute U-Boot.
418 Only needed on 64-bit Allwinner boards so far when using boot0.
419
Andre Przywara46c3d992017-01-02 11:48:36 +0000420config ARM_BOOT_HOOK_RMR
421 bool
422 depends on ARM64
423 default y
424 select ENABLE_ARM_SOC_BOOT0_HOOK
425 ---help---
426 Insert some ARM32 code at the very beginning of the U-Boot binary
427 which uses an RMR register write to bring the core into AArch64 mode.
428 The very first instruction acts as a switch, since it's carefully
429 chosen to be a NOP in one mode and a branch in the other, so the
430 code would only be executed if not already in AArch64.
431 This allows both the SPL and the U-Boot proper to be entered in
432 either mode and switch to AArch64 if needed.
433
Mikhail Kalashnikov001d2f52023-06-07 01:07:44 +0100434if SUNXI_DRAM_DW || DRAM_SUN50I_H6 || DRAM_SUN50I_H616
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800435config SUNXI_DRAM_DDR3
436 bool
437
Icenowy Zhenge270a582017-06-03 17:10:20 +0800438config SUNXI_DRAM_DDR2
439 bool
440
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800441config SUNXI_DRAM_LPDDR3
442 bool
443
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800444choice
445 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800446 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
447 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800448
449config SUNXI_DRAM_DDR3_1333
450 bool "DDR3 1333"
451 select SUNXI_DRAM_DDR3
452 ---help---
453 This option is the original only supported memory type, which suits
454 many H3/H5/A64 boards available now.
455
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800456config SUNXI_DRAM_LPDDR3_STOCK
457 bool "LPDDR3 with Allwinner stock configuration"
458 select SUNXI_DRAM_LPDDR3
459 ---help---
460 This option is the LPDDR3 timing used by the stock boot0 by
461 Allwinner.
462
Andre Przywara1c7a7512019-07-15 02:27:06 +0100463config SUNXI_DRAM_H6_LPDDR3
464 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
465 select SUNXI_DRAM_LPDDR3
466 depends on DRAM_SUN50I_H6
467 ---help---
468 This option is the LPDDR3 timing used by the stock boot0 by
469 Allwinner.
470
Andre Przywara75d38d02019-07-15 02:27:08 +0100471config SUNXI_DRAM_H6_DDR3_1333
472 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
473 select SUNXI_DRAM_DDR3
474 depends on DRAM_SUN50I_H6
475 ---help---
476 This option is the DDR3 timing used by the boot0 on H6 TV boxes
477 which use a DDR3-1333 timing.
478
Mikhail Kalashnikov001d2f52023-06-07 01:07:44 +0100479config SUNXI_DRAM_H616_DDR3_1333
480 bool "DDR3-1333 boot0 timings on the H616 DRAM controller"
481 select SUNXI_DRAM_DDR3
482 depends on DRAM_SUN50I_H616
483 help
484 This option is the DDR3 timing used by the boot0 on H616 TV boxes
485 which use a DDR3-1333 timing.
486
Icenowy Zhenge270a582017-06-03 17:10:20 +0800487config SUNXI_DRAM_DDR2_V3S
488 bool "DDR2 found in V3s chip"
489 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800490 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800491 ---help---
492 This option is only for the DDR2 memory chip which is co-packaged in
493 Allwinner V3s SoC.
494
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800495endchoice
496endif
497
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800498config DRAM_TYPE
499 int "sunxi dram type"
500 depends on MACH_SUN8I_A83T
501 default 3
502 ---help---
503 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200504
Hans de Goede3aeaa282014-11-15 19:46:39 +0100505config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100506 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800507 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800508 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100509 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800510 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
511 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000512 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800513 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100514 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100515 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800516 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
517 must be a multiple of 24. For the sun9i (A80), the tested values
518 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100519
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200520if MACH_SUN5I || MACH_SUN7I
521config DRAM_MBUS_CLK
522 int "sunxi mbus clock speed"
523 default 300
524 ---help---
525 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
526
527endif
528
Hans de Goede3aeaa282014-11-15 19:46:39 +0100529config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100530 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100531 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100532 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100533 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100534 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800535 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100536 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800537 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000538 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100539 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100540 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100541
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200542config DRAM_ODT_EN
543 bool "sunxi dram odt enable"
Jernej Skrabec64712da2023-04-10 10:21:14 +0200544 depends on !MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200545 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100546 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800547 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000548 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800549 default y if MACH_SUN50I_H6
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200550 ---help---
551 Select this to enable dram odt (on die termination).
552
Hans de Goede59d9fc72015-01-17 14:24:55 +0100553if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
554config DRAM_EMR1
555 int "sunxi dram emr1 value"
556 default 0 if MACH_SUN4I
557 default 4 if MACH_SUN5I || MACH_SUN7I
558 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100559 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200560
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200561config DRAM_TPR3
562 hex "sunxi dram tpr3 value"
563 default 0
564 ---help---
565 Set the dram controller tpr3 parameter. This parameter configures
566 the delay on the command lane and also phase shifts, which are
567 applied for sampling incoming read data. The default value 0
568 means that no phase/delay adjustments are necessary. Properly
569 configuring this parameter increases reliability at high DRAM
570 clock speeds.
571
572config DRAM_DQS_GATING_DELAY
573 hex "sunxi dram dqs_gating_delay value"
574 default 0
575 ---help---
576 Set the dram controller dqs_gating_delay parmeter. Each byte
577 encodes the DQS gating delay for each byte lane. The delay
578 granularity is 1/4 cycle. For example, the value 0x05060606
579 means that the delay is 5 quarter-cycles for one lane (1.25
580 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
581 The default value 0 means autodetection. The results of hardware
582 autodetection are not very reliable and depend on the chip
583 temperature (sometimes producing different results on cold start
584 and warm reboot). But the accuracy of hardware autodetection
585 is usually good enough, unless running at really high DRAM
586 clocks speeds (up to 600MHz). If unsure, keep as 0.
587
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200588choice
589 prompt "sunxi dram timings"
590 default DRAM_TIMINGS_VENDOR_MAGIC
591 ---help---
592 Select the timings of the DDR3 chips.
593
594config DRAM_TIMINGS_VENDOR_MAGIC
595 bool "Magic vendor timings from Android"
596 ---help---
597 The same DRAM timings as in the Allwinner boot0 bootloader.
598
599config DRAM_TIMINGS_DDR3_1066F_1333H
600 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
601 ---help---
602 Use the timings of the standard JEDEC DDR3-1066F speed bin for
603 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
604 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
605 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
606 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
607 that down binning to DDR3-1066F is supported (because DDR3-1066F
608 uses a bit faster timings than DDR3-1333H).
609
610config DRAM_TIMINGS_DDR3_800E_1066G_1333J
611 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
612 ---help---
613 Use the timings of the slowest possible JEDEC speed bin for the
614 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
615 DDR3-800E, DDR3-1066G or DDR3-1333J.
616
617endchoice
618
Hans de Goede3aeaa282014-11-15 19:46:39 +0100619endif
620
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200621if MACH_SUN8I_A23
622config DRAM_ODT_CORRECTION
623 int "sunxi dram odt correction value"
624 default 0
625 ---help---
626 Set the dram odt correction value (range -255 - 255). In allwinner
627 fex files, this option is found in bits 8-15 of the u32 odt_en variable
628 in the [dram] section. When bit 31 of the odt_en variable is set
629 then the correction is negative. Usually the value for this is 0.
630endif
631
Iain Paton630df142015-03-28 10:26:38 +0000632config SYS_CLK_FREQ
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500633 default 408000000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800634 default 1008000000 if MACH_SUN4I
635 default 1008000000 if MACH_SUN5I
636 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000637 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800638 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800639 default 1008000000 if MACH_SUN8I
640 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800641 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100642 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000643
Maxime Ripard2c519412014-10-03 20:16:29 +0800644config SYS_CONFIG_NAME
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500645 default "suniv" if MACH_SUNIV
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100646 default "sun4i" if MACH_SUN4I
647 default "sun5i" if MACH_SUN5I
648 default "sun6i" if MACH_SUN6I
649 default "sun7i" if MACH_SUN7I
650 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100651 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200652 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800653 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100654 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900655
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900656config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900657 default "sunxi"
658
659config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900660 default "sunxi"
661
Andre Przywaraa2860fb2022-07-03 00:47:20 +0100662config SUNXI_MINIMUM_DRAM_MB
663 int "minimum DRAM size"
664 default 32 if MACH_SUNIV
665 default 64 if MACH_SUN8I_V3S
666 default 256
667 ---help---
668 Minimum DRAM size expected on the board. Traditionally we assumed
669 256 MB, so that U-Boot would load at 160MB. With co-packaged DRAM
670 we have smaller sizes, though, so that U-Boot's own load address and
671 the default payload addresses must be shifted down.
672 This is expected to be fixed by the SoC selection.
673
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200674config UART0_PORT_F
675 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200676 ---help---
677 Repurpose the SD card slot for getting access to the UART0 serial
678 console. Primarily useful only for low level u-boot debugging on
679 tablets, where normal UART0 is difficult to access and requires
680 device disassembly and/or soldering. As the SD card can't be used
681 at the same time, the system can be only booted in the FEL mode.
682 Only enable this if you really know what you are doing.
683
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200684config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900685 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200686 ---help---
687 Set this to enable various workarounds for old kernels, this results in
688 sub-optimal settings for newer kernels, only enable if needed.
689
Mylène Josserand147c6062017-04-02 12:59:10 +0200690config MACPWR
691 string "MAC power pin"
692 default ""
693 help
694 Set the pin used to power the MAC. This takes a string in the format
695 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
696
Samuel Holland51951052021-09-12 10:28:35 -0500697config MMC1_PINS_PH
698 bool "Pins for mmc1 are on Port H"
699 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100700 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500701 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100702
Hans de Goedeaf593e42014-10-02 20:43:50 +0200703config MMC_SUNXI_SLOT_EXTRA
704 int "mmc extra slot number"
705 default -1
706 ---help---
707 sunxi builds always enable mmc0, some boards also have a second sdcard
708 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
709 support for this.
710
Hans de Goedee7b852a2015-01-07 15:26:06 +0100711config USB0_VBUS_PIN
712 string "Vbus enable pin for usb0 (otg)"
713 default ""
714 ---help---
715 Set the Vbus enable pin for usb0 (otg). This takes a string in the
716 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
717
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100718config USB0_VBUS_DET
719 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100720 default ""
721 ---help---
722 Set the Vbus detect pin for usb0 (otg). This takes a string in the
723 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
724
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200725config USB0_ID_DET
726 string "ID detect pin for usb0 (otg)"
727 default ""
728 ---help---
729 Set the ID detect pin for usb0 (otg). This takes a string in the
730 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
731
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100732config USB1_VBUS_PIN
733 string "Vbus enable pin for usb1 (ehci0)"
734 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100735 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100736 ---help---
737 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
738 a string in the format understood by sunxi_name_to_gpio, e.g.
739 PH1 for pin 1 of port H.
740
741config USB2_VBUS_PIN
742 string "Vbus enable pin for usb2 (ehci1)"
743 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100744 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100745 ---help---
746 See USB1_VBUS_PIN help text.
747
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100748config USB3_VBUS_PIN
749 string "Vbus enable pin for usb3 (ehci2)"
750 default ""
751 ---help---
752 See USB1_VBUS_PIN help text.
753
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200754config I2C0_ENABLE
755 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800756 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200757 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200758 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200759 ---help---
760 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
761 its clock and setting up the bus. This is especially useful on devices
762 with slaves connected to the bus or with pins exposed through e.g. an
763 expansion port/header.
764
765config I2C1_ENABLE
766 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200767 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200768 ---help---
769 See I2C0_ENABLE help text.
770
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100771if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100772config R_I2C_ENABLE
773 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100774 # This is used for the pmic on H3
775 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200776 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100777 ---help---
778 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100779endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100780
Hans de Goede3ae1d132015-04-25 17:25:14 +0200781config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900782 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500783 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200784 ---help---
785 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
786
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000787config AXP_DISABLE_BOOT_ON_POWERON
788 bool "Disable device boot on power plug-in"
789 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
790 default n
791 ---help---
792 Say Y here to prevent the device from booting up because of a plug-in
793 event. When set, the device will boot into the SPL briefly to
794 determine why it was powered on, and if it was determined because of
795 a plug-in event instead of a button press event it will shut back off.
796
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800797config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900798 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800799 depends on !MACH_SUN8I_A83T
800 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800801 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800802 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800803 depends on !MACH_SUN9I
804 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100805 depends on !SUN50I_GEN_H6
Simon Glass52cb5042022-10-18 07:46:31 -0600806 select VIDEO
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000807 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800808 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200809 default y
810 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000811 Say Y here to add support for using a graphical console on the HDMI,
812 LCD or VGA output found on older sunxi devices. This will also provide
813 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100814
Hans de Goedee9544592014-12-23 23:04:35 +0100815config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900816 bool "HDMI output support"
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500817 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goedee9544592014-12-23 23:04:35 +0100818 default y
819 ---help---
820 Say Y here to add support for outputting video over HDMI.
821
Hans de Goede260f5202014-12-25 13:58:06 +0100822config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900823 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800824 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100825 ---help---
826 Say Y here to add support for outputting video over VGA.
827
Hans de Goedeac1633c2014-12-24 12:17:07 +0100828config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900829 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800830 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100831 ---help---
832 Say Y here to add support for external DACs connected to the parallel
833 LCD interface driving a VGA connector, such as found on the
834 Olimex A13 boards.
835
Hans de Goede18366f72015-01-25 15:33:07 +0100836config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900837 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100838 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100839 ---help---
840 Say Y here if you've a board which uses opendrain drivers for the vga
841 hsync and vsync signals. Opendrain drivers cannot generate steep enough
842 positive edges for a stable video output, so on boards with opendrain
843 drivers the sync signals must always be active high.
844
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800845config VIDEO_VGA_EXTERNAL_DAC_EN
846 string "LCD panel power enable pin"
847 depends on VIDEO_VGA_VIA_LCD
848 default ""
849 ---help---
850 Set the enable pin for the external VGA DAC. This takes a string in the
851 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
852
Hans de Goedec06e00e2015-08-03 19:20:26 +0200853config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900854 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800855 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200856 ---help---
857 Say Y here to add support for outputting composite video.
858
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100859config VIDEO_LCD_MODE
860 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800861 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100862 default ""
863 ---help---
864 LCD panel timing details string, leave empty if there is no LCD panel.
865 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
866 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200867 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100868
Hans de Goede481b6642015-01-13 13:21:46 +0100869config VIDEO_LCD_DCLK_PHASE
870 int "LCD panel display clock phase"
Simon Glass52cb5042022-10-18 07:46:31 -0600871 depends on VIDEO_SUNXI || VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100872 default 1
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200873 range 0 3
Hans de Goede481b6642015-01-13 13:21:46 +0100874 ---help---
Michal Suchanek5cbc3f22022-07-03 20:49:24 +0200875 Select LCD panel display clock phase shift
Hans de Goede481b6642015-01-13 13:21:46 +0100876
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100877config VIDEO_LCD_POWER
878 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800879 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100880 default ""
881 ---help---
882 Set the power enable pin for the LCD panel. This takes a string in the
883 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
884
Hans de Goedece9e3322015-02-16 17:26:41 +0100885config VIDEO_LCD_RESET
886 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800887 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100888 default ""
889 ---help---
890 Set the reset pin for the LCD panel. This takes a string in the format
891 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
892
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100893config VIDEO_LCD_BL_EN
894 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800895 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100896 default ""
897 ---help---
898 Set the backlight enable pin for the LCD panel. This takes a string in the
899 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
900 port H.
901
902config VIDEO_LCD_BL_PWM
903 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800904 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100905 default ""
906 ---help---
907 Set the backlight pwm pin for the LCD panel. This takes a string in the
908 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200909
Hans de Goede2d5d3022015-01-22 21:02:42 +0100910config VIDEO_LCD_BL_PWM_ACTIVE_LOW
911 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800912 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100913 default y
914 ---help---
915 Set this if the backlight pwm output is active low.
916
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100917config VIDEO_LCD_PANEL_I2C
918 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800919 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500920 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100921 ---help---
922 Say y here if the LCD panel needs to be configured via i2c. This
923 will add a bitbang i2c controller using gpios to talk to the LCD.
924
Samuel Holland75fe0f42021-10-08 00:17:24 -0500925config VIDEO_LCD_PANEL_I2C_NAME
926 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100927 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland8d6fe612022-04-27 15:31:24 -0500928 default "i2c"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100929 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500930 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100931
932# Note only one of these may be selected at a time! But hidden choices are
933# not supported by Kconfig
934config VIDEO_LCD_IF_PARALLEL
935 bool
936
937config VIDEO_LCD_IF_LVDS
938 bool
939
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200940config SUNXI_DE2
941 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200942
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200943config VIDEO_DE2
944 bool "Display Engine 2 video driver"
945 depends on SUNXI_DE2
Simon Glass52cb5042022-10-18 07:46:31 -0600946 select VIDEO
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200947 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100948 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800949 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200950 default y
951 ---help---
952 Say y here if you want to build DE2 video driver which is present on
953 newer SoCs. Currently only HDMI output is supported.
954
Hans de Goede797a0f52015-01-01 22:04:34 +0100955
956choice
957 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800958 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100959 ---help---
960 Select which type of LCD panel to support.
961
962config VIDEO_LCD_PANEL_PARALLEL
963 bool "Generic parallel interface LCD panel"
964 select VIDEO_LCD_IF_PARALLEL
965
966config VIDEO_LCD_PANEL_LVDS
967 bool "Generic lvds interface LCD panel"
968 select VIDEO_LCD_IF_LVDS
969
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200970config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
971 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
972 select VIDEO_LCD_SSD2828
973 select VIDEO_LCD_IF_PARALLEL
974 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200975 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
976
977config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
978 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
979 select VIDEO_LCD_ANX9804
980 select VIDEO_LCD_IF_PARALLEL
981 select VIDEO_LCD_PANEL_I2C
982 ---help---
983 Select this for eDP LCD panels with 4 lanes running at 1.62G,
984 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200985
Hans de Goede743fb9552015-01-20 09:23:36 +0100986config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
987 bool "Hitachi tx18d42vm LCD panel"
988 select VIDEO_LCD_HITACHI_TX18D42VM
989 select VIDEO_LCD_IF_LVDS
990 ---help---
991 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
992
Hans de Goede613dade2015-02-16 17:49:47 +0100993config VIDEO_LCD_TL059WV5C0
994 bool "tl059wv5c0 LCD panel"
995 select VIDEO_LCD_PANEL_I2C
996 select VIDEO_LCD_IF_PARALLEL
997 ---help---
998 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
999 Aigo M60/M608/M606 tablets.
1000
Hans de Goede797a0f52015-01-01 22:04:34 +01001001endchoice
1002
Mylène Josserand628426a2017-04-02 12:59:09 +02001003config SATAPWR
1004 string "SATA power pin"
1005 default ""
1006 help
1007 Set the pins used to power the SATA. This takes a string in the
1008 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
1009 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +01001010
Hans de Goedebf880fe2015-01-25 12:10:48 +01001011config GMAC_TX_DELAY
1012 int "GMAC Transmit Clock Delay Chain"
1013 default 0
1014 ---help---
1015 Set the GMAC Transmit Clock Delay Chain value.
1016
Hans de Goede66ab79d2015-09-13 13:02:48 +02001017config SPL_STACK_R_ADDR
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -05001018 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001019 default 0x4fe00000 if MACH_SUN4I
1020 default 0x4fe00000 if MACH_SUN5I
1021 default 0x4fe00000 if MACH_SUN6I
1022 default 0x4fe00000 if MACH_SUN7I
1023 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001024 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001025 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001026 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001027
Jagan Teki4e159f82018-02-06 22:42:56 +05301028config SPL_SPI_SUNXI
1029 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywarab2b4ff22020-12-13 20:19:43 +00001030 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || SUN50I_GEN_H6 || MACH_SUNIV
Jagan Teki4e159f82018-02-06 22:42:56 +05301031 help
1032 Enable support for SPI Flash. This option allows SPL to read from
1033 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1034 not need any extra configuration.
1035
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001036config PINE64_DT_SELECTION
1037 bool "Enable Pine64 device tree selection code"
1038 depends on MACH_SUN50I
1039 help
1040 The original Pine A64 and Pine A64+ are similar but different
1041 boards and can be differed by the DRAM size. Pine A64 has
1042 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1043 option, the device tree selection code specific to Pine64 which
1044 utilizes the DRAM size will be enabled.
1045
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001046config PINEPHONE_DT_SELECTION
1047 bool "Enable PinePhone device tree selection code"
1048 depends on MACH_SUN50I
1049 help
1050 Enable this option to automatically select the device tree for the
1051 correct PinePhone hardware revision during boot.
1052
Andre Heiderbf8c8102021-10-01 19:29:00 +01001053config BLUETOOTH_DT_DEVICE_FIXUP
1054 string "Fixup the Bluetooth controller address"
1055 default ""
1056 help
1057 This option specifies the DT compatible name of the Bluetooth
1058 controller for which to set the "local-bd-address" property.
1059 Set this option if your device ships with the Bluetooth controller
1060 default address.
1061 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1062 flipped elsewise.
1063
Samuel Holland7591a042022-03-18 00:00:45 -05001064source "board/sunxi/Kconfig"
1065
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001066endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001067
1068config CHIP_DIP_SCAN
1069 bool "Enable DIPs detection for CHIP board"
1070 select SUPPORT_EXTENSION_SCAN
1071 select W1
1072 select W1_GPIO
1073 select W1_EEPROM
1074 select W1_EEPROM_DS24XXX
1075 select CMD_EXTENSION