blob: 71a7f8dcee06799eba9ef6da82315a70a8dbbe6c [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Jagan Teki3994b1e2018-01-10 16:03:34 +05306config DRAM_SUN4I
7 bool
8 help
9 Select this dram controller driver for Sun4/5/7i platforms,
10 like A10/A13/A20.
11
Jagan Teki68d0f5f2018-03-17 00:16:36 +053012config DRAM_SUN6I
13 bool
14 help
15 Select this dram controller driver for Sun6i platforms,
16 like A31/A31s.
17
Jagan Teki318e4e52018-01-10 16:15:14 +053018config DRAM_SUN8I_A23
19 bool
20 help
21 Select this dram controller driver for Sun8i platforms,
22 for A23 SOC.
23
Jagan Tekie624d4c2018-01-10 16:17:39 +053024config DRAM_SUN8I_A33
25 bool
26 help
27 Select this dram controller driver for Sun8i platforms,
28 for A33 SOC.
29
Jagan Teki270a6f62018-01-10 16:20:26 +053030config DRAM_SUN8I_A83T
31 bool
32 help
33 Select this dram controller driver for Sun8i platforms,
34 for A83T SOC.
35
Jagan Teki6aa7f712018-03-17 00:18:01 +053036config DRAM_SUN9I
37 bool
38 help
39 Select this dram controller driver for Sun9i platforms,
40 like A80.
41
Icenowy Zheng4e287f62018-07-23 06:13:34 +080042config DRAM_SUN50I_H6
43 bool
44 help
45 Select this dram controller driver for some sun50i platforms,
46 like H6.
47
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010048config DRAM_SUN50I_H616
49 bool
50 help
51 Select this dram controller driver for some sun50i platforms,
52 like H616.
53
54if DRAM_SUN50I_H616
55config DRAM_SUN50I_H616_WRITE_LEVELING
56 bool "H616 DRAM write leveling"
57 ---help---
58 Select this when DRAM on your H616 board needs write leveling.
59
60config DRAM_SUN50I_H616_READ_CALIBRATION
61 bool "H616 DRAM read calibration"
62 ---help---
63 Select this when DRAM on your H616 board needs read calibration.
64
65config DRAM_SUN50I_H616_READ_TRAINING
66 bool "H616 DRAM read training"
67 ---help---
68 Select this when DRAM on your H616 board needs read training.
69
70config DRAM_SUN50I_H616_WRITE_TRAINING
71 bool "H616 DRAM write training"
72 ---help---
73 Select this when DRAM on your H616 board needs write training.
74
75config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
76 bool "H616 DRAM bit delay compensation"
77 ---help---
78 Select this when DRAM on your H616 board needs bit delay
79 compensation.
80
81config DRAM_SUN50I_H616_UNKNOWN_FEATURE
82 bool "H616 DRAM unknown feature"
83 ---help---
84 Select this when DRAM on your H616 board needs this unknown
85 feature.
86endif
87
Jagan Teki932f5e02018-01-11 13:21:15 +053088config SUN6I_PRCM
89 bool
90 help
91 Support for the PRCM (Power/Reset/Clock Management) unit available
92 in A31 SoC.
93
Jagan Tekifeb29272018-02-14 22:28:30 +053094config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -050095 bool
Samuel Holland388fe642021-10-08 00:17:23 -050096 select DM_PMIC if DM_I2C
97 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +053098 help
99 Select this PMIC bus access helpers for Sunxi platform PRCM or other
100 AXP family PMIC devices.
101
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800102config SUNXI_SRAM_ADDRESS
103 hex
104 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100105 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800106 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000107 ---help---
108 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
109 with the first SRAM region being located at address 0.
110 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800111 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000112
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100113config SUNXI_A64_TIMER_ERRATUM
114 bool
115
Hans de Goedef07872b2015-04-06 20:33:34 +0200116# Note only one of these may be selected at a time! But hidden choices are
117# not supported by Kconfig
118config SUNXI_GEN_SUN4I
119 bool
120 ---help---
121 Select this for sunxi SoCs which have resets and clocks set up
122 as the original A10 (mach-sun4i).
123
124config SUNXI_GEN_SUN6I
125 bool
126 ---help---
127 Select this for sunxi SoCs which have sun6i like periphery, like
128 separate ahb reset control registers, custom pmic bus, new style
129 watchdog, etc.
130
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100131config SUN50I_GEN_H6
132 bool
133 select FIT
134 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100135 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100136 select SUPPORT_SPL
137 ---help---
138 Select this for sunxi SoCs which have H6 like peripherals, clocks
139 and memory map.
140
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800141config SUNXI_DRAM_DW
142 bool
143 ---help---
144 Select this for sunxi SoCs which uses a DRAM controller like the
145 DesignWare controller used in H3, mainly SoCs after H3, which do
146 not have official open-source DRAM initialization code, but can
147 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200148
Icenowy Zhengb2607512017-06-03 17:10:16 +0800149if SUNXI_DRAM_DW
150config SUNXI_DRAM_DW_16BIT
151 bool
152 ---help---
153 Select this for sunxi SoCs with DesignWare DRAM controller and
154 have only 16-bit memory buswidth.
155
156config SUNXI_DRAM_DW_32BIT
157 bool
158 ---help---
159 Select this for sunxi SoCs with DesignWare DRAM controller with
160 32-bit memory buswidth.
161endif
162
Andre Przywara5fb97432017-02-16 01:20:27 +0000163config MACH_SUNXI_H3_H5
164 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530165 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200166 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800167 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800168 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000169 select SUNXI_GEN_SUN6I
170 select SUPPORT_SPL
171
Icenowy Zheng14170a42018-10-25 17:23:06 +0800172# TODO: try out A80's 8GiB DRAM space
173config SUNXI_DRAM_MAX_SIZE
174 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100175 default 0x100000000 if MACH_SUN50I_H616
176 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800177 default 0x80000000
178
Ian Campbelld8e69e02014-10-24 21:20:44 +0100179choice
180 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200181 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100182
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500183config MACH_SUNIV
184 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
185 select CPU_ARM926EJS
186 select SUNXI_GEN_SUN6I
187 select SUPPORT_SPL
188
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100189config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100190 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530191 select CPU_V7A
Jagan Teki137fc752018-05-07 13:03:38 +0530192 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530193 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200194 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100195 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400196 imply SPL_SYS_I2C_LEGACY
197 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100198
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100199config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100200 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530201 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530202 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530203 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200204 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100205 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400206 imply SPL_SYS_I2C_LEGACY
207 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100208
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100209config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100210 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530211 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800212 select CPU_V7_HAS_NONSEC
213 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900214 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000215 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530216 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530217 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500218 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530219 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200220 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200221 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500222 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800223 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100224
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100225config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100226 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530227 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100228 select CPU_V7_HAS_NONSEC
229 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900230 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000231 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530232 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530233 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200234 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100235 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200236 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400237 imply SPL_SYS_I2C_LEGACY
238 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100239
Hans de Goedef055ed62015-04-06 20:55:39 +0200240config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100241 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530242 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800243 select CPU_V7_HAS_NONSEC
244 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900245 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530246 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530247 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500248 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200249 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100250 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500251 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800252 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100253
Vishnu Patekar3702f142015-03-01 23:47:48 +0530254config MACH_SUN8I_A33
255 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530256 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800257 select CPU_V7_HAS_NONSEC
258 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900259 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530260 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530261 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500262 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530263 select SUNXI_GEN_SUN6I
264 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500265 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800266 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530267
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800268config MACH_SUN8I_A83T
269 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530270 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530271 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530272 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500273 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800274 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200275 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800276 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800277 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500278 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800279
Jens Kuskef9770722015-11-17 15:12:58 +0100280config MACH_SUN8I_H3
281 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530282 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800283 select CPU_V7_HAS_NONSEC
284 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900285 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000286 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800287 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100288
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800289config MACH_SUN8I_R40
290 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530291 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800292 select CPU_V7_HAS_NONSEC
293 select CPU_V7_HAS_VIRT
294 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800295 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100296 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800297 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800298 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800299 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000300 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400301 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800302
Icenowy Zheng52e61882017-04-08 15:30:12 +0800303config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800304 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530305 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800306 select CPU_V7_HAS_NONSEC
307 select CPU_V7_HAS_VIRT
308 select ARCH_SUPPORT_PSCI
309 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800310 select SUNXI_DRAM_DW
311 select SUNXI_DRAM_DW_16BIT
312 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800313 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
314
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100315config MACH_SUN9I
316 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530317 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000318 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530319 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500320 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530321 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100322 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800323 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100324
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800325config MACH_SUN50I
326 bool "sun50i (Allwinner A64)"
327 select ARM64
Jagan Teki137fc752018-05-07 13:03:38 +0530328 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800329 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200330 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800331 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800332 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000333 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800334 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800335 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100336 select FIT
337 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100338 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800339
Andre Przywara5611a2d2017-02-16 01:20:28 +0000340config MACH_SUN50I_H5
341 bool "sun50i (Allwinner H5)"
342 select ARM64
343 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100344 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100345 select FIT
346 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000347
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800348config MACH_SUN50I_H6
349 bool "sun50i (Allwinner H6)"
350 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100351 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800352 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100353 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800354
Jernej Skrabece638e052021-01-11 21:11:46 +0100355config MACH_SUN50I_H616
356 bool "sun50i (Allwinner H616)"
357 select ARM64
358 select DRAM_SUN50I_H616
359 select SUN50I_GEN_H6
360
Ian Campbelld8e69e02014-10-24 21:20:44 +0100361endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800362
Hans de Goedef055ed62015-04-06 20:55:39 +0200363# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
364config MACH_SUN8I
365 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000366 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530367 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800368 default y if MACH_SUN8I_A23
369 default y if MACH_SUN8I_A33
370 default y if MACH_SUN8I_A83T
371 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800372 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800373 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200374
Andre Przywara06893b62017-01-02 11:48:35 +0000375config RESERVE_ALLWINNER_BOOT0_HEADER
376 bool "reserve space for Allwinner boot0 header"
377 select ENABLE_ARM_SOC_BOOT0_HOOK
378 ---help---
379 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
380 filled with magic values post build. The Allwinner provided boot0
381 blob relies on this information to load and execute U-Boot.
382 Only needed on 64-bit Allwinner boards so far when using boot0.
383
Andre Przywara46c3d992017-01-02 11:48:36 +0000384config ARM_BOOT_HOOK_RMR
385 bool
386 depends on ARM64
387 default y
388 select ENABLE_ARM_SOC_BOOT0_HOOK
389 ---help---
390 Insert some ARM32 code at the very beginning of the U-Boot binary
391 which uses an RMR register write to bring the core into AArch64 mode.
392 The very first instruction acts as a switch, since it's carefully
393 chosen to be a NOP in one mode and a branch in the other, so the
394 code would only be executed if not already in AArch64.
395 This allows both the SPL and the U-Boot proper to be entered in
396 either mode and switch to AArch64 if needed.
397
Andre Przywara1c7a7512019-07-15 02:27:06 +0100398if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800399config SUNXI_DRAM_DDR3
400 bool
401
Icenowy Zhenge270a582017-06-03 17:10:20 +0800402config SUNXI_DRAM_DDR2
403 bool
404
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800405config SUNXI_DRAM_LPDDR3
406 bool
407
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800408choice
409 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800410 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
411 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800412
413config SUNXI_DRAM_DDR3_1333
414 bool "DDR3 1333"
415 select SUNXI_DRAM_DDR3
416 ---help---
417 This option is the original only supported memory type, which suits
418 many H3/H5/A64 boards available now.
419
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800420config SUNXI_DRAM_LPDDR3_STOCK
421 bool "LPDDR3 with Allwinner stock configuration"
422 select SUNXI_DRAM_LPDDR3
423 ---help---
424 This option is the LPDDR3 timing used by the stock boot0 by
425 Allwinner.
426
Andre Przywara1c7a7512019-07-15 02:27:06 +0100427config SUNXI_DRAM_H6_LPDDR3
428 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
429 select SUNXI_DRAM_LPDDR3
430 depends on DRAM_SUN50I_H6
431 ---help---
432 This option is the LPDDR3 timing used by the stock boot0 by
433 Allwinner.
434
Andre Przywara75d38d02019-07-15 02:27:08 +0100435config SUNXI_DRAM_H6_DDR3_1333
436 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
437 select SUNXI_DRAM_DDR3
438 depends on DRAM_SUN50I_H6
439 ---help---
440 This option is the DDR3 timing used by the boot0 on H6 TV boxes
441 which use a DDR3-1333 timing.
442
Icenowy Zhenge270a582017-06-03 17:10:20 +0800443config SUNXI_DRAM_DDR2_V3S
444 bool "DDR2 found in V3s chip"
445 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800446 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800447 ---help---
448 This option is only for the DDR2 memory chip which is co-packaged in
449 Allwinner V3s SoC.
450
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800451endchoice
452endif
453
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800454config DRAM_TYPE
455 int "sunxi dram type"
456 depends on MACH_SUN8I_A83T
457 default 3
458 ---help---
459 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200460
Hans de Goede3aeaa282014-11-15 19:46:39 +0100461config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100462 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800463 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800464 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100465 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800466 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
467 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000468 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800469 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100470 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100471 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800472 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
473 must be a multiple of 24. For the sun9i (A80), the tested values
474 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100475
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200476if MACH_SUN5I || MACH_SUN7I
477config DRAM_MBUS_CLK
478 int "sunxi mbus clock speed"
479 default 300
480 ---help---
481 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
482
483endif
484
Hans de Goede3aeaa282014-11-15 19:46:39 +0100485config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100486 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100487 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100488 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100489 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100490 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800491 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100492 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800493 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000494 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100495 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100496 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100497
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200498config DRAM_ODT_EN
499 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200500 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100501 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800502 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000503 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800504 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100505 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200506 ---help---
507 Select this to enable dram odt (on die termination).
508
Hans de Goede59d9fc72015-01-17 14:24:55 +0100509if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
510config DRAM_EMR1
511 int "sunxi dram emr1 value"
512 default 0 if MACH_SUN4I
513 default 4 if MACH_SUN5I || MACH_SUN7I
514 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100515 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200516
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200517config DRAM_TPR3
518 hex "sunxi dram tpr3 value"
519 default 0
520 ---help---
521 Set the dram controller tpr3 parameter. This parameter configures
522 the delay on the command lane and also phase shifts, which are
523 applied for sampling incoming read data. The default value 0
524 means that no phase/delay adjustments are necessary. Properly
525 configuring this parameter increases reliability at high DRAM
526 clock speeds.
527
528config DRAM_DQS_GATING_DELAY
529 hex "sunxi dram dqs_gating_delay value"
530 default 0
531 ---help---
532 Set the dram controller dqs_gating_delay parmeter. Each byte
533 encodes the DQS gating delay for each byte lane. The delay
534 granularity is 1/4 cycle. For example, the value 0x05060606
535 means that the delay is 5 quarter-cycles for one lane (1.25
536 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
537 The default value 0 means autodetection. The results of hardware
538 autodetection are not very reliable and depend on the chip
539 temperature (sometimes producing different results on cold start
540 and warm reboot). But the accuracy of hardware autodetection
541 is usually good enough, unless running at really high DRAM
542 clocks speeds (up to 600MHz). If unsure, keep as 0.
543
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200544choice
545 prompt "sunxi dram timings"
546 default DRAM_TIMINGS_VENDOR_MAGIC
547 ---help---
548 Select the timings of the DDR3 chips.
549
550config DRAM_TIMINGS_VENDOR_MAGIC
551 bool "Magic vendor timings from Android"
552 ---help---
553 The same DRAM timings as in the Allwinner boot0 bootloader.
554
555config DRAM_TIMINGS_DDR3_1066F_1333H
556 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
557 ---help---
558 Use the timings of the standard JEDEC DDR3-1066F speed bin for
559 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
560 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
561 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
562 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
563 that down binning to DDR3-1066F is supported (because DDR3-1066F
564 uses a bit faster timings than DDR3-1333H).
565
566config DRAM_TIMINGS_DDR3_800E_1066G_1333J
567 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
568 ---help---
569 Use the timings of the slowest possible JEDEC speed bin for the
570 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
571 DDR3-800E, DDR3-1066G or DDR3-1333J.
572
573endchoice
574
Hans de Goede3aeaa282014-11-15 19:46:39 +0100575endif
576
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200577if MACH_SUN8I_A23
578config DRAM_ODT_CORRECTION
579 int "sunxi dram odt correction value"
580 default 0
581 ---help---
582 Set the dram odt correction value (range -255 - 255). In allwinner
583 fex files, this option is found in bits 8-15 of the u32 odt_en variable
584 in the [dram] section. When bit 31 of the odt_en variable is set
585 then the correction is negative. Usually the value for this is 0.
586endif
587
Iain Paton630df142015-03-28 10:26:38 +0000588config SYS_CLK_FREQ
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500589 default 408000000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800590 default 1008000000 if MACH_SUN4I
591 default 1008000000 if MACH_SUN5I
592 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000593 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800594 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800595 default 1008000000 if MACH_SUN8I
596 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800597 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100598 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000599
Maxime Ripard2c519412014-10-03 20:16:29 +0800600config SYS_CONFIG_NAME
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500601 default "suniv" if MACH_SUNIV
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100602 default "sun4i" if MACH_SUN4I
603 default "sun5i" if MACH_SUN5I
604 default "sun6i" if MACH_SUN6I
605 default "sun7i" if MACH_SUN7I
606 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100607 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200608 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800609 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100610 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900611
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900612config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900613 default "sunxi"
614
615config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900616 default "sunxi"
617
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200618config UART0_PORT_F
619 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200620 ---help---
621 Repurpose the SD card slot for getting access to the UART0 serial
622 console. Primarily useful only for low level u-boot debugging on
623 tablets, where normal UART0 is difficult to access and requires
624 device disassembly and/or soldering. As the SD card can't be used
625 at the same time, the system can be only booted in the FEL mode.
626 Only enable this if you really know what you are doing.
627
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200628config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900629 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200630 ---help---
631 Set this to enable various workarounds for old kernels, this results in
632 sub-optimal settings for newer kernels, only enable if needed.
633
Mylène Josserand147c6062017-04-02 12:59:10 +0200634config MACPWR
635 string "MAC power pin"
636 default ""
637 help
638 Set the pin used to power the MAC. This takes a string in the format
639 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
640
Hans de Goede7412ef82014-10-02 20:29:26 +0200641config MMC0_CD_PIN
642 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000643 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200644 default ""
645 ---help---
646 Set the card detect pin for mmc0, leave empty to not use cd. This
647 takes a string in the format understood by sunxi_name_to_gpio, e.g.
648 PH1 for pin 1 of port H.
649
650config MMC1_CD_PIN
651 string "Card detect pin for mmc1"
652 default ""
653 ---help---
654 See MMC0_CD_PIN help text.
655
656config MMC2_CD_PIN
657 string "Card detect pin for mmc2"
658 default ""
659 ---help---
660 See MMC0_CD_PIN help text.
661
662config MMC3_CD_PIN
663 string "Card detect pin for mmc3"
664 default ""
665 ---help---
666 See MMC0_CD_PIN help text.
667
Samuel Holland51951052021-09-12 10:28:35 -0500668config MMC1_PINS_PH
669 bool "Pins for mmc1 are on Port H"
670 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100671 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500672 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100673
Hans de Goedeaf593e42014-10-02 20:43:50 +0200674config MMC_SUNXI_SLOT_EXTRA
675 int "mmc extra slot number"
676 default -1
677 ---help---
678 sunxi builds always enable mmc0, some boards also have a second sdcard
679 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
680 support for this.
681
Hans de Goede99c9fb02016-04-01 22:39:26 +0200682config INITIAL_USB_SCAN_DELAY
683 int "delay initial usb scan by x ms to allow builtin devices to init"
684 default 0
685 ---help---
686 Some boards have on board usb devices which need longer than the
687 USB spec's 1 second to connect from board powerup. Set this config
688 option to a non 0 value to add an extra delay before the first usb
689 bus scan.
690
Hans de Goedee7b852a2015-01-07 15:26:06 +0100691config USB0_VBUS_PIN
692 string "Vbus enable pin for usb0 (otg)"
693 default ""
694 ---help---
695 Set the Vbus enable pin for usb0 (otg). This takes a string in the
696 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
697
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100698config USB0_VBUS_DET
699 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100700 default ""
701 ---help---
702 Set the Vbus detect pin for usb0 (otg). This takes a string in the
703 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
704
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200705config USB0_ID_DET
706 string "ID detect pin for usb0 (otg)"
707 default ""
708 ---help---
709 Set the ID detect pin for usb0 (otg). This takes a string in the
710 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
711
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100712config USB1_VBUS_PIN
713 string "Vbus enable pin for usb1 (ehci0)"
714 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100715 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100716 ---help---
717 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
718 a string in the format understood by sunxi_name_to_gpio, e.g.
719 PH1 for pin 1 of port H.
720
721config USB2_VBUS_PIN
722 string "Vbus enable pin for usb2 (ehci1)"
723 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100724 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100725 ---help---
726 See USB1_VBUS_PIN help text.
727
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100728config USB3_VBUS_PIN
729 string "Vbus enable pin for usb3 (ehci2)"
730 default ""
731 ---help---
732 See USB1_VBUS_PIN help text.
733
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200734config I2C0_ENABLE
735 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800736 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200737 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200738 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200739 ---help---
740 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
741 its clock and setting up the bus. This is especially useful on devices
742 with slaves connected to the bus or with pins exposed through e.g. an
743 expansion port/header.
744
745config I2C1_ENABLE
746 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200747 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200748 ---help---
749 See I2C0_ENABLE help text.
750
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100751if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100752config R_I2C_ENABLE
753 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100754 # This is used for the pmic on H3
755 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200756 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100757 ---help---
758 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100759endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100760
Hans de Goede3ae1d132015-04-25 17:25:14 +0200761config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900762 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500763 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200764 ---help---
765 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
766
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000767config AXP_DISABLE_BOOT_ON_POWERON
768 bool "Disable device boot on power plug-in"
769 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
770 default n
771 ---help---
772 Say Y here to prevent the device from booting up because of a plug-in
773 event. When set, the device will boot into the SPL briefly to
774 determine why it was powered on, and if it was determined because of
775 a plug-in event instead of a button press event it will shut back off.
776
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800777config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900778 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800779 depends on !MACH_SUN8I_A83T
780 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800781 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800782 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800783 depends on !MACH_SUN9I
784 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100785 depends on !SUN50I_GEN_H6
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000786 select DM_VIDEO
787 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800788 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200789 default y
790 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000791 Say Y here to add support for using a graphical console on the HDMI,
792 LCD or VGA output found on older sunxi devices. This will also provide
793 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100794
Hans de Goedee9544592014-12-23 23:04:35 +0100795config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900796 bool "HDMI output support"
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500797 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goedee9544592014-12-23 23:04:35 +0100798 default y
799 ---help---
800 Say Y here to add support for outputting video over HDMI.
801
Hans de Goede260f5202014-12-25 13:58:06 +0100802config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900803 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800804 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100805 ---help---
806 Say Y here to add support for outputting video over VGA.
807
Hans de Goedeac1633c2014-12-24 12:17:07 +0100808config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900809 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800810 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100811 ---help---
812 Say Y here to add support for external DACs connected to the parallel
813 LCD interface driving a VGA connector, such as found on the
814 Olimex A13 boards.
815
Hans de Goede18366f72015-01-25 15:33:07 +0100816config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900817 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100818 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100819 ---help---
820 Say Y here if you've a board which uses opendrain drivers for the vga
821 hsync and vsync signals. Opendrain drivers cannot generate steep enough
822 positive edges for a stable video output, so on boards with opendrain
823 drivers the sync signals must always be active high.
824
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800825config VIDEO_VGA_EXTERNAL_DAC_EN
826 string "LCD panel power enable pin"
827 depends on VIDEO_VGA_VIA_LCD
828 default ""
829 ---help---
830 Set the enable pin for the external VGA DAC. This takes a string in the
831 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
832
Hans de Goedec06e00e2015-08-03 19:20:26 +0200833config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900834 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800835 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200836 ---help---
837 Say Y here to add support for outputting composite video.
838
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100839config VIDEO_LCD_MODE
840 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800841 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100842 default ""
843 ---help---
844 LCD panel timing details string, leave empty if there is no LCD panel.
845 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
846 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200847 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100848
Hans de Goede481b6642015-01-13 13:21:46 +0100849config VIDEO_LCD_DCLK_PHASE
850 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700851 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100852 default 1
853 ---help---
854 Select LCD panel display clock phase shift, range 0-3.
855
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100856config VIDEO_LCD_POWER
857 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800858 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100859 default ""
860 ---help---
861 Set the power enable pin for the LCD panel. This takes a string in the
862 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
863
Hans de Goedece9e3322015-02-16 17:26:41 +0100864config VIDEO_LCD_RESET
865 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800866 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100867 default ""
868 ---help---
869 Set the reset pin for the LCD panel. This takes a string in the format
870 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
871
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100872config VIDEO_LCD_BL_EN
873 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800874 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100875 default ""
876 ---help---
877 Set the backlight enable pin for the LCD panel. This takes a string in the
878 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
879 port H.
880
881config VIDEO_LCD_BL_PWM
882 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800883 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100884 default ""
885 ---help---
886 Set the backlight pwm pin for the LCD panel. This takes a string in the
887 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200888
Hans de Goede2d5d3022015-01-22 21:02:42 +0100889config VIDEO_LCD_BL_PWM_ACTIVE_LOW
890 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800891 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100892 default y
893 ---help---
894 Set this if the backlight pwm output is active low.
895
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100896config VIDEO_LCD_PANEL_I2C
897 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800898 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500899 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100900 ---help---
901 Say y here if the LCD panel needs to be configured via i2c. This
902 will add a bitbang i2c controller using gpios to talk to the LCD.
903
Samuel Holland75fe0f42021-10-08 00:17:24 -0500904config VIDEO_LCD_PANEL_I2C_NAME
905 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100906 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland8d6fe612022-04-27 15:31:24 -0500907 default "i2c"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100908 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500909 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100910
911# Note only one of these may be selected at a time! But hidden choices are
912# not supported by Kconfig
913config VIDEO_LCD_IF_PARALLEL
914 bool
915
916config VIDEO_LCD_IF_LVDS
917 bool
918
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200919config SUNXI_DE2
920 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200921
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200922config VIDEO_DE2
923 bool "Display Engine 2 video driver"
924 depends on SUNXI_DE2
925 select DM_VIDEO
926 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100927 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800928 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200929 default y
930 ---help---
931 Say y here if you want to build DE2 video driver which is present on
932 newer SoCs. Currently only HDMI output is supported.
933
Hans de Goede797a0f52015-01-01 22:04:34 +0100934
935choice
936 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800937 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100938 ---help---
939 Select which type of LCD panel to support.
940
941config VIDEO_LCD_PANEL_PARALLEL
942 bool "Generic parallel interface LCD panel"
943 select VIDEO_LCD_IF_PARALLEL
944
945config VIDEO_LCD_PANEL_LVDS
946 bool "Generic lvds interface LCD panel"
947 select VIDEO_LCD_IF_LVDS
948
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200949config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
950 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
951 select VIDEO_LCD_SSD2828
952 select VIDEO_LCD_IF_PARALLEL
953 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200954 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
955
956config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
957 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
958 select VIDEO_LCD_ANX9804
959 select VIDEO_LCD_IF_PARALLEL
960 select VIDEO_LCD_PANEL_I2C
961 ---help---
962 Select this for eDP LCD panels with 4 lanes running at 1.62G,
963 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200964
Hans de Goede743fb9552015-01-20 09:23:36 +0100965config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
966 bool "Hitachi tx18d42vm LCD panel"
967 select VIDEO_LCD_HITACHI_TX18D42VM
968 select VIDEO_LCD_IF_LVDS
969 ---help---
970 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
971
Hans de Goede613dade2015-02-16 17:49:47 +0100972config VIDEO_LCD_TL059WV5C0
973 bool "tl059wv5c0 LCD panel"
974 select VIDEO_LCD_PANEL_I2C
975 select VIDEO_LCD_IF_PARALLEL
976 ---help---
977 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
978 Aigo M60/M608/M606 tablets.
979
Hans de Goede797a0f52015-01-01 22:04:34 +0100980endchoice
981
Mylène Josserand628426a2017-04-02 12:59:09 +0200982config SATAPWR
983 string "SATA power pin"
984 default ""
985 help
986 Set the pins used to power the SATA. This takes a string in the
987 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
988 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100989
Hans de Goedebf880fe2015-01-25 12:10:48 +0100990config GMAC_TX_DELAY
991 int "GMAC Transmit Clock Delay Chain"
992 default 0
993 ---help---
994 Set the GMAC Transmit Clock Delay Chain value.
995
Hans de Goede66ab79d2015-09-13 13:02:48 +0200996config SPL_STACK_R_ADDR
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500997 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800998 default 0x4fe00000 if MACH_SUN4I
999 default 0x4fe00000 if MACH_SUN5I
1000 default 0x4fe00000 if MACH_SUN6I
1001 default 0x4fe00000 if MACH_SUN7I
1002 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001003 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001004 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001005 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001006
Jagan Teki4e159f82018-02-06 22:42:56 +05301007config SPL_SPI_SUNXI
1008 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Jesse Taubea8464a12022-02-11 19:32:35 -05001009 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6 || MACH_SUNIV
Jagan Teki4e159f82018-02-06 22:42:56 +05301010 help
1011 Enable support for SPI Flash. This option allows SPL to read from
1012 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1013 not need any extra configuration.
1014
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001015config PINE64_DT_SELECTION
1016 bool "Enable Pine64 device tree selection code"
1017 depends on MACH_SUN50I
1018 help
1019 The original Pine A64 and Pine A64+ are similar but different
1020 boards and can be differed by the DRAM size. Pine A64 has
1021 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1022 option, the device tree selection code specific to Pine64 which
1023 utilizes the DRAM size will be enabled.
1024
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001025config PINEPHONE_DT_SELECTION
1026 bool "Enable PinePhone device tree selection code"
1027 depends on MACH_SUN50I
1028 help
1029 Enable this option to automatically select the device tree for the
1030 correct PinePhone hardware revision during boot.
1031
Andre Heiderbf8c8102021-10-01 19:29:00 +01001032config BLUETOOTH_DT_DEVICE_FIXUP
1033 string "Fixup the Bluetooth controller address"
1034 default ""
1035 help
1036 This option specifies the DT compatible name of the Bluetooth
1037 controller for which to set the "local-bd-address" property.
1038 Set this option if your device ships with the Bluetooth controller
1039 default address.
1040 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1041 flipped elsewise.
1042
Samuel Holland7591a042022-03-18 00:00:45 -05001043source "board/sunxi/Kconfig"
1044
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001045endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001046
1047config CHIP_DIP_SCAN
1048 bool "Enable DIPs detection for CHIP board"
1049 select SUPPORT_EXTENSION_SCAN
1050 select W1
1051 select W1_GPIO
1052 select W1_EEPROM
1053 select W1_EEPROM_DS24XXX
1054 select CMD_EXTENSION