blob: 134e579f39de401ba9693e0ec8abc7de3c34397d [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of_device.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
developer3f28d382023-03-07 16:06:30 +080012#include <linux/of_address.h>
developerfd40db22021-04-29 10:08:25 +080013#include <linux/mfd/syscon.h>
14#include <linux/regmap.h>
15#include <linux/clk.h>
16#include <linux/pm_runtime.h>
17#include <linux/if_vlan.h>
18#include <linux/reset.h>
19#include <linux/tcp.h>
20#include <linux/interrupt.h>
21#include <linux/pinctrl/devinfo.h>
22#include <linux/phylink.h>
developera2613e62022-07-01 18:29:37 +080023#include <linux/gpio/consumer.h>
developerfd40db22021-04-29 10:08:25 +080024#include <net/dsa.h>
25
26#include "mtk_eth_soc.h"
27#include "mtk_eth_dbg.h"
developer8051e042022-04-08 13:26:36 +080028#include "mtk_eth_reset.h"
developerfd40db22021-04-29 10:08:25 +080029
30#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
31#include "mtk_hnat/nf_hnat_mtk.h"
32#endif
33
developer75e4dad2022-11-16 15:17:14 +080034#if defined(CONFIG_XFRM_OFFLOAD)
35#include <crypto/sha.h>
36#include <net/xfrm.h>
37#include "mtk_ipsec.h"
38#endif
39
developerfd40db22021-04-29 10:08:25 +080040static int mtk_msg_level = -1;
developer8051e042022-04-08 13:26:36 +080041atomic_t reset_lock = ATOMIC_INIT(0);
42atomic_t force = ATOMIC_INIT(0);
developer82eae452023-02-13 10:04:09 +080043atomic_t reset_pending = ATOMIC_INIT(0);
developer8051e042022-04-08 13:26:36 +080044
developerfd40db22021-04-29 10:08:25 +080045module_param_named(msg_level, mtk_msg_level, int, 0);
46MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
developer8051e042022-04-08 13:26:36 +080047DECLARE_COMPLETION(wait_ser_done);
developerfd40db22021-04-29 10:08:25 +080048
49#define MTK_ETHTOOL_STAT(x) { #x, \
50 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
51
developer68ce74f2023-01-03 16:11:57 +080052static const struct mtk_reg_map mtk_reg_map = {
53 .tx_irq_mask = 0x1a1c,
54 .tx_irq_status = 0x1a18,
55 .pdma = {
56 .rx_ptr = 0x0900,
57 .rx_cnt_cfg = 0x0904,
58 .pcrx_ptr = 0x0908,
59 .glo_cfg = 0x0a04,
60 .rst_idx = 0x0a08,
61 .delay_irq = 0x0a0c,
62 .irq_status = 0x0a20,
63 .irq_mask = 0x0a28,
64 .int_grp = 0x0a50,
65 .int_grp2 = 0x0a54,
66 },
67 .qdma = {
68 .qtx_cfg = 0x1800,
69 .qtx_sch = 0x1804,
70 .rx_ptr = 0x1900,
71 .rx_cnt_cfg = 0x1904,
72 .qcrx_ptr = 0x1908,
73 .glo_cfg = 0x1a04,
74 .rst_idx = 0x1a08,
75 .delay_irq = 0x1a0c,
76 .fc_th = 0x1a10,
77 .tx_sch_rate = 0x1a14,
78 .int_grp = 0x1a20,
79 .int_grp2 = 0x1a24,
80 .hred2 = 0x1a44,
81 .ctx_ptr = 0x1b00,
82 .dtx_ptr = 0x1b04,
83 .crx_ptr = 0x1b10,
84 .drx_ptr = 0x1b14,
85 .fq_head = 0x1b20,
86 .fq_tail = 0x1b24,
87 .fq_count = 0x1b28,
88 .fq_blen = 0x1b2c,
89 },
90 .gdm1_cnt = 0x2400,
91 .gdma_to_ppe0 = 0x4444,
92 .ppe_base = {
93 [0] = 0x0c00,
94 },
95 .wdma_base = {
96 [0] = 0x2800,
97 [1] = 0x2c00,
98 },
99};
100
101static const struct mtk_reg_map mt7628_reg_map = {
102 .tx_irq_mask = 0x0a28,
103 .tx_irq_status = 0x0a20,
104 .pdma = {
105 .rx_ptr = 0x0900,
106 .rx_cnt_cfg = 0x0904,
107 .pcrx_ptr = 0x0908,
108 .glo_cfg = 0x0a04,
109 .rst_idx = 0x0a08,
110 .delay_irq = 0x0a0c,
111 .irq_status = 0x0a20,
112 .irq_mask = 0x0a28,
113 .int_grp = 0x0a50,
114 .int_grp2 = 0x0a54,
115 },
116};
117
118static const struct mtk_reg_map mt7986_reg_map = {
119 .tx_irq_mask = 0x461c,
120 .tx_irq_status = 0x4618,
121 .pdma = {
developer8ecd51b2023-03-13 11:28:28 +0800122 .rx_ptr = 0x4100,
123 .rx_cnt_cfg = 0x4104,
124 .pcrx_ptr = 0x4108,
125 .glo_cfg = 0x4204,
126 .rst_idx = 0x4208,
127 .delay_irq = 0x420c,
128 .irq_status = 0x4220,
129 .irq_mask = 0x4228,
130 .int_grp = 0x4250,
131 .int_grp2 = 0x4254,
developer68ce74f2023-01-03 16:11:57 +0800132 },
133 .qdma = {
134 .qtx_cfg = 0x4400,
135 .qtx_sch = 0x4404,
136 .rx_ptr = 0x4500,
137 .rx_cnt_cfg = 0x4504,
138 .qcrx_ptr = 0x4508,
139 .glo_cfg = 0x4604,
140 .rst_idx = 0x4608,
141 .delay_irq = 0x460c,
142 .fc_th = 0x4610,
143 .int_grp = 0x4620,
144 .int_grp2 = 0x4624,
145 .hred2 = 0x4644,
146 .ctx_ptr = 0x4700,
147 .dtx_ptr = 0x4704,
148 .crx_ptr = 0x4710,
149 .drx_ptr = 0x4714,
150 .fq_head = 0x4720,
151 .fq_tail = 0x4724,
152 .fq_count = 0x4728,
153 .fq_blen = 0x472c,
154 .tx_sch_rate = 0x4798,
155 },
156 .gdm1_cnt = 0x1c00,
157 .gdma_to_ppe0 = 0x3333,
158 .ppe_base = {
159 [0] = 0x2000,
160 [1] = 0x2400,
161 },
162 .wdma_base = {
163 [0] = 0x4800,
164 [1] = 0x4c00,
165 },
166};
167
168static const struct mtk_reg_map mt7988_reg_map = {
169 .tx_irq_mask = 0x461c,
170 .tx_irq_status = 0x4618,
171 .pdma = {
172 .rx_ptr = 0x6900,
173 .rx_cnt_cfg = 0x6904,
174 .pcrx_ptr = 0x6908,
175 .glo_cfg = 0x6a04,
176 .rst_idx = 0x6a08,
177 .delay_irq = 0x6a0c,
178 .irq_status = 0x6a20,
179 .irq_mask = 0x6a28,
180 .int_grp = 0x6a50,
181 .int_grp2 = 0x6a54,
182 },
183 .qdma = {
184 .qtx_cfg = 0x4400,
185 .qtx_sch = 0x4404,
186 .rx_ptr = 0x4500,
187 .rx_cnt_cfg = 0x4504,
188 .qcrx_ptr = 0x4508,
189 .glo_cfg = 0x4604,
190 .rst_idx = 0x4608,
191 .delay_irq = 0x460c,
192 .fc_th = 0x4610,
193 .int_grp = 0x4620,
194 .int_grp2 = 0x4624,
195 .hred2 = 0x4644,
196 .ctx_ptr = 0x4700,
197 .dtx_ptr = 0x4704,
198 .crx_ptr = 0x4710,
199 .drx_ptr = 0x4714,
200 .fq_head = 0x4720,
201 .fq_tail = 0x4724,
202 .fq_count = 0x4728,
203 .fq_blen = 0x472c,
204 .tx_sch_rate = 0x4798,
205 },
206 .gdm1_cnt = 0x1c00,
207 .gdma_to_ppe0 = 0x3333,
208 .ppe_base = {
209 [0] = 0x2000,
210 [1] = 0x2400,
211 [2] = 0x2c00,
212 },
213 .wdma_base = {
214 [0] = 0x4800,
215 [1] = 0x4c00,
216 [2] = 0x5000,
217 },
218};
219
developerfd40db22021-04-29 10:08:25 +0800220/* strings used by ethtool */
221static const struct mtk_ethtool_stats {
222 char str[ETH_GSTRING_LEN];
223 u32 offset;
224} mtk_ethtool_stats[] = {
225 MTK_ETHTOOL_STAT(tx_bytes),
226 MTK_ETHTOOL_STAT(tx_packets),
227 MTK_ETHTOOL_STAT(tx_skip),
228 MTK_ETHTOOL_STAT(tx_collisions),
229 MTK_ETHTOOL_STAT(rx_bytes),
230 MTK_ETHTOOL_STAT(rx_packets),
231 MTK_ETHTOOL_STAT(rx_overflow),
232 MTK_ETHTOOL_STAT(rx_fcs_errors),
233 MTK_ETHTOOL_STAT(rx_short_errors),
234 MTK_ETHTOOL_STAT(rx_long_errors),
235 MTK_ETHTOOL_STAT(rx_checksum_errors),
236 MTK_ETHTOOL_STAT(rx_flow_control_packets),
237};
238
239static const char * const mtk_clks_source_name[] = {
developer1bbcf512022-11-18 16:09:33 +0800240 "ethif", "sgmiitop", "esw", "gp0", "gp1", "gp2", "gp3",
241 "xgp1", "xgp2", "xgp3", "crypto", "fe", "trgpll",
developerfd40db22021-04-29 10:08:25 +0800242 "sgmii_tx250m", "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb",
243 "sgmii2_tx250m", "sgmii2_rx250m", "sgmii2_cdr_ref", "sgmii2_cdr_fb",
developer5cfc67a2022-12-29 19:06:51 +0800244 "sgmii_ck", "eth2pll", "wocpu0", "wocpu1",
245 "ethwarp_wocpu2", "ethwarp_wocpu1", "ethwarp_wocpu0",
246 "top_usxgmii0_sel", "top_usxgmii1_sel", "top_sgm0_sel", "top_sgm1_sel",
247 "top_xfi_phy0_xtal_sel", "top_xfi_phy1_xtal_sel", "top_eth_gmii_sel",
248 "top_eth_refck_50m_sel", "top_eth_sys_200m_sel", "top_eth_sys_sel",
249 "top_eth_xgmii_sel", "top_eth_mii_sel", "top_netsys_sel",
250 "top_netsys_500m_sel", "top_netsys_pao_2x_sel",
251 "top_netsys_sync_250m_sel", "top_netsys_ppefb_250m_sel",
252 "top_netsys_warp_sel",
developerfd40db22021-04-29 10:08:25 +0800253};
254
255void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
256{
257 __raw_writel(val, eth->base + reg);
258}
259
260u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
261{
262 return __raw_readl(eth->base + reg);
263}
264
265u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned reg)
266{
267 u32 val;
268
269 val = mtk_r32(eth, reg);
270 val &= ~mask;
271 val |= set;
272 mtk_w32(eth, val, reg);
273 return reg;
274}
275
276static int mtk_mdio_busy_wait(struct mtk_eth *eth)
277{
278 unsigned long t_start = jiffies;
279
280 while (1) {
281 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
282 return 0;
283 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
284 break;
developerc4671b22021-05-28 13:16:42 +0800285 cond_resched();
developerfd40db22021-04-29 10:08:25 +0800286 }
287
288 dev_err(eth->dev, "mdio: MDIO timeout\n");
289 return -1;
290}
291
developer599cda42022-05-24 15:13:31 +0800292u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
293 int phy_reg, u16 write_data)
developerfd40db22021-04-29 10:08:25 +0800294{
295 if (mtk_mdio_busy_wait(eth))
296 return -1;
297
298 write_data &= 0xffff;
299
developer599cda42022-05-24 15:13:31 +0800300 if (phy_reg & MII_ADDR_C45) {
301 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
302 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
303 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
304 MTK_PHY_IAC);
305
306 if (mtk_mdio_busy_wait(eth))
307 return -1;
308
309 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_WRITE |
310 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
311 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
312 MTK_PHY_IAC);
313 } else {
314 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
315 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
316 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | write_data,
317 MTK_PHY_IAC);
318 }
developerfd40db22021-04-29 10:08:25 +0800319
320 if (mtk_mdio_busy_wait(eth))
321 return -1;
322
323 return 0;
324}
325
developer599cda42022-05-24 15:13:31 +0800326u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
developerfd40db22021-04-29 10:08:25 +0800327{
328 u32 d;
329
330 if (mtk_mdio_busy_wait(eth))
331 return 0xffff;
332
developer599cda42022-05-24 15:13:31 +0800333 if (phy_reg & MII_ADDR_C45) {
334 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_ADDR_C45 |
335 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
336 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT) | mdiobus_c45_regad(phy_reg),
337 MTK_PHY_IAC);
338
339 if (mtk_mdio_busy_wait(eth))
340 return 0xffff;
341
342 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START_C45 | PHY_IAC_READ_C45 |
343 ((mdiobus_c45_devad(phy_reg) & 0x1f) << PHY_IAC_REG_SHIFT) |
344 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
345 MTK_PHY_IAC);
346 } else {
347 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
348 ((phy_reg & 0x1f) << PHY_IAC_REG_SHIFT) |
349 ((phy_addr & 0x1f) << PHY_IAC_ADDR_SHIFT),
350 MTK_PHY_IAC);
351 }
developerfd40db22021-04-29 10:08:25 +0800352
353 if (mtk_mdio_busy_wait(eth))
354 return 0xffff;
355
356 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
357
358 return d;
359}
360
361static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
362 int phy_reg, u16 val)
363{
364 struct mtk_eth *eth = bus->priv;
365
366 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
367}
368
369static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
370{
371 struct mtk_eth *eth = bus->priv;
372
373 return _mtk_mdio_read(eth, phy_addr, phy_reg);
374}
375
developerabeadd52022-08-15 11:26:44 +0800376static int mtk_mdio_reset(struct mii_bus *bus)
377{
378 /* The mdiobus_register will trigger a reset pulse when enabling Bus reset,
379 * we just need to wait until device ready.
380 */
381 mdelay(20);
382
383 return 0;
384}
385
developerfd40db22021-04-29 10:08:25 +0800386static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
387 phy_interface_t interface)
388{
developer543e7922022-12-01 11:24:47 +0800389 u32 val = 0;
developerfd40db22021-04-29 10:08:25 +0800390
391 /* Check DDR memory type.
392 * Currently TRGMII mode with DDR2 memory is not supported.
393 */
394 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
395 if (interface == PHY_INTERFACE_MODE_TRGMII &&
396 val & SYSCFG_DRAM_TYPE_DDR2) {
397 dev_err(eth->dev,
398 "TRGMII mode with DDR2 memory is not supported!\n");
399 return -EOPNOTSUPP;
400 }
401
402 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
403 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
404
405 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
406 ETHSYS_TRGMII_MT7621_MASK, val);
407
408 return 0;
409}
410
411static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
412 phy_interface_t interface, int speed)
413{
414 u32 val;
415 int ret;
416
417 if (interface == PHY_INTERFACE_MODE_TRGMII) {
418 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
419 val = 500000000;
420 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
421 if (ret)
422 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
423 return;
424 }
425
426 val = (speed == SPEED_1000) ?
427 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
428 mtk_w32(eth, val, INTF_MODE);
429
430 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
431 ETHSYS_TRGMII_CLK_SEL362_5,
432 ETHSYS_TRGMII_CLK_SEL362_5);
433
434 val = (speed == SPEED_1000) ? 250000000 : 500000000;
435 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
436 if (ret)
437 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
438
439 val = (speed == SPEED_1000) ?
440 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
441 mtk_w32(eth, val, TRGMII_RCK_CTRL);
442
443 val = (speed == SPEED_1000) ?
444 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
445 mtk_w32(eth, val, TRGMII_TCK_CTRL);
446}
447
developer089e8852022-09-28 14:43:46 +0800448static void mtk_setup_bridge_switch(struct mtk_eth *eth)
449{
450 int val;
451
452 /* Force Port1 XGMAC Link Up */
453 val = mtk_r32(eth, MTK_XGMAC_STS(MTK_GMAC1_ID));
developer2b9bc722023-03-09 11:48:44 +0800454 mtk_w32(eth, val | MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID),
developer089e8852022-09-28 14:43:46 +0800455 MTK_XGMAC_STS(MTK_GMAC1_ID));
456
457 /* Adjust GSW bridge IPG to 11*/
458 val = mtk_r32(eth, MTK_GSW_CFG);
459 val &= ~(GSWTX_IPG_MASK | GSWRX_IPG_MASK);
460 val |= (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
461 (GSW_IPG_11 << GSWRX_IPG_SHIFT);
462 mtk_w32(eth, val, MTK_GSW_CFG);
developer089e8852022-09-28 14:43:46 +0800463}
464
developer9b725932022-11-24 16:25:56 +0800465static void mtk_setup_eee(struct mtk_mac *mac, bool enable)
466{
467 struct mtk_eth *eth = mac->hw;
468 u32 mcr, mcr_cur;
469 u32 val;
470
471 mcr = mcr_cur = mtk_r32(eth, MTK_MAC_MCR(mac->id));
472 mcr &= ~(MAC_MCR_FORCE_EEE100 | MAC_MCR_FORCE_EEE1000);
473
474 if (enable) {
475 mac->tx_lpi_enabled = 1;
476
477 val = FIELD_PREP(MAC_EEE_WAKEUP_TIME_1000, 19) |
478 FIELD_PREP(MAC_EEE_WAKEUP_TIME_100, 33) |
479 FIELD_PREP(MAC_EEE_LPI_TXIDLE_THD,
480 mac->tx_lpi_timer) |
481 FIELD_PREP(MAC_EEE_RESV0, 14);
482 mtk_w32(eth, val, MTK_MAC_EEE(mac->id));
483
484 switch (mac->speed) {
485 case SPEED_1000:
486 mcr |= MAC_MCR_FORCE_EEE1000;
487 break;
488 case SPEED_100:
489 mcr |= MAC_MCR_FORCE_EEE100;
490 break;
491 };
492 } else {
493 mac->tx_lpi_enabled = 0;
494
495 mtk_w32(eth, 0x00000002, MTK_MAC_EEE(mac->id));
496 }
497
498 /* Only update control register when needed! */
499 if (mcr != mcr_cur)
500 mtk_w32(eth, mcr, MTK_MAC_MCR(mac->id));
501}
502
developerfd40db22021-04-29 10:08:25 +0800503static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
504 const struct phylink_link_state *state)
505{
506 struct mtk_mac *mac = container_of(config, struct mtk_mac,
507 phylink_config);
508 struct mtk_eth *eth = mac->hw;
developer089e8852022-09-28 14:43:46 +0800509 u32 sid, i;
developer2b9bc722023-03-09 11:48:44 +0800510 int val = 0, ge_mode, force_link, err = 0;
developer82eae452023-02-13 10:04:09 +0800511 unsigned int mac_type = mac->type;
developerfd40db22021-04-29 10:08:25 +0800512
513 /* MT76x8 has no hardware settings between for the MAC */
514 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
515 mac->interface != state->interface) {
516 /* Setup soc pin functions */
517 switch (state->interface) {
518 case PHY_INTERFACE_MODE_TRGMII:
519 if (mac->id)
520 goto err_phy;
521 if (!MTK_HAS_CAPS(mac->hw->soc->caps,
522 MTK_GMAC1_TRGMII))
523 goto err_phy;
524 /* fall through */
525 case PHY_INTERFACE_MODE_RGMII_TXID:
526 case PHY_INTERFACE_MODE_RGMII_RXID:
527 case PHY_INTERFACE_MODE_RGMII_ID:
528 case PHY_INTERFACE_MODE_RGMII:
529 case PHY_INTERFACE_MODE_MII:
530 case PHY_INTERFACE_MODE_REVMII:
531 case PHY_INTERFACE_MODE_RMII:
developer82eae452023-02-13 10:04:09 +0800532 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800533 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
534 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
535 if (err)
536 goto init_err;
537 }
538 break;
539 case PHY_INTERFACE_MODE_1000BASEX:
540 case PHY_INTERFACE_MODE_2500BASEX:
541 case PHY_INTERFACE_MODE_SGMII:
developer82eae452023-02-13 10:04:09 +0800542 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800543 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
544 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
545 if (err)
546 goto init_err;
547 }
548 break;
549 case PHY_INTERFACE_MODE_GMII:
developer82eae452023-02-13 10:04:09 +0800550 mac->type = MTK_GDM_TYPE;
developerfd40db22021-04-29 10:08:25 +0800551 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
552 err = mtk_gmac_gephy_path_setup(eth, mac->id);
553 if (err)
554 goto init_err;
555 }
556 break;
developer30e13e72022-11-03 10:21:24 +0800557 case PHY_INTERFACE_MODE_XGMII:
developer82eae452023-02-13 10:04:09 +0800558 mac->type = MTK_XGDM_TYPE;
developer30e13e72022-11-03 10:21:24 +0800559 if (MTK_HAS_CAPS(eth->soc->caps, MTK_XGMII)) {
560 err = mtk_gmac_xgmii_path_setup(eth, mac->id);
561 if (err)
562 goto init_err;
563 }
564 break;
developer089e8852022-09-28 14:43:46 +0800565 case PHY_INTERFACE_MODE_USXGMII:
566 case PHY_INTERFACE_MODE_10GKR:
developercfa104b2023-01-11 17:40:41 +0800567 case PHY_INTERFACE_MODE_5GBASER:
developer82eae452023-02-13 10:04:09 +0800568 mac->type = MTK_XGDM_TYPE;
developer089e8852022-09-28 14:43:46 +0800569 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
570 err = mtk_gmac_usxgmii_path_setup(eth, mac->id);
571 if (err)
572 goto init_err;
573 }
574 break;
developerfd40db22021-04-29 10:08:25 +0800575 default:
576 goto err_phy;
577 }
578
579 /* Setup clock for 1st gmac */
580 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
581 !phy_interface_mode_is_8023z(state->interface) &&
582 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
583 if (MTK_HAS_CAPS(mac->hw->soc->caps,
584 MTK_TRGMII_MT7621_CLK)) {
585 if (mt7621_gmac0_rgmii_adjust(mac->hw,
586 state->interface))
587 goto err_phy;
588 } else {
589 mtk_gmac0_rgmii_adjust(mac->hw,
590 state->interface,
591 state->speed);
592
593 /* mt7623_pad_clk_setup */
594 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
595 mtk_w32(mac->hw,
596 TD_DM_DRVP(8) | TD_DM_DRVN(8),
597 TRGMII_TD_ODT(i));
598
599 /* Assert/release MT7623 RXC reset */
600 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
601 TRGMII_RCK_CTRL);
602 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
603 }
604 }
605
606 ge_mode = 0;
607 switch (state->interface) {
608 case PHY_INTERFACE_MODE_MII:
609 case PHY_INTERFACE_MODE_GMII:
610 ge_mode = 1;
611 break;
612 case PHY_INTERFACE_MODE_REVMII:
613 ge_mode = 2;
614 break;
615 case PHY_INTERFACE_MODE_RMII:
616 if (mac->id)
617 goto err_phy;
618 ge_mode = 3;
619 break;
620 default:
621 break;
622 }
623
624 /* put the gmac into the right mode */
developerd82e8372022-02-09 15:00:09 +0800625 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800626 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
627 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
628 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
629 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
developerd82e8372022-02-09 15:00:09 +0800630 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800631
632 mac->interface = state->interface;
633 }
634
635 /* SGMII */
636 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
637 phy_interface_mode_is_8023z(state->interface)) {
638 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
639 * being setup done.
640 */
developerd82e8372022-02-09 15:00:09 +0800641 spin_lock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800642 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
643
644 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
645 SYSCFG0_SGMII_MASK,
646 ~(u32)SYSCFG0_SGMII_MASK);
647
648 /* Decide how GMAC and SGMIISYS be mapped */
649 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
650 0 : mac->id;
651
652 /* Setup SGMIISYS with the determined property */
653 if (state->interface != PHY_INTERFACE_MODE_SGMII)
developer089e8852022-09-28 14:43:46 +0800654 err = mtk_sgmii_setup_mode_force(eth->xgmii, sid,
developerfd40db22021-04-29 10:08:25 +0800655 state);
developer2fbee452022-08-12 13:58:20 +0800656 else
developer089e8852022-09-28 14:43:46 +0800657 err = mtk_sgmii_setup_mode_an(eth->xgmii, sid);
developerfd40db22021-04-29 10:08:25 +0800658
developerd82e8372022-02-09 15:00:09 +0800659 if (err) {
660 spin_unlock(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +0800661 goto init_err;
developerd82e8372022-02-09 15:00:09 +0800662 }
developerfd40db22021-04-29 10:08:25 +0800663
664 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
665 SYSCFG0_SGMII_MASK, val);
developerd82e8372022-02-09 15:00:09 +0800666 spin_unlock(&eth->syscfg0_lock);
developer089e8852022-09-28 14:43:46 +0800667 } else if (state->interface == PHY_INTERFACE_MODE_USXGMII ||
developercfa104b2023-01-11 17:40:41 +0800668 state->interface == PHY_INTERFACE_MODE_10GKR ||
669 state->interface == PHY_INTERFACE_MODE_5GBASER) {
developer089e8852022-09-28 14:43:46 +0800670 sid = mac->id;
671
672 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3) &&
673 sid != MTK_GMAC1_ID) {
674 if (phylink_autoneg_inband(mode))
675 err = mtk_usxgmii_setup_mode_force(eth->xgmii, sid,
developercfa104b2023-01-11 17:40:41 +0800676 state);
developer089e8852022-09-28 14:43:46 +0800677 else
678 err = mtk_usxgmii_setup_mode_an(eth->xgmii, sid,
679 SPEED_10000);
680
681 if (err)
682 goto init_err;
683 }
developerfd40db22021-04-29 10:08:25 +0800684 } else if (phylink_autoneg_inband(mode)) {
685 dev_err(eth->dev,
686 "In-band mode not supported in non SGMII mode!\n");
687 return;
688 }
689
690 /* Setup gmac */
developer30e13e72022-11-03 10:21:24 +0800691 if (mac->type == MTK_XGDM_TYPE) {
developer089e8852022-09-28 14:43:46 +0800692 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
693 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800694
developer089e8852022-09-28 14:43:46 +0800695 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
696 switch (mac->id) {
697 case MTK_GMAC1_ID:
698 mtk_setup_bridge_switch(eth);
699 break;
developer2b9bc722023-03-09 11:48:44 +0800700 case MTK_GMAC2_ID:
701 force_link = (mac->interface ==
702 PHY_INTERFACE_MODE_XGMII) ?
703 MTK_XGMAC_FORCE_LINK(mac->id) : 0;
704 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
705 mtk_w32(eth, val | force_link,
706 MTK_XGMAC_STS(mac->id));
707 break;
developer089e8852022-09-28 14:43:46 +0800708 case MTK_GMAC3_ID:
709 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800710 mtk_w32(eth,
711 val | MTK_XGMAC_FORCE_LINK(mac->id),
developer089e8852022-09-28 14:43:46 +0800712 MTK_XGMAC_STS(mac->id));
713 break;
714 }
715 }
developer82eae452023-02-13 10:04:09 +0800716 } else if (mac->type == MTK_GDM_TYPE) {
717 val = mtk_r32(eth, MTK_GDMA_EG_CTRL(mac->id));
718 mtk_w32(eth, val & ~MTK_GDMA_XGDM_SEL,
719 MTK_GDMA_EG_CTRL(mac->id));
720
721 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
722 switch (mac->id) {
developer2b9bc722023-03-09 11:48:44 +0800723 case MTK_GMAC2_ID:
developer82eae452023-02-13 10:04:09 +0800724 case MTK_GMAC3_ID:
725 val = mtk_r32(eth, MTK_XGMAC_STS(mac->id));
developer2b9bc722023-03-09 11:48:44 +0800726 mtk_w32(eth,
727 val & ~MTK_XGMAC_FORCE_LINK(mac->id),
developer82eae452023-02-13 10:04:09 +0800728 MTK_XGMAC_STS(mac->id));
729 break;
730 }
731 }
732
733 if (mac->type != mac_type) {
734 if (atomic_read(&reset_pending) == 0) {
735 atomic_inc(&force);
736 schedule_work(&eth->pending_work);
737 atomic_inc(&reset_pending);
738 } else
739 atomic_dec(&reset_pending);
740 }
developerfd40db22021-04-29 10:08:25 +0800741 }
742
developerfd40db22021-04-29 10:08:25 +0800743 return;
744
745err_phy:
746 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
747 mac->id, phy_modes(state->interface));
748 return;
749
750init_err:
751 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
752 mac->id, phy_modes(state->interface), err);
753}
754
developer089e8852022-09-28 14:43:46 +0800755static int mtk_mac_pcs_get_state(struct phylink_config *config,
756 struct phylink_link_state *state)
developerfd40db22021-04-29 10:08:25 +0800757{
758 struct mtk_mac *mac = container_of(config, struct mtk_mac,
759 phylink_config);
developerfd40db22021-04-29 10:08:25 +0800760
developer089e8852022-09-28 14:43:46 +0800761 if (mac->type == MTK_XGDM_TYPE) {
762 u32 sts = mtk_r32(mac->hw, MTK_XGMAC_STS(mac->id));
developerfd40db22021-04-29 10:08:25 +0800763
developer089e8852022-09-28 14:43:46 +0800764 if (mac->id == MTK_GMAC2_ID)
765 sts = sts >> 16;
developerfd40db22021-04-29 10:08:25 +0800766
developer089e8852022-09-28 14:43:46 +0800767 state->duplex = 1;
768
769 switch (FIELD_GET(MTK_USXGMII_PCS_MODE, sts)) {
770 case 0:
771 state->speed = SPEED_10000;
772 break;
773 case 1:
774 state->speed = SPEED_5000;
775 break;
776 case 2:
777 state->speed = SPEED_2500;
778 break;
779 case 3:
780 state->speed = SPEED_1000;
781 break;
782 }
783
developer82eae452023-02-13 10:04:09 +0800784 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800785 state->link = FIELD_GET(MTK_USXGMII_PCS_LINK, sts);
786 } else if (mac->type == MTK_GDM_TYPE) {
787 struct mtk_eth *eth = mac->hw;
788 struct mtk_xgmii *ss = eth->xgmii;
789 u32 id = mtk_mac2xgmii_id(eth, mac->id);
790 u32 pmsr = mtk_r32(mac->hw, MTK_MAC_MSR(mac->id));
developer543e7922022-12-01 11:24:47 +0800791 u32 val = 0;
developer089e8852022-09-28 14:43:46 +0800792
793 regmap_read(ss->regmap_sgmii[id], SGMSYS_PCS_CONTROL_1, &val);
794
developer82eae452023-02-13 10:04:09 +0800795 state->interface = mac->interface;
developer089e8852022-09-28 14:43:46 +0800796 state->link = FIELD_GET(SGMII_LINK_STATYS, val);
797
798 if (FIELD_GET(SGMII_AN_ENABLE, val)) {
799 regmap_read(ss->regmap_sgmii[id], SGMII_PCS_SPEED_ABILITY, &val);
800
801 val = val >> 16;
802
803 state->duplex = FIELD_GET(SGMII_PCS_SPEED_DUPLEX, val);
804
805 switch (FIELD_GET(SGMII_PCS_SPEED_MASK, val)) {
806 case 0:
807 state->speed = SPEED_10;
808 break;
809 case 1:
810 state->speed = SPEED_100;
811 break;
812 case 2:
813 state->speed = SPEED_1000;
814 break;
815 }
816 } else {
817 regmap_read(ss->regmap_sgmii[id], SGMSYS_SGMII_MODE, &val);
818
819 state->duplex = !FIELD_GET(SGMII_DUPLEX_FULL, val);
820
821 switch (FIELD_GET(SGMII_SPEED_MASK, val)) {
822 case 0:
823 state->speed = SPEED_10;
824 break;
825 case 1:
826 state->speed = SPEED_100;
827 break;
828 case 2:
829 regmap_read(ss->regmap_sgmii[id], ss->ana_rgc3, &val);
830 state->speed = (FIELD_GET(RG_PHY_SPEED_3_125G, val)) ? SPEED_2500 : SPEED_1000;
831 break;
832 }
833 }
834
835 state->pause &= (MLO_PAUSE_RX | MLO_PAUSE_TX);
836 if (pmsr & MAC_MSR_RX_FC)
837 state->pause |= MLO_PAUSE_RX;
838 if (pmsr & MAC_MSR_TX_FC)
839 state->pause |= MLO_PAUSE_TX;
840 }
developerfd40db22021-04-29 10:08:25 +0800841
842 return 1;
843}
844
845static void mtk_mac_an_restart(struct phylink_config *config)
846{
847 struct mtk_mac *mac = container_of(config, struct mtk_mac,
848 phylink_config);
849
developer089e8852022-09-28 14:43:46 +0800850 if (mac->type != MTK_XGDM_TYPE)
851 mtk_sgmii_restart_an(mac->hw, mac->id);
developerfd40db22021-04-29 10:08:25 +0800852}
853
854static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
855 phy_interface_t interface)
856{
857 struct mtk_mac *mac = container_of(config, struct mtk_mac,
858 phylink_config);
developer089e8852022-09-28 14:43:46 +0800859 u32 mcr;
860
861 if (mac->type == MTK_GDM_TYPE) {
862 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
863 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
864 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
865 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
866 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
developerfd40db22021-04-29 10:08:25 +0800867
developer089e8852022-09-28 14:43:46 +0800868 mcr &= 0xfffffff0;
869 mcr |= XMAC_MCR_TRX_DISABLE;
870 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
871 }
developerfd40db22021-04-29 10:08:25 +0800872}
873
874static void mtk_mac_link_up(struct phylink_config *config, unsigned int mode,
875 phy_interface_t interface,
876 struct phy_device *phy)
877{
878 struct mtk_mac *mac = container_of(config, struct mtk_mac,
879 phylink_config);
developer089e8852022-09-28 14:43:46 +0800880 u32 mcr, mcr_cur;
881
developer9b725932022-11-24 16:25:56 +0800882 mac->speed = speed;
883
developer089e8852022-09-28 14:43:46 +0800884 if (mac->type == MTK_GDM_TYPE) {
885 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
886 mcr = mcr_cur;
887 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
888 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
889 MAC_MCR_FORCE_RX_FC);
890 mcr |= MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
891 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK;
892
893 /* Configure speed */
894 switch (speed) {
895 case SPEED_2500:
896 case SPEED_1000:
897 mcr |= MAC_MCR_SPEED_1000;
898 break;
899 case SPEED_100:
900 mcr |= MAC_MCR_SPEED_100;
901 break;
902 }
903
904 /* Configure duplex */
905 if (duplex == DUPLEX_FULL)
906 mcr |= MAC_MCR_FORCE_DPX;
907
908 /* Configure pause modes -
909 * phylink will avoid these for half duplex
910 */
911 if (tx_pause)
912 mcr |= MAC_MCR_FORCE_TX_FC;
913 if (rx_pause)
914 mcr |= MAC_MCR_FORCE_RX_FC;
915
916 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
917
918 /* Only update control register when needed! */
919 if (mcr != mcr_cur)
920 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
developer9b725932022-11-24 16:25:56 +0800921
922 if (mode == MLO_AN_PHY && phy)
923 mtk_setup_eee(mac, phy_init_eee(phy, false) >= 0);
developer089e8852022-09-28 14:43:46 +0800924 } else if (mac->type == MTK_XGDM_TYPE && mac->id != MTK_GMAC1_ID) {
925 mcr = mtk_r32(mac->hw, MTK_XMAC_MCR(mac->id));
926
927 mcr &= ~(XMAC_MCR_FORCE_TX_FC | XMAC_MCR_FORCE_RX_FC);
928 /* Configure pause modes -
929 * phylink will avoid these for half duplex
930 */
931 if (tx_pause)
932 mcr |= XMAC_MCR_FORCE_TX_FC;
933 if (rx_pause)
934 mcr |= XMAC_MCR_FORCE_RX_FC;
developerfd40db22021-04-29 10:08:25 +0800935
developer089e8852022-09-28 14:43:46 +0800936 mcr &= ~(XMAC_MCR_TRX_DISABLE);
937 mtk_w32(mac->hw, mcr, MTK_XMAC_MCR(mac->id));
938 }
developerfd40db22021-04-29 10:08:25 +0800939}
940
941static void mtk_validate(struct phylink_config *config,
942 unsigned long *supported,
943 struct phylink_link_state *state)
944{
945 struct mtk_mac *mac = container_of(config, struct mtk_mac,
946 phylink_config);
947 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
948
949 if (state->interface != PHY_INTERFACE_MODE_NA &&
950 state->interface != PHY_INTERFACE_MODE_MII &&
951 state->interface != PHY_INTERFACE_MODE_GMII &&
952 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII) &&
953 phy_interface_mode_is_rgmii(state->interface)) &&
954 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) &&
955 !mac->id && state->interface == PHY_INTERFACE_MODE_TRGMII) &&
956 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII) &&
957 (state->interface == PHY_INTERFACE_MODE_SGMII ||
developer089e8852022-09-28 14:43:46 +0800958 phy_interface_mode_is_8023z(state->interface))) &&
developer30e13e72022-11-03 10:21:24 +0800959 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_XGMII) &&
960 (state->interface == PHY_INTERFACE_MODE_XGMII)) &&
developer089e8852022-09-28 14:43:46 +0800961 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
962 (state->interface == PHY_INTERFACE_MODE_USXGMII)) &&
963 !(MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII) &&
964 (state->interface == PHY_INTERFACE_MODE_10GKR))) {
developerfd40db22021-04-29 10:08:25 +0800965 linkmode_zero(supported);
966 return;
967 }
968
969 phylink_set_port_modes(mask);
970 phylink_set(mask, Autoneg);
971
972 switch (state->interface) {
developer089e8852022-09-28 14:43:46 +0800973 case PHY_INTERFACE_MODE_USXGMII:
974 case PHY_INTERFACE_MODE_10GKR:
975 phylink_set(mask, 10000baseKR_Full);
976 phylink_set(mask, 10000baseT_Full);
977 phylink_set(mask, 10000baseCR_Full);
978 phylink_set(mask, 10000baseSR_Full);
979 phylink_set(mask, 10000baseLR_Full);
980 phylink_set(mask, 10000baseLRM_Full);
981 phylink_set(mask, 10000baseER_Full);
982 phylink_set(mask, 100baseT_Half);
983 phylink_set(mask, 100baseT_Full);
984 phylink_set(mask, 1000baseT_Half);
985 phylink_set(mask, 1000baseT_Full);
986 phylink_set(mask, 1000baseX_Full);
developerb88cdb02022-10-12 18:10:03 +0800987 phylink_set(mask, 2500baseT_Full);
988 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +0800989 break;
developerfd40db22021-04-29 10:08:25 +0800990 case PHY_INTERFACE_MODE_TRGMII:
991 phylink_set(mask, 1000baseT_Full);
992 break;
developer30e13e72022-11-03 10:21:24 +0800993 case PHY_INTERFACE_MODE_XGMII:
994 /* fall through */
developerfd40db22021-04-29 10:08:25 +0800995 case PHY_INTERFACE_MODE_1000BASEX:
developerfd40db22021-04-29 10:08:25 +0800996 phylink_set(mask, 1000baseX_Full);
developer089e8852022-09-28 14:43:46 +0800997 /* fall through; */
998 case PHY_INTERFACE_MODE_2500BASEX:
developerfd40db22021-04-29 10:08:25 +0800999 phylink_set(mask, 2500baseX_Full);
developer2fbee452022-08-12 13:58:20 +08001000 phylink_set(mask, 2500baseT_Full);
1001 /* fall through; */
developerfd40db22021-04-29 10:08:25 +08001002 case PHY_INTERFACE_MODE_GMII:
1003 case PHY_INTERFACE_MODE_RGMII:
1004 case PHY_INTERFACE_MODE_RGMII_ID:
1005 case PHY_INTERFACE_MODE_RGMII_RXID:
1006 case PHY_INTERFACE_MODE_RGMII_TXID:
1007 phylink_set(mask, 1000baseT_Half);
1008 /* fall through */
1009 case PHY_INTERFACE_MODE_SGMII:
1010 phylink_set(mask, 1000baseT_Full);
1011 phylink_set(mask, 1000baseX_Full);
1012 /* fall through */
1013 case PHY_INTERFACE_MODE_MII:
1014 case PHY_INTERFACE_MODE_RMII:
1015 case PHY_INTERFACE_MODE_REVMII:
1016 case PHY_INTERFACE_MODE_NA:
1017 default:
1018 phylink_set(mask, 10baseT_Half);
1019 phylink_set(mask, 10baseT_Full);
1020 phylink_set(mask, 100baseT_Half);
1021 phylink_set(mask, 100baseT_Full);
1022 break;
1023 }
1024
1025 if (state->interface == PHY_INTERFACE_MODE_NA) {
developer089e8852022-09-28 14:43:46 +08001026
1027 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_USXGMII)) {
1028 phylink_set(mask, 10000baseKR_Full);
developerc9bd9ae2022-12-23 16:54:36 +08001029 phylink_set(mask, 10000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001030 phylink_set(mask, 10000baseSR_Full);
1031 phylink_set(mask, 10000baseLR_Full);
1032 phylink_set(mask, 10000baseLRM_Full);
1033 phylink_set(mask, 10000baseER_Full);
1034 phylink_set(mask, 1000baseKX_Full);
1035 phylink_set(mask, 1000baseT_Full);
1036 phylink_set(mask, 1000baseX_Full);
1037 phylink_set(mask, 2500baseX_Full);
developercfa104b2023-01-11 17:40:41 +08001038 phylink_set(mask, 2500baseT_Full);
1039 phylink_set(mask, 5000baseT_Full);
developer089e8852022-09-28 14:43:46 +08001040 }
developerfd40db22021-04-29 10:08:25 +08001041 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
1042 phylink_set(mask, 1000baseT_Full);
1043 phylink_set(mask, 1000baseX_Full);
1044 phylink_set(mask, 2500baseX_Full);
1045 }
1046 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII)) {
1047 phylink_set(mask, 1000baseT_Full);
1048 phylink_set(mask, 1000baseT_Half);
1049 phylink_set(mask, 1000baseX_Full);
1050 }
1051 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GEPHY)) {
1052 phylink_set(mask, 1000baseT_Full);
1053 phylink_set(mask, 1000baseT_Half);
1054 }
1055 }
1056
developer30e13e72022-11-03 10:21:24 +08001057 if (mac->type == MTK_XGDM_TYPE) {
1058 phylink_clear(mask, 10baseT_Half);
1059 phylink_clear(mask, 100baseT_Half);
1060 phylink_clear(mask, 1000baseT_Half);
1061 }
1062
developerfd40db22021-04-29 10:08:25 +08001063 phylink_set(mask, Pause);
1064 phylink_set(mask, Asym_Pause);
1065
1066 linkmode_and(supported, supported, mask);
1067 linkmode_and(state->advertising, state->advertising, mask);
1068
1069 /* We can only operate at 2500BaseX or 1000BaseX. If requested
1070 * to advertise both, only report advertising at 2500BaseX.
1071 */
1072 phylink_helper_basex_speed(state);
1073}
1074
1075static const struct phylink_mac_ops mtk_phylink_ops = {
1076 .validate = mtk_validate,
developer089e8852022-09-28 14:43:46 +08001077 .mac_link_state = mtk_mac_pcs_get_state,
developerfd40db22021-04-29 10:08:25 +08001078 .mac_an_restart = mtk_mac_an_restart,
1079 .mac_config = mtk_mac_config,
1080 .mac_link_down = mtk_mac_link_down,
1081 .mac_link_up = mtk_mac_link_up,
1082};
1083
developerc4d8da72023-03-16 14:37:28 +08001084static int mtk_mdc_init(struct mtk_eth *eth)
developerfd40db22021-04-29 10:08:25 +08001085{
1086 struct device_node *mii_np;
developerc4d8da72023-03-16 14:37:28 +08001087 int max_clk = 2500000, divider;
developerfd40db22021-04-29 10:08:25 +08001088 int ret;
developerc8acd8d2022-11-10 09:07:10 +08001089 u32 val;
developerfd40db22021-04-29 10:08:25 +08001090
1091 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1092 if (!mii_np) {
1093 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1094 return -ENODEV;
1095 }
1096
1097 if (!of_device_is_available(mii_np)) {
1098 ret = -ENODEV;
1099 goto err_put_node;
1100 }
1101
developerc4d8da72023-03-16 14:37:28 +08001102 if (!of_property_read_u32(mii_np, "clock-frequency", &val)) {
1103 if (val > MDC_MAX_FREQ ||
1104 val < MDC_MAX_FREQ / MDC_MAX_DIVIDER) {
1105 dev_err(eth->dev, "MDIO clock frequency out of range");
1106 ret = -EINVAL;
1107 goto err_put_node;
1108 }
developerc8acd8d2022-11-10 09:07:10 +08001109 max_clk = val;
developerc4d8da72023-03-16 14:37:28 +08001110 }
developerc8acd8d2022-11-10 09:07:10 +08001111
developerc4d8da72023-03-16 14:37:28 +08001112 divider = min_t(unsigned int, DIV_ROUND_UP(MDC_MAX_FREQ, max_clk), 63);
developerc8acd8d2022-11-10 09:07:10 +08001113
1114 /* Configure MDC Turbo Mode */
1115 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
1116 val = mtk_r32(eth, MTK_MAC_MISC);
1117 val |= MISC_MDC_TURBO;
1118 mtk_w32(eth, val, MTK_MAC_MISC);
1119 } else {
1120 val = mtk_r32(eth, MTK_PPSC);
1121 val |= PPSC_MDC_TURBO;
1122 mtk_w32(eth, val, MTK_PPSC);
1123 }
1124
1125 /* Configure MDC Divider */
1126 val = mtk_r32(eth, MTK_PPSC);
1127 val &= ~PPSC_MDC_CFG;
1128 val |= FIELD_PREP(PPSC_MDC_CFG, divider);
1129 mtk_w32(eth, val, MTK_PPSC);
1130
developerc4d8da72023-03-16 14:37:28 +08001131 dev_info(eth->dev, "MDC is running on %d Hz\n", MDC_MAX_FREQ / divider);
1132
1133err_put_node:
1134 of_node_put(mii_np);
1135 return ret;
1136}
1137
1138static int mtk_mdio_init(struct mtk_eth *eth)
1139{
1140 struct device_node *mii_np;
1141 int ret;
1142
1143 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
1144 if (!mii_np) {
1145 dev_err(eth->dev, "no %s child node found", "mdio-bus");
1146 return -ENODEV;
1147 }
1148
1149 if (!of_device_is_available(mii_np)) {
1150 ret = -ENODEV;
1151 goto err_put_node;
1152 }
1153
1154 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
1155 if (!eth->mii_bus) {
1156 ret = -ENOMEM;
1157 goto err_put_node;
1158 }
1159
1160 eth->mii_bus->name = "mdio";
1161 eth->mii_bus->read = mtk_mdio_read;
1162 eth->mii_bus->write = mtk_mdio_write;
1163 eth->mii_bus->reset = mtk_mdio_reset;
1164 eth->mii_bus->priv = eth;
1165 eth->mii_bus->parent = eth->dev;
1166
1167 if (snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np) < 0) {
1168 ret = -ENOMEM;
1169 goto err_put_node;
1170 }
developerc8acd8d2022-11-10 09:07:10 +08001171
developerfd40db22021-04-29 10:08:25 +08001172 ret = of_mdiobus_register(eth->mii_bus, mii_np);
1173
1174err_put_node:
1175 of_node_put(mii_np);
1176 return ret;
1177}
1178
1179static void mtk_mdio_cleanup(struct mtk_eth *eth)
1180{
1181 if (!eth->mii_bus)
1182 return;
1183
1184 mdiobus_unregister(eth->mii_bus);
1185}
1186
1187static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
1188{
1189 unsigned long flags;
1190 u32 val;
1191
1192 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001193 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1194 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001195 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1196}
1197
1198static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
1199{
1200 unsigned long flags;
1201 u32 val;
1202
1203 spin_lock_irqsave(&eth->tx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001204 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
1205 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08001206 spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
1207}
1208
1209static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
1210{
1211 unsigned long flags;
1212 u32 val;
1213
1214 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001215 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1216 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001217 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1218}
1219
1220static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
1221{
1222 unsigned long flags;
1223 u32 val;
1224
1225 spin_lock_irqsave(&eth->rx_irq_lock, flags);
developer68ce74f2023-01-03 16:11:57 +08001226 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
1227 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08001228 spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
1229}
1230
1231static int mtk_set_mac_address(struct net_device *dev, void *p)
1232{
1233 int ret = eth_mac_addr(dev, p);
1234 struct mtk_mac *mac = netdev_priv(dev);
1235 struct mtk_eth *eth = mac->hw;
1236 const char *macaddr = dev->dev_addr;
1237
1238 if (ret)
1239 return ret;
1240
1241 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
1242 return -EBUSY;
1243
1244 spin_lock_bh(&mac->hw->page_lock);
1245 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
1246 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1247 MT7628_SDM_MAC_ADRH);
1248 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1249 (macaddr[4] << 8) | macaddr[5],
1250 MT7628_SDM_MAC_ADRL);
1251 } else {
1252 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
1253 MTK_GDMA_MAC_ADRH(mac->id));
1254 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
1255 (macaddr[4] << 8) | macaddr[5],
1256 MTK_GDMA_MAC_ADRL(mac->id));
1257 }
1258 spin_unlock_bh(&mac->hw->page_lock);
1259
1260 return 0;
1261}
1262
1263void mtk_stats_update_mac(struct mtk_mac *mac)
1264{
developer089e8852022-09-28 14:43:46 +08001265 struct mtk_eth *eth = mac->hw;
developer68ce74f2023-01-03 16:11:57 +08001266 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08001267 struct mtk_hw_stats *hw_stats = mac->hw_stats;
developer68ce74f2023-01-03 16:11:57 +08001268 unsigned int offs = hw_stats->reg_offset;
developerfd40db22021-04-29 10:08:25 +08001269 u64 stats;
1270
developerfd40db22021-04-29 10:08:25 +08001271 u64_stats_update_begin(&hw_stats->syncp);
1272
developer68ce74f2023-01-03 16:11:57 +08001273 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
1274 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
developerfd40db22021-04-29 10:08:25 +08001275 if (stats)
1276 hw_stats->rx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001277 hw_stats->rx_packets +=
1278 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x08 + offs);
1279 hw_stats->rx_overflow +=
1280 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
1281 hw_stats->rx_fcs_errors +=
1282 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
1283 hw_stats->rx_short_errors +=
1284 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
1285 hw_stats->rx_long_errors +=
1286 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
1287 hw_stats->rx_checksum_errors +=
1288 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
developerfd40db22021-04-29 10:08:25 +08001289 hw_stats->rx_flow_control_packets +=
developer68ce74f2023-01-03 16:11:57 +08001290 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
developer089e8852022-09-28 14:43:46 +08001291
1292 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer68ce74f2023-01-03 16:11:57 +08001293 hw_stats->tx_skip +=
1294 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1295 hw_stats->tx_collisions +=
1296 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1297 hw_stats->tx_bytes +=
1298 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1299 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
developer089e8852022-09-28 14:43:46 +08001300 if (stats)
1301 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001302 hw_stats->tx_packets +=
1303 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
developer089e8852022-09-28 14:43:46 +08001304 } else {
developer68ce74f2023-01-03 16:11:57 +08001305 hw_stats->tx_skip +=
1306 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1307 hw_stats->tx_collisions +=
1308 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1309 hw_stats->tx_bytes +=
1310 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1311 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
developer089e8852022-09-28 14:43:46 +08001312 if (stats)
1313 hw_stats->tx_bytes += (stats << 32);
developer68ce74f2023-01-03 16:11:57 +08001314 hw_stats->tx_packets +=
1315 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
developer089e8852022-09-28 14:43:46 +08001316 }
developer68ce74f2023-01-03 16:11:57 +08001317
1318 u64_stats_update_end(&hw_stats->syncp);
developerfd40db22021-04-29 10:08:25 +08001319}
1320
1321static void mtk_stats_update(struct mtk_eth *eth)
1322{
1323 int i;
1324
1325 for (i = 0; i < MTK_MAC_COUNT; i++) {
1326 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1327 continue;
1328 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
1329 mtk_stats_update_mac(eth->mac[i]);
1330 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
1331 }
1332 }
1333}
1334
1335static void mtk_get_stats64(struct net_device *dev,
1336 struct rtnl_link_stats64 *storage)
1337{
1338 struct mtk_mac *mac = netdev_priv(dev);
1339 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1340 unsigned int start;
1341
1342 if (netif_running(dev) && netif_device_present(dev)) {
1343 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1344 mtk_stats_update_mac(mac);
1345 spin_unlock_bh(&hw_stats->stats_lock);
1346 }
1347 }
1348
1349 do {
1350 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
1351 storage->rx_packets = hw_stats->rx_packets;
1352 storage->tx_packets = hw_stats->tx_packets;
1353 storage->rx_bytes = hw_stats->rx_bytes;
1354 storage->tx_bytes = hw_stats->tx_bytes;
1355 storage->collisions = hw_stats->tx_collisions;
1356 storage->rx_length_errors = hw_stats->rx_short_errors +
1357 hw_stats->rx_long_errors;
1358 storage->rx_over_errors = hw_stats->rx_overflow;
1359 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1360 storage->rx_errors = hw_stats->rx_checksum_errors;
1361 storage->tx_aborted_errors = hw_stats->tx_skip;
1362 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
1363
1364 storage->tx_errors = dev->stats.tx_errors;
1365 storage->rx_dropped = dev->stats.rx_dropped;
1366 storage->tx_dropped = dev->stats.tx_dropped;
1367}
1368
1369static inline int mtk_max_frag_size(int mtu)
1370{
1371 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1372 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
1373 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
1374
1375 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1376 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1377}
1378
1379static inline int mtk_max_buf_size(int frag_size)
1380{
1381 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1382 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1383
1384 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
1385
1386 return buf_size;
1387}
1388
developere9356982022-07-04 09:03:20 +08001389static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1390 struct mtk_rx_dma_v2 *dma_rxd)
developerfd40db22021-04-29 10:08:25 +08001391{
developerfd40db22021-04-29 10:08:25 +08001392 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
developerc4671b22021-05-28 13:16:42 +08001393 if (!(rxd->rxd2 & RX_DMA_DONE))
1394 return false;
1395
1396 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
developerfd40db22021-04-29 10:08:25 +08001397 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1398 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
developere9356982022-07-04 09:03:20 +08001399
developer8ecd51b2023-03-13 11:28:28 +08001400 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08001401 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1402 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
developer006325c2022-10-06 16:39:50 +08001403 rxd->rxd7 = READ_ONCE(dma_rxd->rxd7);
developere9356982022-07-04 09:03:20 +08001404 }
1405
developerc4671b22021-05-28 13:16:42 +08001406 return true;
developerfd40db22021-04-29 10:08:25 +08001407}
1408
1409/* the qdma core needs scratch memory to be setup */
1410static int mtk_init_fq_dma(struct mtk_eth *eth)
1411{
developere9356982022-07-04 09:03:20 +08001412 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001413 dma_addr_t phy_ring_tail;
1414 int cnt = MTK_DMA_SIZE;
1415 dma_addr_t dma_addr;
1416 int i;
1417
1418 if (!eth->soc->has_sram) {
developer3f28d382023-03-07 16:06:30 +08001419 eth->scratch_ring = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08001420 cnt * soc->txrx.txd_size,
developerfd40db22021-04-29 10:08:25 +08001421 &eth->phy_scratch_ring,
developere9356982022-07-04 09:03:20 +08001422 GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001423 } else {
developer089e8852022-09-28 14:43:46 +08001424 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1425 eth->scratch_ring = eth->sram_base;
1426 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
1427 eth->scratch_ring = eth->base + MTK_ETH_SRAM_OFFSET;
developerfd40db22021-04-29 10:08:25 +08001428 }
1429
1430 if (unlikely(!eth->scratch_ring))
1431 return -ENOMEM;
1432
developere9356982022-07-04 09:03:20 +08001433 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08001434 if (unlikely(!eth->scratch_head))
1435 return -ENOMEM;
1436
developer3f28d382023-03-07 16:06:30 +08001437 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001438 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1439 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001440 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08001441 return -ENOMEM;
1442
developer8b6f2402022-11-28 13:42:34 +08001443 phy_ring_tail = eth->phy_scratch_ring +
1444 (dma_addr_t)soc->txrx.txd_size * (cnt - 1);
developerfd40db22021-04-29 10:08:25 +08001445
1446 for (i = 0; i < cnt; i++) {
developere9356982022-07-04 09:03:20 +08001447 struct mtk_tx_dma_v2 *txd;
1448
1449 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1450 txd->txd1 = dma_addr + i * MTK_QDMA_PAGE_SIZE;
developerfd40db22021-04-29 10:08:25 +08001451 if (i < cnt - 1)
developere9356982022-07-04 09:03:20 +08001452 txd->txd2 = eth->phy_scratch_ring +
1453 (i + 1) * soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08001454
developere9356982022-07-04 09:03:20 +08001455 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1456 txd->txd4 = 0;
1457
developer089e8852022-09-28 14:43:46 +08001458 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
1459 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08001460 txd->txd5 = 0;
1461 txd->txd6 = 0;
1462 txd->txd7 = 0;
1463 txd->txd8 = 0;
developerfd40db22021-04-29 10:08:25 +08001464 }
developerfd40db22021-04-29 10:08:25 +08001465 }
1466
developer68ce74f2023-01-03 16:11:57 +08001467 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1468 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1469 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1470 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
developerfd40db22021-04-29 10:08:25 +08001471
1472 return 0;
1473}
1474
1475static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1476{
developere9356982022-07-04 09:03:20 +08001477 return ring->dma + (desc - ring->phys);
developerfd40db22021-04-29 10:08:25 +08001478}
1479
1480static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001481 void *txd, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001482{
developere9356982022-07-04 09:03:20 +08001483 int idx = (txd - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001484
1485 return &ring->buf[idx];
1486}
1487
1488static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
developere9356982022-07-04 09:03:20 +08001489 void *dma)
developerfd40db22021-04-29 10:08:25 +08001490{
1491 return ring->dma_pdma - ring->dma + dma;
1492}
1493
developere9356982022-07-04 09:03:20 +08001494static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
developerfd40db22021-04-29 10:08:25 +08001495{
developere9356982022-07-04 09:03:20 +08001496 return (dma - ring->dma) / txd_size;
developerfd40db22021-04-29 10:08:25 +08001497}
1498
developerc4671b22021-05-28 13:16:42 +08001499static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1500 bool napi)
developerfd40db22021-04-29 10:08:25 +08001501{
1502 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1503 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
developer3f28d382023-03-07 16:06:30 +08001504 dma_unmap_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001505 dma_unmap_addr(tx_buf, dma_addr0),
1506 dma_unmap_len(tx_buf, dma_len0),
1507 DMA_TO_DEVICE);
1508 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
developer3f28d382023-03-07 16:06:30 +08001509 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001510 dma_unmap_addr(tx_buf, dma_addr0),
1511 dma_unmap_len(tx_buf, dma_len0),
1512 DMA_TO_DEVICE);
1513 }
1514 } else {
1515 if (dma_unmap_len(tx_buf, dma_len0)) {
developer3f28d382023-03-07 16:06:30 +08001516 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001517 dma_unmap_addr(tx_buf, dma_addr0),
1518 dma_unmap_len(tx_buf, dma_len0),
1519 DMA_TO_DEVICE);
1520 }
1521
1522 if (dma_unmap_len(tx_buf, dma_len1)) {
developer3f28d382023-03-07 16:06:30 +08001523 dma_unmap_page(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08001524 dma_unmap_addr(tx_buf, dma_addr1),
1525 dma_unmap_len(tx_buf, dma_len1),
1526 DMA_TO_DEVICE);
1527 }
1528 }
1529
1530 tx_buf->flags = 0;
1531 if (tx_buf->skb &&
developerc4671b22021-05-28 13:16:42 +08001532 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC)) {
1533 if (napi)
1534 napi_consume_skb(tx_buf->skb, napi);
1535 else
1536 dev_kfree_skb_any(tx_buf->skb);
1537 }
developerfd40db22021-04-29 10:08:25 +08001538 tx_buf->skb = NULL;
1539}
1540
1541static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1542 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1543 size_t size, int idx)
1544{
1545 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1546 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1547 dma_unmap_len_set(tx_buf, dma_len0, size);
1548 } else {
1549 if (idx & 1) {
1550 txd->txd3 = mapped_addr;
1551 txd->txd2 |= TX_DMA_PLEN1(size);
1552 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1553 dma_unmap_len_set(tx_buf, dma_len1, size);
1554 } else {
1555 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1556 txd->txd1 = mapped_addr;
1557 txd->txd2 = TX_DMA_PLEN0(size);
1558 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1559 dma_unmap_len_set(tx_buf, dma_len0, size);
1560 }
1561 }
1562}
1563
developere9356982022-07-04 09:03:20 +08001564static void mtk_tx_set_dma_desc_v1(struct sk_buff *skb, struct net_device *dev, void *txd,
1565 struct mtk_tx_dma_desc_info *info)
1566{
1567 struct mtk_mac *mac = netdev_priv(dev);
1568 struct mtk_eth *eth = mac->hw;
1569 struct mtk_tx_dma *desc = txd;
1570 u32 data;
1571
1572 WRITE_ONCE(desc->txd1, info->addr);
1573
1574 data = TX_DMA_SWC | QID_LOW_BITS(info->qid) | TX_DMA_PLEN0(info->size);
1575 if (info->last)
1576 data |= TX_DMA_LS0;
1577 WRITE_ONCE(desc->txd3, data);
1578
1579 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1580 data |= QID_HIGH_BITS(info->qid);
1581 if (info->first) {
1582 if (info->gso)
1583 data |= TX_DMA_TSO;
1584 /* tx checksum offload */
1585 if (info->csum)
1586 data |= TX_DMA_CHKSUM;
1587 /* vlan header offload */
1588 if (info->vlan)
1589 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1590 }
1591
1592#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1593 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1594 data &= ~(0x7 << TX_DMA_FPORT_SHIFT);
1595 data |= 0x4 << TX_DMA_FPORT_SHIFT;
1596 }
1597
1598 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1599 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1600#endif
1601 WRITE_ONCE(desc->txd4, data);
1602}
1603
1604static void mtk_tx_set_dma_desc_v2(struct sk_buff *skb, struct net_device *dev, void *txd,
1605 struct mtk_tx_dma_desc_info *info)
1606{
1607 struct mtk_mac *mac = netdev_priv(dev);
1608 struct mtk_eth *eth = mac->hw;
1609 struct mtk_tx_dma_v2 *desc = txd;
developerce08bca2022-10-06 16:21:13 +08001610 u32 data = 0;
1611
1612 if (!info->qid && mac->id)
1613 info->qid = MTK_QDMA_GMAC2_QID;
1614
1615 WRITE_ONCE(desc->txd1, info->addr);
1616
1617 data = TX_DMA_PLEN0(info->size);
1618 if (info->last)
1619 data |= TX_DMA_LS0;
1620 WRITE_ONCE(desc->txd3, data);
1621
1622 data = ((mac->id == MTK_GMAC3_ID) ?
1623 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
1624 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1625#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1626 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1627 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1628 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1629 }
1630
1631 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1632 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1633#endif
1634 WRITE_ONCE(desc->txd4, data);
1635
1636 data = 0;
1637 if (info->first) {
1638 if (info->gso)
1639 data |= TX_DMA_TSO_V2;
1640 /* tx checksum offload */
1641 if (info->csum)
1642 data |= TX_DMA_CHKSUM_V2;
1643 }
1644 WRITE_ONCE(desc->txd5, data);
1645
1646 data = 0;
1647 if (info->first && info->vlan)
1648 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1649 WRITE_ONCE(desc->txd6, data);
1650
1651 WRITE_ONCE(desc->txd7, 0);
1652 WRITE_ONCE(desc->txd8, 0);
1653}
1654
1655static void mtk_tx_set_dma_desc_v3(struct sk_buff *skb, struct net_device *dev, void *txd,
1656 struct mtk_tx_dma_desc_info *info)
1657{
1658 struct mtk_mac *mac = netdev_priv(dev);
1659 struct mtk_eth *eth = mac->hw;
1660 struct mtk_tx_dma_v2 *desc = txd;
developer089e8852022-09-28 14:43:46 +08001661 u64 addr64 = 0;
developere9356982022-07-04 09:03:20 +08001662 u32 data = 0;
developere9356982022-07-04 09:03:20 +08001663
developerce08bca2022-10-06 16:21:13 +08001664 if (!info->qid && mac->id)
developerb9463012022-09-14 10:28:45 +08001665 info->qid = MTK_QDMA_GMAC2_QID;
developere9356982022-07-04 09:03:20 +08001666
developer089e8852022-09-28 14:43:46 +08001667 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
1668 TX_DMA_SDP1(info->addr) : 0;
1669
developere9356982022-07-04 09:03:20 +08001670 WRITE_ONCE(desc->txd1, info->addr);
1671
1672 data = TX_DMA_PLEN0(info->size);
1673 if (info->last)
1674 data |= TX_DMA_LS0;
developer089e8852022-09-28 14:43:46 +08001675 WRITE_ONCE(desc->txd3, data | addr64);
developere9356982022-07-04 09:03:20 +08001676
developer089e8852022-09-28 14:43:46 +08001677 data = ((mac->id == MTK_GMAC3_ID) ?
1678 PSE_GDM3_PORT : (mac->id + 1)) << TX_DMA_FPORT_SHIFT_V2; /* forward port */
developerb9463012022-09-14 10:28:45 +08001679 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
developere9356982022-07-04 09:03:20 +08001680#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
1681 if (HNAT_SKB_CB2(skb)->magic == 0x78681415) {
1682 data &= ~(0xf << TX_DMA_FPORT_SHIFT_V2);
1683 data |= 0x4 << TX_DMA_FPORT_SHIFT_V2;
1684 }
1685
1686 trace_printk("[%s] skb_shinfo(skb)->nr_frags=%x HNAT_SKB_CB2(skb)->magic=%x txd4=%x<-----\n",
1687 __func__, skb_shinfo(skb)->nr_frags, HNAT_SKB_CB2(skb)->magic, data);
1688#endif
1689 WRITE_ONCE(desc->txd4, data);
1690
1691 data = 0;
1692 if (info->first) {
1693 if (info->gso)
1694 data |= TX_DMA_TSO_V2;
1695 /* tx checksum offload */
1696 if (info->csum)
1697 data |= TX_DMA_CHKSUM_V2;
developerce08bca2022-10-06 16:21:13 +08001698
1699 if (netdev_uses_dsa(dev))
1700 data |= TX_DMA_SPTAG_V3;
developere9356982022-07-04 09:03:20 +08001701 }
1702 WRITE_ONCE(desc->txd5, data);
1703
1704 data = 0;
1705 if (info->first && info->vlan)
1706 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1707 WRITE_ONCE(desc->txd6, data);
1708
1709 WRITE_ONCE(desc->txd7, 0);
1710 WRITE_ONCE(desc->txd8, 0);
1711}
1712
1713static void mtk_tx_set_dma_desc(struct sk_buff *skb, struct net_device *dev, void *txd,
1714 struct mtk_tx_dma_desc_info *info)
1715{
1716 struct mtk_mac *mac = netdev_priv(dev);
1717 struct mtk_eth *eth = mac->hw;
1718
developerce08bca2022-10-06 16:21:13 +08001719 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3))
1720 mtk_tx_set_dma_desc_v3(skb, dev, txd, info);
1721 else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2))
developere9356982022-07-04 09:03:20 +08001722 mtk_tx_set_dma_desc_v2(skb, dev, txd, info);
1723 else
1724 mtk_tx_set_dma_desc_v1(skb, dev, txd, info);
1725}
1726
developerfd40db22021-04-29 10:08:25 +08001727static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1728 int tx_num, struct mtk_tx_ring *ring, bool gso)
1729{
developere9356982022-07-04 09:03:20 +08001730 struct mtk_tx_dma_desc_info txd_info = {
1731 .size = skb_headlen(skb),
1732 .qid = skb->mark & MTK_QDMA_TX_MASK,
1733 .gso = gso,
1734 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1735 .vlan = skb_vlan_tag_present(skb),
1736 .vlan_tci = skb_vlan_tag_get(skb),
1737 .first = true,
1738 .last = !skb_is_nonlinear(skb),
1739 };
developerfd40db22021-04-29 10:08:25 +08001740 struct mtk_mac *mac = netdev_priv(dev);
1741 struct mtk_eth *eth = mac->hw;
developere9356982022-07-04 09:03:20 +08001742 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08001743 struct mtk_tx_dma *itxd, *txd;
1744 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1745 struct mtk_tx_buf *itx_buf, *tx_buf;
developerfd40db22021-04-29 10:08:25 +08001746 int i, n_desc = 1;
developerfd40db22021-04-29 10:08:25 +08001747 int k = 0;
1748
developerb3a9e7b2023-02-08 15:18:10 +08001749 if (skb->len < 32) {
1750 if (skb_put_padto(skb, MTK_MIN_TX_LENGTH))
1751 return -ENOMEM;
1752
1753 txd_info.size = skb_headlen(skb);
1754 }
1755
developerfd40db22021-04-29 10:08:25 +08001756 itxd = ring->next_free;
1757 itxd_pdma = qdma_to_pdma(ring, itxd);
1758 if (itxd == ring->last_free)
1759 return -ENOMEM;
1760
developere9356982022-07-04 09:03:20 +08001761 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001762 memset(itx_buf, 0, sizeof(*itx_buf));
1763
developer3f28d382023-03-07 16:06:30 +08001764 txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size,
developere9356982022-07-04 09:03:20 +08001765 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001766 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
developerfd40db22021-04-29 10:08:25 +08001767 return -ENOMEM;
1768
developere9356982022-07-04 09:03:20 +08001769 mtk_tx_set_dma_desc(skb, dev, itxd, &txd_info);
1770
developerfd40db22021-04-29 10:08:25 +08001771 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
developer089e8852022-09-28 14:43:46 +08001772 itx_buf->flags |= (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1773 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1774 MTK_TX_FLAGS_FPORT2;
developere9356982022-07-04 09:03:20 +08001775 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
developerfd40db22021-04-29 10:08:25 +08001776 k++);
1777
developerfd40db22021-04-29 10:08:25 +08001778 /* TX SG offload */
1779 txd = itxd;
1780 txd_pdma = qdma_to_pdma(ring, txd);
1781
developere9356982022-07-04 09:03:20 +08001782 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
developerfd40db22021-04-29 10:08:25 +08001783 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1784 unsigned int offset = 0;
1785 int frag_size = skb_frag_size(frag);
1786
1787 while (frag_size) {
developerfd40db22021-04-29 10:08:25 +08001788 bool new_desc = true;
1789
developere9356982022-07-04 09:03:20 +08001790 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
developerfd40db22021-04-29 10:08:25 +08001791 (i & 0x1)) {
1792 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1793 txd_pdma = qdma_to_pdma(ring, txd);
1794 if (txd == ring->last_free)
1795 goto err_dma;
1796
1797 n_desc++;
1798 } else {
1799 new_desc = false;
1800 }
1801
developere9356982022-07-04 09:03:20 +08001802 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1803 txd_info.size = min(frag_size, MTK_TX_DMA_BUF_LEN);
1804 txd_info.qid = skb->mark & MTK_QDMA_TX_MASK;
1805 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1806 !(frag_size - txd_info.size);
developer3f28d382023-03-07 16:06:30 +08001807 txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag,
developere9356982022-07-04 09:03:20 +08001808 offset, txd_info.size,
1809 DMA_TO_DEVICE);
developer3f28d382023-03-07 16:06:30 +08001810 if (unlikely(dma_mapping_error(eth->dma_dev,
1811 txd_info.addr)))
developere9356982022-07-04 09:03:20 +08001812 goto err_dma;
developerfd40db22021-04-29 10:08:25 +08001813
developere9356982022-07-04 09:03:20 +08001814 mtk_tx_set_dma_desc(skb, dev, txd, &txd_info);
developerfd40db22021-04-29 10:08:25 +08001815
developere9356982022-07-04 09:03:20 +08001816 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001817 if (new_desc)
1818 memset(tx_buf, 0, sizeof(*tx_buf));
1819 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
1820 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
developer089e8852022-09-28 14:43:46 +08001821 tx_buf->flags |=
1822 (mac->id == MTK_GMAC1_ID) ? MTK_TX_FLAGS_FPORT0 :
1823 (mac->id == MTK_GMAC2_ID) ? MTK_TX_FLAGS_FPORT1 :
1824 MTK_TX_FLAGS_FPORT2;
developerfd40db22021-04-29 10:08:25 +08001825
developere9356982022-07-04 09:03:20 +08001826 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1827 txd_info.size, k++);
developerfd40db22021-04-29 10:08:25 +08001828
developere9356982022-07-04 09:03:20 +08001829 frag_size -= txd_info.size;
1830 offset += txd_info.size;
developerfd40db22021-04-29 10:08:25 +08001831 }
1832 }
1833
1834 /* store skb to cleanup */
1835 itx_buf->skb = skb;
1836
developere9356982022-07-04 09:03:20 +08001837 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001838 if (k & 0x1)
1839 txd_pdma->txd2 |= TX_DMA_LS0;
1840 else
1841 txd_pdma->txd2 |= TX_DMA_LS1;
1842 }
1843
1844 netdev_sent_queue(dev, skb->len);
1845 skb_tx_timestamp(skb);
1846
1847 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1848 atomic_sub(n_desc, &ring->free_count);
1849
1850 /* make sure that all changes to the dma ring are flushed before we
1851 * continue
1852 */
1853 wmb();
1854
developere9356982022-07-04 09:03:20 +08001855 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
developerfd40db22021-04-29 10:08:25 +08001856 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) ||
1857 !netdev_xmit_more())
developer68ce74f2023-01-03 16:11:57 +08001858 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
developerfd40db22021-04-29 10:08:25 +08001859 } else {
developere9356982022-07-04 09:03:20 +08001860 int next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
developerfd40db22021-04-29 10:08:25 +08001861 ring->dma_size);
1862 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1863 }
1864
1865 return 0;
1866
1867err_dma:
1868 do {
developere9356982022-07-04 09:03:20 +08001869 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08001870
1871 /* unmap dma */
developerc4671b22021-05-28 13:16:42 +08001872 mtk_tx_unmap(eth, tx_buf, false);
developerfd40db22021-04-29 10:08:25 +08001873
1874 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
developere9356982022-07-04 09:03:20 +08001875 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
developerfd40db22021-04-29 10:08:25 +08001876 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1877
1878 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1879 itxd_pdma = qdma_to_pdma(ring, itxd);
1880 } while (itxd != txd);
1881
1882 return -ENOMEM;
1883}
1884
1885static inline int mtk_cal_txd_req(struct sk_buff *skb)
1886{
1887 int i, nfrags;
1888 skb_frag_t *frag;
1889
1890 nfrags = 1;
1891 if (skb_is_gso(skb)) {
1892 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1893 frag = &skb_shinfo(skb)->frags[i];
1894 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1895 MTK_TX_DMA_BUF_LEN);
1896 }
1897 } else {
1898 nfrags += skb_shinfo(skb)->nr_frags;
1899 }
1900
1901 return nfrags;
1902}
1903
1904static int mtk_queue_stopped(struct mtk_eth *eth)
1905{
1906 int i;
1907
1908 for (i = 0; i < MTK_MAC_COUNT; i++) {
1909 if (!eth->netdev[i])
1910 continue;
1911 if (netif_queue_stopped(eth->netdev[i]))
1912 return 1;
1913 }
1914
1915 return 0;
1916}
1917
1918static void mtk_wake_queue(struct mtk_eth *eth)
1919{
1920 int i;
1921
1922 for (i = 0; i < MTK_MAC_COUNT; i++) {
1923 if (!eth->netdev[i])
1924 continue;
1925 netif_wake_queue(eth->netdev[i]);
1926 }
1927}
1928
1929static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1930{
1931 struct mtk_mac *mac = netdev_priv(dev);
1932 struct mtk_eth *eth = mac->hw;
1933 struct mtk_tx_ring *ring = &eth->tx_ring;
1934 struct net_device_stats *stats = &dev->stats;
1935 bool gso = false;
1936 int tx_num;
1937
1938 /* normally we can rely on the stack not calling this more than once,
1939 * however we have 2 queues running on the same ring so we need to lock
1940 * the ring access
1941 */
1942 spin_lock(&eth->page_lock);
1943
1944 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
1945 goto drop;
1946
1947 tx_num = mtk_cal_txd_req(skb);
1948 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1949 netif_stop_queue(dev);
1950 netif_err(eth, tx_queued, dev,
1951 "Tx Ring full when queue awake!\n");
1952 spin_unlock(&eth->page_lock);
1953 return NETDEV_TX_BUSY;
1954 }
1955
1956 /* TSO: fill MSS info in tcp checksum field */
1957 if (skb_is_gso(skb)) {
1958 if (skb_cow_head(skb, 0)) {
1959 netif_warn(eth, tx_err, dev,
1960 "GSO expand head fail.\n");
1961 goto drop;
1962 }
1963
1964 if (skb_shinfo(skb)->gso_type &
1965 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1966 gso = true;
1967 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1968 }
1969 }
1970
1971 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1972 goto drop;
1973
1974 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1975 netif_stop_queue(dev);
1976
1977 spin_unlock(&eth->page_lock);
1978
1979 return NETDEV_TX_OK;
1980
1981drop:
1982 spin_unlock(&eth->page_lock);
1983 stats->tx_dropped++;
1984 dev_kfree_skb_any(skb);
1985 return NETDEV_TX_OK;
1986}
1987
1988static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1989{
1990 int i;
1991 struct mtk_rx_ring *ring;
1992 int idx;
1993
developerfd40db22021-04-29 10:08:25 +08001994 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
developere9356982022-07-04 09:03:20 +08001995 struct mtk_rx_dma *rxd;
1996
developer77d03a72021-06-06 00:06:00 +08001997 if (!IS_NORMAL_RING(i) && !IS_HW_LRO_RING(i))
1998 continue;
1999
developerfd40db22021-04-29 10:08:25 +08002000 ring = &eth->rx_ring[i];
2001 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002002 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
2003 if (rxd->rxd2 & RX_DMA_DONE) {
developerfd40db22021-04-29 10:08:25 +08002004 ring->calc_idx_update = true;
2005 return ring;
2006 }
2007 }
2008
2009 return NULL;
2010}
2011
developer18f46a82021-07-20 21:08:21 +08002012static void mtk_update_rx_cpu_idx(struct mtk_eth *eth, struct mtk_rx_ring *ring)
developerfd40db22021-04-29 10:08:25 +08002013{
developerfd40db22021-04-29 10:08:25 +08002014 int i;
2015
developerfb556ca2021-10-13 10:52:09 +08002016 if (!eth->hwlro)
developerfd40db22021-04-29 10:08:25 +08002017 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
developerfb556ca2021-10-13 10:52:09 +08002018 else {
developerfd40db22021-04-29 10:08:25 +08002019 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
2020 ring = &eth->rx_ring[i];
2021 if (ring->calc_idx_update) {
2022 ring->calc_idx_update = false;
2023 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2024 }
2025 }
2026 }
2027}
2028
2029static int mtk_poll_rx(struct napi_struct *napi, int budget,
2030 struct mtk_eth *eth)
2031{
developer18f46a82021-07-20 21:08:21 +08002032 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2033 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002034 int idx;
2035 struct sk_buff *skb;
developer089e8852022-09-28 14:43:46 +08002036 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002037 u8 *data, *new_data;
developere9356982022-07-04 09:03:20 +08002038 struct mtk_rx_dma_v2 *rxd, trxd;
developerfd40db22021-04-29 10:08:25 +08002039 int done = 0;
2040
developer18f46a82021-07-20 21:08:21 +08002041 if (unlikely(!ring))
2042 goto rx_done;
2043
developerfd40db22021-04-29 10:08:25 +08002044 while (done < budget) {
developer68ce74f2023-01-03 16:11:57 +08002045 unsigned int pktlen, *rxdcsum;
developer006325c2022-10-06 16:39:50 +08002046 struct net_device *netdev = NULL;
developer8b6f2402022-11-28 13:42:34 +08002047 dma_addr_t dma_addr = 0;
developere9356982022-07-04 09:03:20 +08002048 int mac = 0;
developerfd40db22021-04-29 10:08:25 +08002049
developer18f46a82021-07-20 21:08:21 +08002050 if (eth->hwlro)
2051 ring = mtk_get_rx_ring(eth);
2052
developerfd40db22021-04-29 10:08:25 +08002053 if (unlikely(!ring))
2054 goto rx_done;
2055
2056 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
developere9356982022-07-04 09:03:20 +08002057 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
developerfd40db22021-04-29 10:08:25 +08002058 data = ring->data[idx];
2059
developere9356982022-07-04 09:03:20 +08002060 if (!mtk_rx_get_desc(eth, &trxd, rxd))
developerfd40db22021-04-29 10:08:25 +08002061 break;
2062
2063 /* find out which mac the packet come from. values start at 1 */
2064 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
2065 mac = 0;
2066 } else {
developer8ecd51b2023-03-13 11:28:28 +08002067 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer089e8852022-09-28 14:43:46 +08002068 switch (RX_DMA_GET_SPORT_V2(trxd.rxd5)) {
2069 case PSE_GDM1_PORT:
2070 case PSE_GDM2_PORT:
2071 mac = RX_DMA_GET_SPORT_V2(trxd.rxd5) - 1;
2072 break;
2073 case PSE_GDM3_PORT:
2074 mac = MTK_GMAC3_ID;
2075 break;
2076 }
2077 } else
developerfd40db22021-04-29 10:08:25 +08002078 mac = (trxd.rxd4 & RX_DMA_SPECIAL_TAG) ?
2079 0 : RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2080 }
2081
2082 if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
2083 !eth->netdev[mac]))
2084 goto release_desc;
2085
2086 netdev = eth->netdev[mac];
2087
2088 if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
2089 goto release_desc;
2090
2091 /* alloc new buffer */
2092 new_data = napi_alloc_frag(ring->frag_size);
2093 if (unlikely(!new_data)) {
2094 netdev->stats.rx_dropped++;
2095 goto release_desc;
2096 }
developer3f28d382023-03-07 16:06:30 +08002097 dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002098 new_data + NET_SKB_PAD +
2099 eth->ip_align,
2100 ring->buf_size,
2101 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002102 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr))) {
developerfd40db22021-04-29 10:08:25 +08002103 skb_free_frag(new_data);
2104 netdev->stats.rx_dropped++;
2105 goto release_desc;
2106 }
2107
developer089e8852022-09-28 14:43:46 +08002108 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2109 ((u64)(trxd.rxd2 & 0xf)) << 32 : 0;
2110
developer3f28d382023-03-07 16:06:30 +08002111 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002112 (u64)(trxd.rxd1 | addr64),
developerc4671b22021-05-28 13:16:42 +08002113 ring->buf_size, DMA_FROM_DEVICE);
2114
developerfd40db22021-04-29 10:08:25 +08002115 /* receive data */
2116 skb = build_skb(data, ring->frag_size);
2117 if (unlikely(!skb)) {
developerc4671b22021-05-28 13:16:42 +08002118 skb_free_frag(data);
developerfd40db22021-04-29 10:08:25 +08002119 netdev->stats.rx_dropped++;
developerc4671b22021-05-28 13:16:42 +08002120 goto skip_rx;
developerfd40db22021-04-29 10:08:25 +08002121 }
2122 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2123
developerfd40db22021-04-29 10:08:25 +08002124 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2125 skb->dev = netdev;
2126 skb_put(skb, pktlen);
2127
developer8ecd51b2023-03-13 11:28:28 +08002128 if ((MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)))
developer68ce74f2023-01-03 16:11:57 +08002129 rxdcsum = &trxd.rxd3;
2130 else
2131 rxdcsum = &trxd.rxd4;
2132
2133 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
developerfd40db22021-04-29 10:08:25 +08002134 skb->ip_summed = CHECKSUM_UNNECESSARY;
2135 else
2136 skb_checksum_none_assert(skb);
2137 skb->protocol = eth_type_trans(skb, netdev);
2138
2139 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX) {
developer8ecd51b2023-03-13 11:28:28 +08002140 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer255bba22021-07-27 15:16:33 +08002141 if (trxd.rxd3 & RX_DMA_VTAG_V2)
developerfd40db22021-04-29 10:08:25 +08002142 __vlan_hwaccel_put_tag(skb,
developer255bba22021-07-27 15:16:33 +08002143 htons(RX_DMA_VPID_V2(trxd.rxd4)),
developerfd40db22021-04-29 10:08:25 +08002144 RX_DMA_VID_V2(trxd.rxd4));
2145 } else {
2146 if (trxd.rxd2 & RX_DMA_VTAG)
2147 __vlan_hwaccel_put_tag(skb,
2148 htons(RX_DMA_VPID(trxd.rxd3)),
2149 RX_DMA_VID(trxd.rxd3));
2150 }
2151
2152 /* If netdev is attached to dsa switch, the special
2153 * tag inserted in VLAN field by switch hardware can
2154 * be offload by RX HW VLAN offload. Clears the VLAN
2155 * information from @skb to avoid unexpected 8021d
2156 * handler before packet enter dsa framework.
2157 */
2158 if (netdev_uses_dsa(netdev))
2159 __vlan_hwaccel_clear_tag(skb);
2160 }
2161
2162#if defined(CONFIG_NET_MEDIATEK_HNAT) || defined(CONFIG_NET_MEDIATEK_HNAT_MODULE)
developer8ecd51b2023-03-13 11:28:28 +08002163 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developerfd40db22021-04-29 10:08:25 +08002164 *(u32 *)(skb->head) = trxd.rxd5;
2165 else
developerfd40db22021-04-29 10:08:25 +08002166 *(u32 *)(skb->head) = trxd.rxd4;
2167
2168 skb_hnat_alg(skb) = 0;
developerfdfe1572021-09-13 16:56:33 +08002169 skb_hnat_filled(skb) = 0;
developerfd40db22021-04-29 10:08:25 +08002170 skb_hnat_magic_tag(skb) = HNAT_MAGIC_TAG;
2171
2172 if (skb_hnat_reason(skb) == HIT_BIND_FORCE_TO_CPU) {
2173 trace_printk("[%s] reason=0x%x(force to CPU) from WAN to Ext\n",
2174 __func__, skb_hnat_reason(skb));
2175 skb->pkt_type = PACKET_HOST;
2176 }
2177
2178 trace_printk("[%s] rxd:(entry=%x,sport=%x,reason=%x,alg=%x\n",
2179 __func__, skb_hnat_entry(skb), skb_hnat_sport(skb),
2180 skb_hnat_reason(skb), skb_hnat_alg(skb));
2181#endif
developer77d03a72021-06-06 00:06:00 +08002182 if (mtk_hwlro_stats_ebl &&
2183 IS_HW_LRO_RING(ring->ring_no) && eth->hwlro) {
2184 hw_lro_stats_update(ring->ring_no, &trxd);
2185 hw_lro_flush_stats_update(ring->ring_no, &trxd);
2186 }
developerfd40db22021-04-29 10:08:25 +08002187
2188 skb_record_rx_queue(skb, 0);
2189 napi_gro_receive(napi, skb);
2190
developerc4671b22021-05-28 13:16:42 +08002191skip_rx:
developerfd40db22021-04-29 10:08:25 +08002192 ring->data[idx] = new_data;
2193 rxd->rxd1 = (unsigned int)dma_addr;
2194
2195release_desc:
developer089e8852022-09-28 14:43:46 +08002196 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2197 RX_DMA_SDP1(dma_addr) : 0;
2198
developerfd40db22021-04-29 10:08:25 +08002199 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2200 rxd->rxd2 = RX_DMA_LSO;
2201 else
developer089e8852022-09-28 14:43:46 +08002202 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002203
2204 ring->calc_idx = idx;
2205
2206 done++;
2207 }
2208
2209rx_done:
2210 if (done) {
2211 /* make sure that all changes to the dma ring are flushed before
2212 * we continue
2213 */
2214 wmb();
developer18f46a82021-07-20 21:08:21 +08002215 mtk_update_rx_cpu_idx(eth, ring);
developerfd40db22021-04-29 10:08:25 +08002216 }
2217
2218 return done;
2219}
2220
developerfb556ca2021-10-13 10:52:09 +08002221static void mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002222 unsigned int *done, unsigned int *bytes)
2223{
developer68ce74f2023-01-03 16:11:57 +08002224 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developere9356982022-07-04 09:03:20 +08002225 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002226 struct mtk_tx_ring *ring = &eth->tx_ring;
2227 struct mtk_tx_dma *desc;
2228 struct sk_buff *skb;
2229 struct mtk_tx_buf *tx_buf;
2230 u32 cpu, dma;
2231
developerc4671b22021-05-28 13:16:42 +08002232 cpu = ring->last_free_ptr;
developer68ce74f2023-01-03 16:11:57 +08002233 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002234
2235 desc = mtk_qdma_phys_to_virt(ring, cpu);
2236
2237 while ((cpu != dma) && budget) {
2238 u32 next_cpu = desc->txd2;
2239 int mac = 0;
2240
2241 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2242 break;
2243
2244 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2245
developere9356982022-07-04 09:03:20 +08002246 tx_buf = mtk_desc_to_tx_buf(ring, desc, soc->txrx.txd_size);
developerfd40db22021-04-29 10:08:25 +08002247 if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
developer089e8852022-09-28 14:43:46 +08002248 mac = MTK_GMAC2_ID;
2249 else if (tx_buf->flags & MTK_TX_FLAGS_FPORT2)
2250 mac = MTK_GMAC3_ID;
developerfd40db22021-04-29 10:08:25 +08002251
2252 skb = tx_buf->skb;
2253 if (!skb)
2254 break;
2255
2256 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2257 bytes[mac] += skb->len;
2258 done[mac]++;
2259 budget--;
2260 }
developerc4671b22021-05-28 13:16:42 +08002261 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002262
2263 ring->last_free = desc;
2264 atomic_inc(&ring->free_count);
2265
2266 cpu = next_cpu;
2267 }
2268
developerc4671b22021-05-28 13:16:42 +08002269 ring->last_free_ptr = cpu;
developer68ce74f2023-01-03 16:11:57 +08002270 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
developerfd40db22021-04-29 10:08:25 +08002271}
2272
developerfb556ca2021-10-13 10:52:09 +08002273static void mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
developerfd40db22021-04-29 10:08:25 +08002274 unsigned int *done, unsigned int *bytes)
2275{
2276 struct mtk_tx_ring *ring = &eth->tx_ring;
2277 struct mtk_tx_dma *desc;
2278 struct sk_buff *skb;
2279 struct mtk_tx_buf *tx_buf;
2280 u32 cpu, dma;
2281
2282 cpu = ring->cpu_idx;
2283 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2284
2285 while ((cpu != dma) && budget) {
2286 tx_buf = &ring->buf[cpu];
2287 skb = tx_buf->skb;
2288 if (!skb)
2289 break;
2290
2291 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
2292 bytes[0] += skb->len;
2293 done[0]++;
2294 budget--;
2295 }
2296
developerc4671b22021-05-28 13:16:42 +08002297 mtk_tx_unmap(eth, tx_buf, true);
developerfd40db22021-04-29 10:08:25 +08002298
developere9356982022-07-04 09:03:20 +08002299 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
developerfd40db22021-04-29 10:08:25 +08002300 ring->last_free = desc;
2301 atomic_inc(&ring->free_count);
2302
2303 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2304 }
2305
2306 ring->cpu_idx = cpu;
developerfd40db22021-04-29 10:08:25 +08002307}
2308
2309static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2310{
2311 struct mtk_tx_ring *ring = &eth->tx_ring;
2312 unsigned int done[MTK_MAX_DEVS];
2313 unsigned int bytes[MTK_MAX_DEVS];
2314 int total = 0, i;
2315
2316 memset(done, 0, sizeof(done));
2317 memset(bytes, 0, sizeof(bytes));
2318
2319 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developerfb556ca2021-10-13 10:52:09 +08002320 mtk_poll_tx_qdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002321 else
developerfb556ca2021-10-13 10:52:09 +08002322 mtk_poll_tx_pdma(eth, budget, done, bytes);
developerfd40db22021-04-29 10:08:25 +08002323
2324 for (i = 0; i < MTK_MAC_COUNT; i++) {
2325 if (!eth->netdev[i] || !done[i])
2326 continue;
2327 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
2328 total += done[i];
2329 }
2330
2331 if (mtk_queue_stopped(eth) &&
2332 (atomic_read(&ring->free_count) > ring->thresh))
2333 mtk_wake_queue(eth);
2334
2335 return total;
2336}
2337
2338static void mtk_handle_status_irq(struct mtk_eth *eth)
2339{
developer8051e042022-04-08 13:26:36 +08002340 u32 status2 = mtk_r32(eth, MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002341
2342 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2343 mtk_stats_update(eth);
2344 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
developer8051e042022-04-08 13:26:36 +08002345 MTK_FE_INT_STATUS);
developerfd40db22021-04-29 10:08:25 +08002346 }
2347}
2348
2349static int mtk_napi_tx(struct napi_struct *napi, int budget)
2350{
2351 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
developer68ce74f2023-01-03 16:11:57 +08002352 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002353 u32 status, mask;
2354 int tx_done = 0;
2355
2356 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2357 mtk_handle_status_irq(eth);
developer68ce74f2023-01-03 16:11:57 +08002358 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002359 tx_done = mtk_poll_tx(eth, budget);
2360
2361 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002362 status = mtk_r32(eth, reg_map->tx_irq_status);
2363 mask = mtk_r32(eth, reg_map->tx_irq_mask);
developerfd40db22021-04-29 10:08:25 +08002364 dev_info(eth->dev,
2365 "done tx %d, intr 0x%08x/0x%x\n",
2366 tx_done, status, mask);
2367 }
2368
2369 if (tx_done == budget)
2370 return budget;
2371
developer68ce74f2023-01-03 16:11:57 +08002372 status = mtk_r32(eth, reg_map->tx_irq_status);
developerfd40db22021-04-29 10:08:25 +08002373 if (status & MTK_TX_DONE_INT)
2374 return budget;
2375
developerc4671b22021-05-28 13:16:42 +08002376 if (napi_complete(napi))
2377 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developerfd40db22021-04-29 10:08:25 +08002378
2379 return tx_done;
2380}
2381
2382static int mtk_napi_rx(struct napi_struct *napi, int budget)
2383{
developer18f46a82021-07-20 21:08:21 +08002384 struct mtk_napi *rx_napi = container_of(napi, struct mtk_napi, napi);
2385 struct mtk_eth *eth = rx_napi->eth;
developer68ce74f2023-01-03 16:11:57 +08002386 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer18f46a82021-07-20 21:08:21 +08002387 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08002388 u32 status, mask;
2389 int rx_done = 0;
2390 int remain_budget = budget;
2391
2392 mtk_handle_status_irq(eth);
2393
2394poll_again:
developer68ce74f2023-01-03 16:11:57 +08002395 mtk_w32(eth, MTK_RX_DONE_INT(ring->ring_no), reg_map->pdma.irq_status);
developerfd40db22021-04-29 10:08:25 +08002396 rx_done = mtk_poll_rx(napi, remain_budget, eth);
2397
2398 if (unlikely(netif_msg_intr(eth))) {
developer68ce74f2023-01-03 16:11:57 +08002399 status = mtk_r32(eth, reg_map->pdma.irq_status);
2400 mask = mtk_r32(eth, reg_map->pdma.irq_mask);
developerfd40db22021-04-29 10:08:25 +08002401 dev_info(eth->dev,
2402 "done rx %d, intr 0x%08x/0x%x\n",
2403 rx_done, status, mask);
2404 }
2405 if (rx_done == remain_budget)
2406 return budget;
2407
developer68ce74f2023-01-03 16:11:57 +08002408 status = mtk_r32(eth, reg_map->pdma.irq_status);
developer18f46a82021-07-20 21:08:21 +08002409 if (status & MTK_RX_DONE_INT(ring->ring_no)) {
developerfd40db22021-04-29 10:08:25 +08002410 remain_budget -= rx_done;
2411 goto poll_again;
2412 }
developerc4671b22021-05-28 13:16:42 +08002413
2414 if (napi_complete(napi))
developer18f46a82021-07-20 21:08:21 +08002415 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(ring->ring_no));
developerfd40db22021-04-29 10:08:25 +08002416
2417 return rx_done + budget - remain_budget;
2418}
2419
2420static int mtk_tx_alloc(struct mtk_eth *eth)
2421{
developere9356982022-07-04 09:03:20 +08002422 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002423 struct mtk_tx_ring *ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002424 int i, sz = soc->txrx.txd_size;
2425 struct mtk_tx_dma_v2 *txd, *pdma_txd;
developerfd40db22021-04-29 10:08:25 +08002426
2427 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
2428 GFP_KERNEL);
2429 if (!ring->buf)
2430 goto no_tx_mem;
2431
2432 if (!eth->soc->has_sram)
developer3f28d382023-03-07 16:06:30 +08002433 ring->dma = dma_alloc_coherent(eth->dma_dev, MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002434 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002435 else {
developere9356982022-07-04 09:03:20 +08002436 ring->dma = eth->scratch_ring + MTK_DMA_SIZE * sz;
developer8b6f2402022-11-28 13:42:34 +08002437 ring->phys = eth->phy_scratch_ring +
2438 MTK_DMA_SIZE * (dma_addr_t)sz;
developerfd40db22021-04-29 10:08:25 +08002439 }
2440
2441 if (!ring->dma)
2442 goto no_tx_mem;
2443
2444 for (i = 0; i < MTK_DMA_SIZE; i++) {
2445 int next = (i + 1) % MTK_DMA_SIZE;
2446 u32 next_ptr = ring->phys + next * sz;
2447
developere9356982022-07-04 09:03:20 +08002448 txd = ring->dma + i * sz;
2449 txd->txd2 = next_ptr;
2450 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2451 txd->txd4 = 0;
2452
developer089e8852022-09-28 14:43:46 +08002453 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
2454 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developere9356982022-07-04 09:03:20 +08002455 txd->txd5 = 0;
2456 txd->txd6 = 0;
2457 txd->txd7 = 0;
2458 txd->txd8 = 0;
2459 }
developerfd40db22021-04-29 10:08:25 +08002460 }
2461
2462 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2463 * only as the framework. The real HW descriptors are the PDMA
2464 * descriptors in ring->dma_pdma.
2465 */
2466 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer3f28d382023-03-07 16:06:30 +08002467 ring->dma_pdma = dma_alloc_coherent(eth->dma_dev,
2468 MTK_DMA_SIZE * sz,
developere9356982022-07-04 09:03:20 +08002469 &ring->phys_pdma, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002470 if (!ring->dma_pdma)
2471 goto no_tx_mem;
2472
2473 for (i = 0; i < MTK_DMA_SIZE; i++) {
developere9356982022-07-04 09:03:20 +08002474 pdma_txd = ring->dma_pdma + i *sz;
2475
2476 pdma_txd->txd2 = TX_DMA_DESP2_DEF;
2477 pdma_txd->txd4 = 0;
developerfd40db22021-04-29 10:08:25 +08002478 }
2479 }
2480
2481 ring->dma_size = MTK_DMA_SIZE;
2482 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
developere9356982022-07-04 09:03:20 +08002483 ring->next_free = ring->dma;
2484 ring->last_free = (void *)txd;
developerc4671b22021-05-28 13:16:42 +08002485 ring->last_free_ptr = (u32)(ring->phys + ((MTK_DMA_SIZE - 1) * sz));
developerfd40db22021-04-29 10:08:25 +08002486 ring->thresh = MAX_SKB_FRAGS;
2487
2488 /* make sure that all changes to the dma ring are flushed before we
2489 * continue
2490 */
2491 wmb();
2492
2493 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08002494 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2495 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
developerfd40db22021-04-29 10:08:25 +08002496 mtk_w32(eth,
2497 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
developer68ce74f2023-01-03 16:11:57 +08002498 soc->reg_map->qdma.crx_ptr);
2499 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
developerfd40db22021-04-29 10:08:25 +08002500 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES,
developer68ce74f2023-01-03 16:11:57 +08002501 soc->reg_map->qdma.qtx_cfg);
developerfd40db22021-04-29 10:08:25 +08002502 } else {
2503 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2504 mtk_w32(eth, MTK_DMA_SIZE, MT7628_TX_MAX_CNT0);
2505 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
developer68ce74f2023-01-03 16:11:57 +08002506 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002507 }
2508
2509 return 0;
2510
2511no_tx_mem:
2512 return -ENOMEM;
2513}
2514
2515static void mtk_tx_clean(struct mtk_eth *eth)
2516{
developere9356982022-07-04 09:03:20 +08002517 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08002518 struct mtk_tx_ring *ring = &eth->tx_ring;
2519 int i;
2520
2521 if (ring->buf) {
2522 for (i = 0; i < MTK_DMA_SIZE; i++)
developerc4671b22021-05-28 13:16:42 +08002523 mtk_tx_unmap(eth, &ring->buf[i], false);
developerfd40db22021-04-29 10:08:25 +08002524 kfree(ring->buf);
2525 ring->buf = NULL;
2526 }
2527
2528 if (!eth->soc->has_sram && ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002529 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002530 MTK_DMA_SIZE * soc->txrx.txd_size,
2531 ring->dma, ring->phys);
developerfd40db22021-04-29 10:08:25 +08002532 ring->dma = NULL;
2533 }
2534
2535 if (ring->dma_pdma) {
developer3f28d382023-03-07 16:06:30 +08002536 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002537 MTK_DMA_SIZE * soc->txrx.txd_size,
2538 ring->dma_pdma, ring->phys_pdma);
developerfd40db22021-04-29 10:08:25 +08002539 ring->dma_pdma = NULL;
2540 }
2541}
2542
2543static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2544{
developer68ce74f2023-01-03 16:11:57 +08002545 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08002546 struct mtk_rx_ring *ring;
2547 int rx_data_len, rx_dma_size;
2548 int i;
developer089e8852022-09-28 14:43:46 +08002549 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002550
2551 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2552 if (ring_no)
2553 return -EINVAL;
2554 ring = &eth->rx_ring_qdma;
2555 } else {
2556 ring = &eth->rx_ring[ring_no];
2557 }
2558
2559 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2560 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2561 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2562 } else {
2563 rx_data_len = ETH_DATA_LEN;
2564 rx_dma_size = MTK_DMA_SIZE;
2565 }
2566
2567 ring->frag_size = mtk_max_frag_size(rx_data_len);
2568 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2569 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2570 GFP_KERNEL);
2571 if (!ring->data)
2572 return -ENOMEM;
2573
2574 for (i = 0; i < rx_dma_size; i++) {
2575 ring->data[i] = netdev_alloc_frag(ring->frag_size);
2576 if (!ring->data[i])
2577 return -ENOMEM;
2578 }
2579
2580 if ((!eth->soc->has_sram) || (eth->soc->has_sram
2581 && (rx_flag != MTK_RX_FLAGS_NORMAL)))
developer3f28d382023-03-07 16:06:30 +08002582 ring->dma = dma_alloc_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002583 rx_dma_size * eth->soc->txrx.rxd_size,
2584 &ring->phys, GFP_KERNEL);
developerfd40db22021-04-29 10:08:25 +08002585 else {
2586 struct mtk_tx_ring *tx_ring = &eth->tx_ring;
developere9356982022-07-04 09:03:20 +08002587 ring->dma = tx_ring->dma + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002588 eth->soc->txrx.txd_size * (ring_no + 1);
developer18f46a82021-07-20 21:08:21 +08002589 ring->phys = tx_ring->phys + MTK_DMA_SIZE *
developer8ecd51b2023-03-13 11:28:28 +08002590 eth->soc->txrx.txd_size * (ring_no + 1);
developerfd40db22021-04-29 10:08:25 +08002591 }
2592
2593 if (!ring->dma)
2594 return -ENOMEM;
2595
2596 for (i = 0; i < rx_dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002597 struct mtk_rx_dma_v2 *rxd;
2598
developer3f28d382023-03-07 16:06:30 +08002599 dma_addr_t dma_addr = dma_map_single(eth->dma_dev,
developerfd40db22021-04-29 10:08:25 +08002600 ring->data[i] + NET_SKB_PAD + eth->ip_align,
2601 ring->buf_size,
2602 DMA_FROM_DEVICE);
developer3f28d382023-03-07 16:06:30 +08002603 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
developerfd40db22021-04-29 10:08:25 +08002604 return -ENOMEM;
developere9356982022-07-04 09:03:20 +08002605
2606 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2607 rxd->rxd1 = (unsigned int)dma_addr;
developerfd40db22021-04-29 10:08:25 +08002608
developer089e8852022-09-28 14:43:46 +08002609 addr64 = (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) ?
2610 RX_DMA_SDP1(dma_addr) : 0;
2611
developerfd40db22021-04-29 10:08:25 +08002612 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developere9356982022-07-04 09:03:20 +08002613 rxd->rxd2 = RX_DMA_LSO;
developerfd40db22021-04-29 10:08:25 +08002614 else
developer089e8852022-09-28 14:43:46 +08002615 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size) | addr64;
developerfd40db22021-04-29 10:08:25 +08002616
developere9356982022-07-04 09:03:20 +08002617 rxd->rxd3 = 0;
2618 rxd->rxd4 = 0;
2619
developer8ecd51b2023-03-13 11:28:28 +08002620 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developere9356982022-07-04 09:03:20 +08002621 rxd->rxd5 = 0;
2622 rxd->rxd6 = 0;
2623 rxd->rxd7 = 0;
2624 rxd->rxd8 = 0;
developerfd40db22021-04-29 10:08:25 +08002625 }
developerfd40db22021-04-29 10:08:25 +08002626 }
2627 ring->dma_size = rx_dma_size;
2628 ring->calc_idx_update = false;
2629 ring->calc_idx = rx_dma_size - 1;
2630 ring->crx_idx_reg = (rx_flag == MTK_RX_FLAGS_QDMA) ?
2631 MTK_QRX_CRX_IDX_CFG(ring_no) :
2632 MTK_PRX_CRX_IDX_CFG(ring_no);
developer77d03a72021-06-06 00:06:00 +08002633 ring->ring_no = ring_no;
developerfd40db22021-04-29 10:08:25 +08002634 /* make sure that all changes to the dma ring are flushed before we
2635 * continue
2636 */
2637 wmb();
2638
2639 if (rx_flag == MTK_RX_FLAGS_QDMA) {
developer68ce74f2023-01-03 16:11:57 +08002640 mtk_w32(eth, ring->phys,
2641 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2642 mtk_w32(eth, rx_dma_size,
2643 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2644 mtk_w32(eth, ring->calc_idx,
2645 ring->crx_idx_reg);
2646 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2647 reg_map->qdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002648 } else {
developer68ce74f2023-01-03 16:11:57 +08002649 mtk_w32(eth, ring->phys,
2650 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2651 mtk_w32(eth, rx_dma_size,
2652 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2653 mtk_w32(eth, ring->calc_idx,
2654 ring->crx_idx_reg);
2655 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2656 reg_map->pdma.rst_idx);
developerfd40db22021-04-29 10:08:25 +08002657 }
2658
2659 return 0;
2660}
2661
2662static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, int in_sram)
2663{
2664 int i;
developer089e8852022-09-28 14:43:46 +08002665 u64 addr64 = 0;
developerfd40db22021-04-29 10:08:25 +08002666
2667 if (ring->data && ring->dma) {
2668 for (i = 0; i < ring->dma_size; i++) {
developere9356982022-07-04 09:03:20 +08002669 struct mtk_rx_dma *rxd;
2670
developerfd40db22021-04-29 10:08:25 +08002671 if (!ring->data[i])
2672 continue;
developere9356982022-07-04 09:03:20 +08002673
2674 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2675 if (!rxd->rxd1)
developerfd40db22021-04-29 10:08:25 +08002676 continue;
developere9356982022-07-04 09:03:20 +08002677
developer089e8852022-09-28 14:43:46 +08002678 addr64 = (MTK_HAS_CAPS(eth->soc->caps,
2679 MTK_8GB_ADDRESSING)) ?
2680 ((u64)(rxd->rxd2 & 0xf)) << 32 : 0;
2681
developer3f28d382023-03-07 16:06:30 +08002682 dma_unmap_single(eth->dma_dev,
developer089e8852022-09-28 14:43:46 +08002683 (u64)(rxd->rxd1 | addr64),
developerfd40db22021-04-29 10:08:25 +08002684 ring->buf_size,
2685 DMA_FROM_DEVICE);
2686 skb_free_frag(ring->data[i]);
2687 }
2688 kfree(ring->data);
2689 ring->data = NULL;
2690 }
2691
2692 if(in_sram)
2693 return;
2694
2695 if (ring->dma) {
developer3f28d382023-03-07 16:06:30 +08002696 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08002697 ring->dma_size * eth->soc->txrx.rxd_size,
developerfd40db22021-04-29 10:08:25 +08002698 ring->dma,
2699 ring->phys);
2700 ring->dma = NULL;
2701 }
2702}
2703
2704static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2705{
2706 int i;
developer77d03a72021-06-06 00:06:00 +08002707 u32 val;
developerfd40db22021-04-29 10:08:25 +08002708 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2709 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2710
2711 /* set LRO rings to auto-learn modes */
2712 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2713
2714 /* validate LRO ring */
2715 ring_ctrl_dw2 |= MTK_RING_VLD;
2716
2717 /* set AGE timer (unit: 20us) */
2718 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2719 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2720
2721 /* set max AGG timer (unit: 20us) */
2722 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2723
2724 /* set max LRO AGG count */
2725 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2726 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2727
developer77d03a72021-06-06 00:06:00 +08002728 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08002729 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2730 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2731 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2732 }
2733
2734 /* IPv4 checksum update enable */
2735 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2736
2737 /* switch priority comparison to packet count mode */
2738 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2739
2740 /* bandwidth threshold setting */
2741 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2742
2743 /* auto-learn score delta setting */
developer77d03a72021-06-06 00:06:00 +08002744 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_LRO_ALT_SCORE_DELTA);
developerfd40db22021-04-29 10:08:25 +08002745
2746 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2747 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2748 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2749
developerfd40db22021-04-29 10:08:25 +08002750 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2751 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2752
developer8ecd51b2023-03-13 11:28:28 +08002753 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer77d03a72021-06-06 00:06:00 +08002754 val = mtk_r32(eth, MTK_PDMA_RX_CFG);
2755 mtk_w32(eth, val | (MTK_PDMA_LRO_SDL << MTK_RX_CFG_SDL_OFFSET),
2756 MTK_PDMA_RX_CFG);
2757
2758 lro_ctrl_dw0 |= MTK_PDMA_LRO_SDL << MTK_CTRL_DW0_SDL_OFFSET;
2759 } else {
2760 /* set HW LRO mode & the max aggregation count for rx packets */
2761 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2762 }
2763
developerfd40db22021-04-29 10:08:25 +08002764 /* enable HW LRO */
2765 lro_ctrl_dw0 |= MTK_LRO_EN;
2766
developer77d03a72021-06-06 00:06:00 +08002767 /* enable cpu reason black list */
2768 lro_ctrl_dw0 |= MTK_LRO_CRSN_BNW;
2769
developerfd40db22021-04-29 10:08:25 +08002770 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2771 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2772
developer77d03a72021-06-06 00:06:00 +08002773 /* no use PPE cpu reason */
2774 mtk_w32(eth, 0xffffffff, MTK_PDMA_LRO_CTRL_DW1);
2775
developerfd40db22021-04-29 10:08:25 +08002776 return 0;
2777}
2778
2779static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2780{
2781 int i;
2782 u32 val;
2783
2784 /* relinquish lro rings, flush aggregated packets */
developer77d03a72021-06-06 00:06:00 +08002785 mtk_w32(eth, MTK_LRO_RING_RELINGUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
developerfd40db22021-04-29 10:08:25 +08002786
2787 /* wait for relinquishments done */
2788 for (i = 0; i < 10; i++) {
2789 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
developer77d03a72021-06-06 00:06:00 +08002790 if (val & MTK_LRO_RING_RELINGUISH_DONE) {
developer8051e042022-04-08 13:26:36 +08002791 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08002792 continue;
2793 }
2794 break;
2795 }
2796
2797 /* invalidate lro rings */
developer77d03a72021-06-06 00:06:00 +08002798 for (i = 1; i <= MTK_HW_LRO_RING_NUM; i++)
developerfd40db22021-04-29 10:08:25 +08002799 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2800
2801 /* disable HW LRO */
2802 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2803}
2804
2805static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2806{
2807 u32 reg_val;
2808
developer8ecd51b2023-03-13 11:28:28 +08002809 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002810 idx += 1;
2811
developerfd40db22021-04-29 10:08:25 +08002812 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2813
2814 /* invalidate the IP setting */
2815 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2816
2817 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2818
2819 /* validate the IP setting */
2820 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2821}
2822
2823static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2824{
2825 u32 reg_val;
2826
developer8ecd51b2023-03-13 11:28:28 +08002827 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2))
developer77d03a72021-06-06 00:06:00 +08002828 idx += 1;
2829
developerfd40db22021-04-29 10:08:25 +08002830 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2831
2832 /* invalidate the IP setting */
2833 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2834
2835 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2836}
2837
2838static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2839{
2840 int cnt = 0;
2841 int i;
2842
2843 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2844 if (mac->hwlro_ip[i])
2845 cnt++;
2846 }
2847
2848 return cnt;
2849}
2850
2851static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2852 struct ethtool_rxnfc *cmd)
2853{
2854 struct ethtool_rx_flow_spec *fsp =
2855 (struct ethtool_rx_flow_spec *)&cmd->fs;
2856 struct mtk_mac *mac = netdev_priv(dev);
2857 struct mtk_eth *eth = mac->hw;
2858 int hwlro_idx;
2859
2860 if ((fsp->flow_type != TCP_V4_FLOW) ||
2861 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2862 (fsp->location > 1))
2863 return -EINVAL;
2864
2865 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2866 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2867
2868 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2869
2870 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2871
2872 return 0;
2873}
2874
2875static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2876 struct ethtool_rxnfc *cmd)
2877{
2878 struct ethtool_rx_flow_spec *fsp =
2879 (struct ethtool_rx_flow_spec *)&cmd->fs;
2880 struct mtk_mac *mac = netdev_priv(dev);
2881 struct mtk_eth *eth = mac->hw;
2882 int hwlro_idx;
2883
2884 if (fsp->location > 1)
2885 return -EINVAL;
2886
2887 mac->hwlro_ip[fsp->location] = 0;
2888 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2889
2890 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2891
2892 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2893
2894 return 0;
2895}
2896
2897static void mtk_hwlro_netdev_disable(struct net_device *dev)
2898{
2899 struct mtk_mac *mac = netdev_priv(dev);
2900 struct mtk_eth *eth = mac->hw;
2901 int i, hwlro_idx;
2902
2903 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2904 mac->hwlro_ip[i] = 0;
2905 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2906
2907 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2908 }
2909
2910 mac->hwlro_ip_cnt = 0;
2911}
2912
2913static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2914 struct ethtool_rxnfc *cmd)
2915{
2916 struct mtk_mac *mac = netdev_priv(dev);
2917 struct ethtool_rx_flow_spec *fsp =
2918 (struct ethtool_rx_flow_spec *)&cmd->fs;
2919
2920 /* only tcp dst ipv4 is meaningful, others are meaningless */
2921 fsp->flow_type = TCP_V4_FLOW;
2922 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2923 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2924
2925 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2926 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2927 fsp->h_u.tcp_ip4_spec.psrc = 0;
2928 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2929 fsp->h_u.tcp_ip4_spec.pdst = 0;
2930 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2931 fsp->h_u.tcp_ip4_spec.tos = 0;
2932 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2933
2934 return 0;
2935}
2936
2937static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2938 struct ethtool_rxnfc *cmd,
2939 u32 *rule_locs)
2940{
2941 struct mtk_mac *mac = netdev_priv(dev);
2942 int cnt = 0;
2943 int i;
2944
2945 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2946 if (mac->hwlro_ip[i]) {
2947 rule_locs[cnt] = i;
2948 cnt++;
2949 }
2950 }
2951
2952 cmd->rule_cnt = cnt;
2953
2954 return 0;
2955}
2956
developer18f46a82021-07-20 21:08:21 +08002957static int mtk_rss_init(struct mtk_eth *eth)
2958{
2959 u32 val;
2960
developer8ecd51b2023-03-13 11:28:28 +08002961 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer18f46a82021-07-20 21:08:21 +08002962 /* Set RSS rings to PSE modes */
2963 val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(1));
2964 val |= MTK_RING_PSE_MODE;
2965 mtk_w32(eth, val, MTK_LRO_CTRL_DW2_CFG(1));
2966
2967 /* Enable non-lro multiple rx */
2968 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2969 val |= MTK_NON_LRO_MULTI_EN;
2970 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2971
2972 /* Enable RSS dly int supoort */
2973 val |= MTK_LRO_DLY_INT_EN;
2974 mtk_w32(eth, val, MTK_PDMA_LRO_CTRL_DW0);
2975
2976 /* Set RSS delay config int ring1 */
2977 mtk_w32(eth, MTK_MAX_DELAY_INT, MTK_LRO_RX1_DLY_INT);
2978 }
2979
2980 /* Hash Type */
2981 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
2982 val |= MTK_RSS_IPV4_STATIC_HASH;
2983 val |= MTK_RSS_IPV6_STATIC_HASH;
2984 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2985
2986 /* Select the size of indirection table */
2987 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW0);
2988 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW1);
2989 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW2);
2990 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW3);
2991 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW4);
2992 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW5);
2993 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW6);
2994 mtk_w32(eth, MTK_RSS_INDR_TABLE_SIZE4, MTK_RSS_INDR_TABLE_DW7);
2995
2996 /* Pause */
2997 val |= MTK_RSS_CFG_REQ;
2998 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
2999
3000 /* Enable RSS*/
3001 val |= MTK_RSS_EN;
3002 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3003
3004 /* Release pause */
3005 val &= ~(MTK_RSS_CFG_REQ);
3006 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3007
3008 /* Set perRSS GRP INT */
3009 mtk_w32(eth, MTK_RX_DONE_INT(MTK_RSS_RING1), MTK_PDMA_INT_GRP3);
3010
3011 /* Set GRP INT */
3012 mtk_w32(eth, 0x21021030, MTK_FE_INT_GRP);
3013
developer089e8852022-09-28 14:43:46 +08003014 /* Enable RSS delay interrupt */
3015 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_RSS_DELAY_INT);
3016
developer18f46a82021-07-20 21:08:21 +08003017 return 0;
3018}
3019
3020static void mtk_rss_uninit(struct mtk_eth *eth)
3021{
3022 u32 val;
3023
3024 /* Pause */
3025 val = mtk_r32(eth, MTK_PDMA_RSS_GLO_CFG);
3026 val |= MTK_RSS_CFG_REQ;
3027 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3028
3029 /* Disable RSS*/
3030 val &= ~(MTK_RSS_EN);
3031 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3032
3033 /* Release pause */
3034 val &= ~(MTK_RSS_CFG_REQ);
3035 mtk_w32(eth, val, MTK_PDMA_RSS_GLO_CFG);
3036}
3037
developerfd40db22021-04-29 10:08:25 +08003038static netdev_features_t mtk_fix_features(struct net_device *dev,
3039 netdev_features_t features)
3040{
3041 if (!(features & NETIF_F_LRO)) {
3042 struct mtk_mac *mac = netdev_priv(dev);
3043 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3044
3045 if (ip_cnt) {
3046 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3047
3048 features |= NETIF_F_LRO;
3049 }
3050 }
3051
3052 if ((features & NETIF_F_HW_VLAN_CTAG_TX) && netdev_uses_dsa(dev)) {
3053 netdev_info(dev, "TX vlan offload cannot be enabled when dsa is attached.\n");
3054
3055 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
3056 }
3057
3058 return features;
3059}
3060
3061static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3062{
3063 struct mtk_mac *mac = netdev_priv(dev);
3064 struct mtk_eth *eth = mac->hw;
3065 int err = 0;
3066
3067 if (!((dev->features ^ features) & MTK_SET_FEATURES))
3068 return 0;
3069
3070 if (!(features & NETIF_F_LRO))
3071 mtk_hwlro_netdev_disable(dev);
3072
3073 if (!(features & NETIF_F_HW_VLAN_CTAG_RX))
3074 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3075 else
3076 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3077
3078 return err;
3079}
3080
3081/* wait for DMA to finish whatever it is doing before we start using it again */
3082static int mtk_dma_busy_wait(struct mtk_eth *eth)
3083{
3084 unsigned long t_start = jiffies;
3085
3086 while (1) {
3087 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3088 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
3089 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3090 return 0;
3091 } else {
3092 if (!(mtk_r32(eth, MTK_PDMA_GLO_CFG) &
3093 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
3094 return 0;
3095 }
3096
3097 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
3098 break;
3099 }
3100
3101 dev_err(eth->dev, "DMA init timeout\n");
3102 return -1;
3103}
3104
3105static int mtk_dma_init(struct mtk_eth *eth)
3106{
3107 int err;
3108 u32 i;
3109
3110 if (mtk_dma_busy_wait(eth))
3111 return -EBUSY;
3112
3113 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3114 /* QDMA needs scratch memory for internal reordering of the
3115 * descriptors
3116 */
3117 err = mtk_init_fq_dma(eth);
3118 if (err)
3119 return err;
3120 }
3121
3122 err = mtk_tx_alloc(eth);
3123 if (err)
3124 return err;
3125
3126 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3127 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3128 if (err)
3129 return err;
3130 }
3131
3132 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3133 if (err)
3134 return err;
3135
3136 if (eth->hwlro) {
developer8ecd51b2023-03-13 11:28:28 +08003137 i = (!MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003138 for (; i < MTK_MAX_RX_RING_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08003139 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3140 if (err)
3141 return err;
3142 }
3143 err = mtk_hwlro_rx_init(eth);
3144 if (err)
3145 return err;
3146 }
3147
developer18f46a82021-07-20 21:08:21 +08003148 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3149 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3150 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_NORMAL);
3151 if (err)
3152 return err;
3153 }
3154 err = mtk_rss_init(eth);
3155 if (err)
3156 return err;
3157 }
3158
developerfd40db22021-04-29 10:08:25 +08003159 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3160 /* Enable random early drop and set drop threshold
3161 * automatically
3162 */
3163 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
developer68ce74f2023-01-03 16:11:57 +08003164 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3165 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred2);
developerfd40db22021-04-29 10:08:25 +08003166 }
3167
3168 return 0;
3169}
3170
3171static void mtk_dma_free(struct mtk_eth *eth)
3172{
developere9356982022-07-04 09:03:20 +08003173 const struct mtk_soc_data *soc = eth->soc;
developerfd40db22021-04-29 10:08:25 +08003174 int i;
3175
3176 for (i = 0; i < MTK_MAC_COUNT; i++)
3177 if (eth->netdev[i])
3178 netdev_reset_queue(eth->netdev[i]);
3179 if ( !eth->soc->has_sram && eth->scratch_ring) {
developer3f28d382023-03-07 16:06:30 +08003180 dma_free_coherent(eth->dma_dev,
developere9356982022-07-04 09:03:20 +08003181 MTK_DMA_SIZE * soc->txrx.txd_size,
3182 eth->scratch_ring, eth->phy_scratch_ring);
developerfd40db22021-04-29 10:08:25 +08003183 eth->scratch_ring = NULL;
3184 eth->phy_scratch_ring = 0;
3185 }
3186 mtk_tx_clean(eth);
developerb3ce86f2022-06-30 13:31:47 +08003187 mtk_rx_clean(eth, &eth->rx_ring[0],eth->soc->has_sram);
developerfd40db22021-04-29 10:08:25 +08003188 mtk_rx_clean(eth, &eth->rx_ring_qdma,0);
3189
3190 if (eth->hwlro) {
3191 mtk_hwlro_rx_uninit(eth);
developer77d03a72021-06-06 00:06:00 +08003192
developer089e8852022-09-28 14:43:46 +08003193 i = (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V1)) ? 1 : 4;
developer77d03a72021-06-06 00:06:00 +08003194 for (; i < MTK_MAX_RX_RING_NUM; i++)
3195 mtk_rx_clean(eth, &eth->rx_ring[i], 0);
developerfd40db22021-04-29 10:08:25 +08003196 }
3197
developer18f46a82021-07-20 21:08:21 +08003198 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3199 mtk_rss_uninit(eth);
3200
3201 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
3202 mtk_rx_clean(eth, &eth->rx_ring[i], 1);
3203 }
3204
developer94008d92021-09-23 09:47:41 +08003205 if (eth->scratch_head) {
3206 kfree(eth->scratch_head);
3207 eth->scratch_head = NULL;
3208 }
developerfd40db22021-04-29 10:08:25 +08003209}
3210
3211static void mtk_tx_timeout(struct net_device *dev)
3212{
3213 struct mtk_mac *mac = netdev_priv(dev);
3214 struct mtk_eth *eth = mac->hw;
3215
3216 eth->netdev[mac->id]->stats.tx_errors++;
3217 netif_err(eth, tx_err, dev,
3218 "transmit timed out\n");
developer8051e042022-04-08 13:26:36 +08003219
3220 if (atomic_read(&reset_lock) == 0)
3221 schedule_work(&eth->pending_work);
developerfd40db22021-04-29 10:08:25 +08003222}
3223
developer18f46a82021-07-20 21:08:21 +08003224static irqreturn_t mtk_handle_irq_rx(int irq, void *priv)
developerfd40db22021-04-29 10:08:25 +08003225{
developer18f46a82021-07-20 21:08:21 +08003226 struct mtk_napi *rx_napi = priv;
3227 struct mtk_eth *eth = rx_napi->eth;
3228 struct mtk_rx_ring *ring = rx_napi->rx_ring;
developerfd40db22021-04-29 10:08:25 +08003229
developer18f46a82021-07-20 21:08:21 +08003230 if (likely(napi_schedule_prep(&rx_napi->napi))) {
developer18f46a82021-07-20 21:08:21 +08003231 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(ring->ring_no));
developer6bbe70d2021-08-06 09:34:55 +08003232 __napi_schedule(&rx_napi->napi);
developerfd40db22021-04-29 10:08:25 +08003233 }
3234
3235 return IRQ_HANDLED;
3236}
3237
3238static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3239{
3240 struct mtk_eth *eth = _eth;
3241
3242 if (likely(napi_schedule_prep(&eth->tx_napi))) {
developerfd40db22021-04-29 10:08:25 +08003243 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer6bbe70d2021-08-06 09:34:55 +08003244 __napi_schedule(&eth->tx_napi);
developerfd40db22021-04-29 10:08:25 +08003245 }
3246
3247 return IRQ_HANDLED;
3248}
3249
3250static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3251{
3252 struct mtk_eth *eth = _eth;
developer68ce74f2023-01-03 16:11:57 +08003253 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developerfd40db22021-04-29 10:08:25 +08003254
developer68ce74f2023-01-03 16:11:57 +08003255 if (mtk_r32(eth, reg_map->pdma.irq_mask) & MTK_RX_DONE_INT(0)) {
3256 if (mtk_r32(eth, reg_map->pdma.irq_status) & MTK_RX_DONE_INT(0))
developer18f46a82021-07-20 21:08:21 +08003257 mtk_handle_irq_rx(irq, &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003258 }
developer68ce74f2023-01-03 16:11:57 +08003259 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3260 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
developerfd40db22021-04-29 10:08:25 +08003261 mtk_handle_irq_tx(irq, _eth);
3262 }
3263
3264 return IRQ_HANDLED;
3265}
3266
developera2613e62022-07-01 18:29:37 +08003267static irqreturn_t mtk_handle_irq_fixed_link(int irq, void *_mac)
3268{
3269 struct mtk_mac *mac = _mac;
3270 struct mtk_eth *eth = mac->hw;
3271 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
3272 struct net_device *dev = phylink_priv->dev;
3273 int link_old, link_new;
3274
3275 // clear interrupt status for gpy211
3276 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3277
3278 link_old = phylink_priv->link;
3279 link_new = _mtk_mdio_read(eth, phylink_priv->phyaddr, MII_BMSR) & BMSR_LSTATUS;
3280
3281 if (link_old != link_new) {
3282 phylink_priv->link = link_new;
3283 if (link_new) {
3284 printk("phylink.%d %s: Link is Up\n", phylink_priv->id, dev->name);
3285 if (dev)
3286 netif_carrier_on(dev);
3287 } else {
3288 printk("phylink.%d %s: Link is Down\n", phylink_priv->id, dev->name);
3289 if (dev)
3290 netif_carrier_off(dev);
3291 }
3292 }
3293
3294 return IRQ_HANDLED;
3295}
3296
developerfd40db22021-04-29 10:08:25 +08003297#ifdef CONFIG_NET_POLL_CONTROLLER
3298static void mtk_poll_controller(struct net_device *dev)
3299{
3300 struct mtk_mac *mac = netdev_priv(dev);
3301 struct mtk_eth *eth = mac->hw;
3302
3303 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003304 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
3305 mtk_handle_irq_rx(eth->irq[2], &eth->rx_napi[0]);
developerfd40db22021-04-29 10:08:25 +08003306 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003307 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003308}
3309#endif
3310
3311static int mtk_start_dma(struct mtk_eth *eth)
3312{
3313 u32 rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
developer68ce74f2023-01-03 16:11:57 +08003314 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer77d03a72021-06-06 00:06:00 +08003315 int val, err;
developerfd40db22021-04-29 10:08:25 +08003316
3317 err = mtk_dma_init(eth);
3318 if (err) {
3319 mtk_dma_free(eth);
3320 return err;
3321 }
3322
3323 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
developer68ce74f2023-01-03 16:11:57 +08003324 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
developer089e8852022-09-28 14:43:46 +08003325 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2) ||
3326 MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
developer19d84562022-04-21 17:01:06 +08003327 val &= ~MTK_RESV_BUF_MASK;
developerfd40db22021-04-29 10:08:25 +08003328 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003329 val | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003330 MTK_DMA_SIZE_32DWORDS | MTK_TX_WB_DDONE |
3331 MTK_NDP_CO_PRO | MTK_MUTLI_CNT |
3332 MTK_RESV_BUF | MTK_WCOMP_EN |
3333 MTK_DMAD_WR_WDONE | MTK_CHK_DDONE_EN |
developer68ce74f2023-01-03 16:11:57 +08003334 MTK_RX_2B_OFFSET, reg_map->qdma.glo_cfg);
developer19d84562022-04-21 17:01:06 +08003335 }
developerfd40db22021-04-29 10:08:25 +08003336 else
3337 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003338 val | MTK_TX_DMA_EN |
developerfd40db22021-04-29 10:08:25 +08003339 MTK_DMA_SIZE_32DWORDS | MTK_NDP_CO_PRO |
3340 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
3341 MTK_RX_BT_32DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003342 reg_map->qdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003343
developer68ce74f2023-01-03 16:11:57 +08003344 val = mtk_r32(eth, reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003345 mtk_w32(eth,
developer15d0d282021-07-14 16:40:44 +08003346 val | MTK_RX_DMA_EN | rx_2b_offset |
developerfd40db22021-04-29 10:08:25 +08003347 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
developer68ce74f2023-01-03 16:11:57 +08003348 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003349 } else {
3350 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3351 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
developer68ce74f2023-01-03 16:11:57 +08003352 reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003353 }
3354
developer8ecd51b2023-03-13 11:28:28 +08003355 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2) && eth->hwlro) {
developer77d03a72021-06-06 00:06:00 +08003356 val = mtk_r32(eth, MTK_PDMA_GLO_CFG);
3357 mtk_w32(eth, val | MTK_RX_DMA_LRO_EN, MTK_PDMA_GLO_CFG);
3358 }
3359
developerfd40db22021-04-29 10:08:25 +08003360 return 0;
3361}
3362
developerdca0fde2022-12-14 11:40:35 +08003363void mtk_gdm_config(struct mtk_eth *eth, u32 id, u32 config)
developerfd40db22021-04-29 10:08:25 +08003364{
developerdca0fde2022-12-14 11:40:35 +08003365 u32 val;
developerfd40db22021-04-29 10:08:25 +08003366
3367 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3368 return;
3369
developerdca0fde2022-12-14 11:40:35 +08003370 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003371
developerdca0fde2022-12-14 11:40:35 +08003372 /* default setup the forward port to send frame to PDMA */
3373 val &= ~0xffff;
developerfd40db22021-04-29 10:08:25 +08003374
developerdca0fde2022-12-14 11:40:35 +08003375 /* Enable RX checksum */
3376 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
developerfd40db22021-04-29 10:08:25 +08003377
developerdca0fde2022-12-14 11:40:35 +08003378 val |= config;
developerfd40db22021-04-29 10:08:25 +08003379
developerdca0fde2022-12-14 11:40:35 +08003380 if (eth->netdev[id] && netdev_uses_dsa(eth->netdev[id]))
3381 val |= MTK_GDMA_SPECIAL_TAG;
developerfd40db22021-04-29 10:08:25 +08003382
developerdca0fde2022-12-14 11:40:35 +08003383 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(id));
developerfd40db22021-04-29 10:08:25 +08003384}
3385
developer7cd7e5e2022-11-17 13:57:32 +08003386void mtk_set_pse_drop(u32 config)
3387{
3388 struct mtk_eth *eth = g_eth;
3389
3390 if (eth)
3391 mtk_w32(eth, config, PSE_PPE0_DROP);
3392}
3393EXPORT_SYMBOL(mtk_set_pse_drop);
3394
developerfd40db22021-04-29 10:08:25 +08003395static int mtk_open(struct net_device *dev)
3396{
3397 struct mtk_mac *mac = netdev_priv(dev);
3398 struct mtk_eth *eth = mac->hw;
developera2613e62022-07-01 18:29:37 +08003399 struct mtk_phylink_priv *phylink_priv = &mac->phylink_priv;
developer18f46a82021-07-20 21:08:21 +08003400 int err, i;
developer3a5969e2022-02-09 15:36:36 +08003401 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003402
3403 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3404 if (err) {
3405 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3406 err);
3407 return err;
3408 }
3409
3410 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3411 if (!refcount_read(&eth->dma_refcnt)) {
3412 int err = mtk_start_dma(eth);
3413
3414 if (err)
3415 return err;
3416
developerfd40db22021-04-29 10:08:25 +08003417
3418 /* Indicates CDM to parse the MTK special tag from CPU */
3419 if (netdev_uses_dsa(dev)) {
3420 u32 val;
3421 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3422 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3423 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3424 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3425 }
3426
3427 napi_enable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003428 napi_enable(&eth->rx_napi[0].napi);
developerfd40db22021-04-29 10:08:25 +08003429 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003430 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(0));
3431
3432 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3433 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3434 napi_enable(&eth->rx_napi[i].napi);
3435 mtk_rx_irq_enable(eth, MTK_RX_DONE_INT(i));
3436 }
3437 }
3438
developerfd40db22021-04-29 10:08:25 +08003439 refcount_set(&eth->dma_refcnt, 1);
3440 }
3441 else
3442 refcount_inc(&eth->dma_refcnt);
3443
developera2613e62022-07-01 18:29:37 +08003444 if (phylink_priv->desc) {
3445 /*Notice: This programming sequence is only for GPY211 single PHY chip.
3446 If single PHY chip is not GPY211, the following step you should do:
3447 1. Contact your Single PHY chip vendor and get the details of
3448 - how to enables link status change interrupt
3449 - how to clears interrupt source
3450 */
3451
3452 // clear interrupt source for gpy211
3453 _mtk_mdio_read(eth, phylink_priv->phyaddr, 0x1A);
3454
3455 // enable link status change interrupt for gpy211
3456 _mtk_mdio_write(eth, phylink_priv->phyaddr, 0x19, 0x0001);
3457
3458 phylink_priv->dev = dev;
3459
3460 // override dev pointer for single PHY chip 0
3461 if (phylink_priv->id == 0) {
3462 struct net_device *tmp;
3463
3464 tmp = __dev_get_by_name(&init_net, phylink_priv->label);
3465 if (tmp)
3466 phylink_priv->dev = tmp;
3467 else
3468 phylink_priv->dev = NULL;
3469 }
3470 }
3471
developerfd40db22021-04-29 10:08:25 +08003472 phylink_start(mac->phylink);
3473 netif_start_queue(dev);
developer3a5969e2022-02-09 15:36:36 +08003474 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer089e8852022-09-28 14:43:46 +08003475 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id])
3476 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
3477
developerdca0fde2022-12-14 11:40:35 +08003478 mtk_gdm_config(eth, mac->id, MTK_GDMA_TO_PDMA);
3479
developerfd40db22021-04-29 10:08:25 +08003480 return 0;
3481}
3482
3483static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3484{
3485 u32 val;
3486 int i;
3487
3488 /* stop the dma engine */
3489 spin_lock_bh(&eth->page_lock);
3490 val = mtk_r32(eth, glo_cfg);
3491 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3492 glo_cfg);
3493 spin_unlock_bh(&eth->page_lock);
3494
3495 /* wait for dma stop */
3496 for (i = 0; i < 10; i++) {
3497 val = mtk_r32(eth, glo_cfg);
3498 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
developer8051e042022-04-08 13:26:36 +08003499 mdelay(20);
developerfd40db22021-04-29 10:08:25 +08003500 continue;
3501 }
3502 break;
3503 }
3504}
3505
3506static int mtk_stop(struct net_device *dev)
3507{
3508 struct mtk_mac *mac = netdev_priv(dev);
3509 struct mtk_eth *eth = mac->hw;
developer18f46a82021-07-20 21:08:21 +08003510 int i;
developer3a5969e2022-02-09 15:36:36 +08003511 u32 val = 0;
3512 struct device_node *phy_node;
developerfd40db22021-04-29 10:08:25 +08003513
developerdca0fde2022-12-14 11:40:35 +08003514 mtk_gdm_config(eth, mac->id, MTK_GDMA_DROP_ALL);
developerfd40db22021-04-29 10:08:25 +08003515 netif_tx_disable(dev);
3516
developer3a5969e2022-02-09 15:36:36 +08003517 phy_node = of_parse_phandle(mac->of_node, "phy-handle", 0);
developer4e288772023-03-16 15:56:41 +08003518 if (!phy_node && eth->xgmii->regmap_sgmii[mac->id]) {
developer089e8852022-09-28 14:43:46 +08003519 regmap_read(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, &val);
developer3a5969e2022-02-09 15:36:36 +08003520 val |= SGMII_PHYA_PWD;
developer089e8852022-09-28 14:43:46 +08003521 regmap_write(eth->xgmii->regmap_sgmii[mac->id], SGMSYS_QPHY_PWR_STATE_CTRL, val);
developer3a5969e2022-02-09 15:36:36 +08003522 }
3523
3524 //GMAC RX disable
3525 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
3526 mtk_w32(eth, val & ~(MAC_MCR_RX_EN), MTK_MAC_MCR(mac->id));
3527
3528 phylink_stop(mac->phylink);
3529
developerfd40db22021-04-29 10:08:25 +08003530 phylink_disconnect_phy(mac->phylink);
3531
3532 /* only shutdown DMA if this is the last user */
3533 if (!refcount_dec_and_test(&eth->dma_refcnt))
3534 return 0;
3535
developerfd40db22021-04-29 10:08:25 +08003536
3537 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
developer18f46a82021-07-20 21:08:21 +08003538 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(0));
developerfd40db22021-04-29 10:08:25 +08003539 napi_disable(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08003540 napi_disable(&eth->rx_napi[0].napi);
3541
3542 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3543 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3544 mtk_rx_irq_disable(eth, MTK_RX_DONE_INT(i));
3545 napi_disable(&eth->rx_napi[i].napi);
3546 }
3547 }
developerfd40db22021-04-29 10:08:25 +08003548
3549 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
developer68ce74f2023-01-03 16:11:57 +08003550 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3551 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
developerfd40db22021-04-29 10:08:25 +08003552
3553 mtk_dma_free(eth);
3554
3555 return 0;
3556}
3557
developer8051e042022-04-08 13:26:36 +08003558void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
developerfd40db22021-04-29 10:08:25 +08003559{
developer8051e042022-04-08 13:26:36 +08003560 u32 val = 0, i = 0;
developerfd40db22021-04-29 10:08:25 +08003561
developerfd40db22021-04-29 10:08:25 +08003562 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
developer8051e042022-04-08 13:26:36 +08003563 reset_bits, reset_bits);
3564
3565 while (i++ < 5000) {
3566 mdelay(1);
3567 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3568
3569 if ((val & reset_bits) == reset_bits) {
3570 mtk_reset_event_update(eth, MTK_EVENT_COLD_CNT);
3571 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3572 reset_bits, ~reset_bits);
3573 break;
3574 }
3575 }
3576
developerfd40db22021-04-29 10:08:25 +08003577 mdelay(10);
3578}
3579
3580static void mtk_clk_disable(struct mtk_eth *eth)
3581{
3582 int clk;
3583
3584 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3585 clk_disable_unprepare(eth->clks[clk]);
3586}
3587
3588static int mtk_clk_enable(struct mtk_eth *eth)
3589{
3590 int clk, ret;
3591
3592 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3593 ret = clk_prepare_enable(eth->clks[clk]);
3594 if (ret)
3595 goto err_disable_clks;
3596 }
3597
3598 return 0;
3599
3600err_disable_clks:
3601 while (--clk >= 0)
3602 clk_disable_unprepare(eth->clks[clk]);
3603
3604 return ret;
3605}
3606
developer18f46a82021-07-20 21:08:21 +08003607static int mtk_napi_init(struct mtk_eth *eth)
3608{
3609 struct mtk_napi *rx_napi = &eth->rx_napi[0];
3610 int i;
3611
3612 rx_napi->eth = eth;
3613 rx_napi->rx_ring = &eth->rx_ring[0];
3614 rx_napi->irq_grp_no = 2;
3615
3616 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
3617 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
3618 rx_napi = &eth->rx_napi[i];
3619 rx_napi->eth = eth;
3620 rx_napi->rx_ring = &eth->rx_ring[i];
3621 rx_napi->irq_grp_no = 2 + i;
3622 }
3623 }
3624
3625 return 0;
3626}
3627
developer8051e042022-04-08 13:26:36 +08003628static int mtk_hw_init(struct mtk_eth *eth, u32 type)
developerfd40db22021-04-29 10:08:25 +08003629{
developer3f28d382023-03-07 16:06:30 +08003630 u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA |
3631 ETHSYS_DMA_AG_MAP_PPE;
developer68ce74f2023-01-03 16:11:57 +08003632 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
developer8051e042022-04-08 13:26:36 +08003633 int i, ret = 0;
developerdca0fde2022-12-14 11:40:35 +08003634 u32 val;
developerfd40db22021-04-29 10:08:25 +08003635
developer8051e042022-04-08 13:26:36 +08003636 pr_info("[%s] reset_lock:%d, force:%d\n", __func__,
3637 atomic_read(&reset_lock), atomic_read(&force));
developerfd40db22021-04-29 10:08:25 +08003638
developer8051e042022-04-08 13:26:36 +08003639 if (atomic_read(&reset_lock) == 0) {
3640 if (test_and_set_bit(MTK_HW_INIT, &eth->state))
3641 return 0;
developerfd40db22021-04-29 10:08:25 +08003642
developer8051e042022-04-08 13:26:36 +08003643 pm_runtime_enable(eth->dev);
3644 pm_runtime_get_sync(eth->dev);
3645
3646 ret = mtk_clk_enable(eth);
3647 if (ret)
3648 goto err_disable_pm;
3649 }
developerfd40db22021-04-29 10:08:25 +08003650
developer3f28d382023-03-07 16:06:30 +08003651 if (eth->ethsys)
3652 regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask,
3653 of_dma_is_coherent(eth->dma_dev->of_node) *
3654 dma_mask);
3655
developerfd40db22021-04-29 10:08:25 +08003656 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3657 ret = device_reset(eth->dev);
3658 if (ret) {
3659 dev_err(eth->dev, "MAC reset failed!\n");
3660 goto err_disable_pm;
3661 }
3662
3663 /* enable interrupt delay for RX */
3664 mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
3665
3666 /* disable delay and normal interrupt */
3667 mtk_tx_irq_disable(eth, ~0);
3668 mtk_rx_irq_disable(eth, ~0);
3669
3670 return 0;
3671 }
3672
developer8051e042022-04-08 13:26:36 +08003673 pr_info("[%s] execute fe %s reset\n", __func__,
3674 (type == MTK_TYPE_WARM_RESET) ? "warm" : "cold");
developer545abf02021-07-15 17:47:01 +08003675
developer8051e042022-04-08 13:26:36 +08003676 if (type == MTK_TYPE_WARM_RESET)
3677 mtk_eth_warm_reset(eth);
developer545abf02021-07-15 17:47:01 +08003678 else
developer8051e042022-04-08 13:26:36 +08003679 mtk_eth_cold_reset(eth);
developer545abf02021-07-15 17:47:01 +08003680
developerc4d8da72023-03-16 14:37:28 +08003681 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3682 mtk_mdc_init(eth);
3683
developer8ecd51b2023-03-13 11:28:28 +08003684 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_RX_V2)) {
developer545abf02021-07-15 17:47:01 +08003685 /* Set FE to PDMAv2 if necessary */
developerfd40db22021-04-29 10:08:25 +08003686 mtk_w32(eth, mtk_r32(eth, MTK_FE_GLO_MISC) | MTK_PDMA_V2, MTK_FE_GLO_MISC);
developer545abf02021-07-15 17:47:01 +08003687 }
developerfd40db22021-04-29 10:08:25 +08003688
3689 if (eth->pctl) {
3690 /* Set GE2 driving and slew rate */
3691 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3692
3693 /* set GE2 TDSEL */
3694 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3695
3696 /* set GE2 TUNE */
3697 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3698 }
3699
3700 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3701 * up with the more appropriate value when mtk_mac_config call is being
3702 * invoked.
3703 */
3704 for (i = 0; i < MTK_MAC_COUNT; i++)
3705 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3706
3707 /* Enable RX VLan Offloading */
developer41294e32021-05-07 16:11:23 +08003708 if (eth->soc->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
3709 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3710 else
3711 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
developerfd40db22021-04-29 10:08:25 +08003712
3713 /* enable interrupt delay for RX/TX */
3714 mtk_w32(eth, 0x8f0f8f0f, MTK_PDMA_DELAY_INT);
3715 mtk_w32(eth, 0x8f0f8f0f, MTK_QDMA_DELAY_INT);
3716
3717 mtk_tx_irq_disable(eth, ~0);
3718 mtk_rx_irq_disable(eth, ~0);
3719
3720 /* FE int grouping */
developer68ce74f2023-01-03 16:11:57 +08003721 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3722 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->pdma.int_grp2);
3723 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3724 mtk_w32(eth, MTK_RX_DONE_INT(0), reg_map->qdma.int_grp2);
developer8051e042022-04-08 13:26:36 +08003725 mtk_w32(eth, 0x21021003, MTK_FE_INT_GRP);
developerbe971722022-05-23 13:51:05 +08003726 mtk_w32(eth, MTK_FE_INT_TSO_FAIL |
developer8051e042022-04-08 13:26:36 +08003727 MTK_FE_INT_TSO_ILLEGAL | MTK_FE_INT_TSO_ALIGN |
3728 MTK_FE_INT_RFIFO_OV | MTK_FE_INT_RFIFO_UF, MTK_FE_INT_ENABLE);
developerfd40db22021-04-29 10:08:25 +08003729
developer089e8852022-09-28 14:43:46 +08003730 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
3731 /* PSE should not drop port1, port8 and port9 packets */
3732 mtk_w32(eth, 0x00000302, PSE_NO_DROP_CFG);
3733
developer15f760a2022-10-12 15:57:21 +08003734 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3735 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3736
developer84d1e832022-11-24 11:25:05 +08003737 /* PSE free buffer drop threshold */
3738 mtk_w32(eth, 0x00600009, PSE_IQ_REV(8));
3739
developer089e8852022-09-28 14:43:46 +08003740 /* GDM and CDM Threshold */
3741 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3742 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3743
developerdca0fde2022-12-14 11:40:35 +08003744 /* Disable GDM1 RX CRC stripping */
3745 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(0));
3746 val &= ~MTK_GDMA_STRP_CRC;
3747 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(0));
3748
developer089e8852022-09-28 14:43:46 +08003749 /* PSE GDM3 MIB counter has incorrect hw default values,
3750 * so the driver ought to read clear the values beforehand
3751 * in case ethtool retrieve wrong mib values.
3752 */
3753 for (i = 0; i < MTK_STAT_OFFSET; i += 0x4)
3754 mtk_r32(eth,
3755 MTK_GDM1_TX_GBCNT + MTK_STAT_OFFSET * 2 + i);
3756 } else if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V2)) {
developerfef9efd2021-06-16 18:28:09 +08003757 /* PSE Free Queue Flow Control */
3758 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3759
developer459b78e2022-07-01 17:25:10 +08003760 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3761 mtk_w32(eth, 0x00000300, PSE_NO_DROP_CFG);
3762
3763 /* PSE should drop p8 and p9 packets when WDMA Rx ring full*/
3764 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
developer81bcad32021-07-15 14:14:38 +08003765
developerfef9efd2021-06-16 18:28:09 +08003766 /* PSE config input queue threshold */
developerfd40db22021-04-29 10:08:25 +08003767 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3768 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3769 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3770 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3771 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3772 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3773 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
developerfd5f9152022-01-05 16:29:42 +08003774 mtk_w32(eth, 0x002a000e, PSE_IQ_REV(8));
developerfd40db22021-04-29 10:08:25 +08003775
developerfef9efd2021-06-16 18:28:09 +08003776 /* PSE config output queue threshold */
developerfd40db22021-04-29 10:08:25 +08003777 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3778 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3779 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3780 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3781 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3782 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
3783 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
3784 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
developerfef9efd2021-06-16 18:28:09 +08003785
3786 /* GDM and CDM Threshold */
3787 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
3788 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
3789 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
3790 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
3791 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
3792 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
developerfd40db22021-04-29 10:08:25 +08003793 }
3794
3795 return 0;
3796
3797err_disable_pm:
3798 pm_runtime_put_sync(eth->dev);
3799 pm_runtime_disable(eth->dev);
3800
3801 return ret;
3802}
3803
3804static int mtk_hw_deinit(struct mtk_eth *eth)
3805{
3806 if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
3807 return 0;
3808
3809 mtk_clk_disable(eth);
3810
3811 pm_runtime_put_sync(eth->dev);
3812 pm_runtime_disable(eth->dev);
3813
3814 return 0;
3815}
3816
3817static int __init mtk_init(struct net_device *dev)
3818{
3819 struct mtk_mac *mac = netdev_priv(dev);
3820 struct mtk_eth *eth = mac->hw;
3821 const char *mac_addr;
3822
3823 mac_addr = of_get_mac_address(mac->of_node);
3824 if (!IS_ERR(mac_addr))
3825 ether_addr_copy(dev->dev_addr, mac_addr);
3826
3827 /* If the mac address is invalid, use random mac address */
3828 if (!is_valid_ether_addr(dev->dev_addr)) {
3829 eth_hw_addr_random(dev);
3830 dev_err(eth->dev, "generated random MAC address %pM\n",
3831 dev->dev_addr);
3832 }
3833
3834 return 0;
3835}
3836
3837static void mtk_uninit(struct net_device *dev)
3838{
3839 struct mtk_mac *mac = netdev_priv(dev);
3840 struct mtk_eth *eth = mac->hw;
3841
3842 phylink_disconnect_phy(mac->phylink);
3843 mtk_tx_irq_disable(eth, ~0);
3844 mtk_rx_irq_disable(eth, ~0);
3845}
3846
3847static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3848{
3849 struct mtk_mac *mac = netdev_priv(dev);
3850
3851 switch (cmd) {
3852 case SIOCGMIIPHY:
3853 case SIOCGMIIREG:
3854 case SIOCSMIIREG:
3855 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
3856 default:
3857 /* default invoke the mtk_eth_dbg handler */
3858 return mtk_do_priv_ioctl(dev, ifr, cmd);
3859 break;
3860 }
3861
3862 return -EOPNOTSUPP;
3863}
3864
developer37482a42022-12-26 13:31:13 +08003865int mtk_phy_config(struct mtk_eth *eth, int enable)
3866{
3867 struct device_node *mii_np = NULL;
3868 struct device_node *child = NULL;
3869 int addr = 0;
3870 u32 val = 0;
3871
3872 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
3873 if (!mii_np) {
3874 dev_err(eth->dev, "no %s child node found", "mdio-bus");
3875 return -ENODEV;
3876 }
3877
3878 if (!of_device_is_available(mii_np)) {
3879 dev_err(eth->dev, "device is not available\n");
3880 return -ENODEV;
3881 }
3882
3883 for_each_available_child_of_node(mii_np, child) {
3884 addr = of_mdio_parse_addr(&eth->mii_bus->dev, child);
3885 if (addr < 0)
3886 continue;
3887 pr_info("%s %d addr:%d name:%s\n",
3888 __func__, __LINE__, addr, child->name);
3889 val = _mtk_mdio_read(eth, addr, mdiobus_c45_addr(0x1e, 0));
3890 if (enable)
3891 val &= ~BMCR_PDOWN;
3892 else
3893 val |= BMCR_PDOWN;
3894 _mtk_mdio_write(eth, addr, mdiobus_c45_addr(0x1e, 0), val);
3895 }
3896
3897 return 0;
3898}
3899
developerfd40db22021-04-29 10:08:25 +08003900static void mtk_pending_work(struct work_struct *work)
3901{
3902 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
developer8051e042022-04-08 13:26:36 +08003903 struct device_node *phy_node = NULL;
3904 struct mtk_mac *mac = NULL;
3905 int err, i = 0;
developerfd40db22021-04-29 10:08:25 +08003906 unsigned long restart = 0;
developer8051e042022-04-08 13:26:36 +08003907 u32 val = 0;
3908
3909 atomic_inc(&reset_lock);
3910 val = mtk_r32(eth, MTK_FE_INT_STATUS);
3911 if (!mtk_check_reset_event(eth, val)) {
3912 atomic_dec(&reset_lock);
3913 pr_info("[%s] No need to do FE reset !\n", __func__);
3914 return;
3915 }
developerfd40db22021-04-29 10:08:25 +08003916
3917 rtnl_lock();
3918
developer37482a42022-12-26 13:31:13 +08003919 while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
3920 cpu_relax();
3921
3922 mtk_phy_config(eth, 0);
developer8051e042022-04-08 13:26:36 +08003923
3924 /* Adjust PPE configurations to prepare for reset */
3925 mtk_prepare_reset_ppe(eth, 0);
3926 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3927 mtk_prepare_reset_ppe(eth, 1);
3928
3929 /* Adjust FE configurations to prepare for reset */
3930 mtk_prepare_reset_fe(eth);
3931
3932 /* Trigger Wifi SER reset */
developer6bb3f3a2022-11-22 09:59:14 +08003933 for (i = 0; i < MTK_MAC_COUNT; i++) {
3934 if (!eth->netdev[i])
3935 continue;
developer37482a42022-12-26 13:31:13 +08003936 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3937 pr_info("send MTK_FE_STOP_TRAFFIC event\n");
3938 call_netdevice_notifiers(MTK_FE_STOP_TRAFFIC,
3939 eth->netdev[i]);
3940 } else {
3941 pr_info("send MTK_FE_START_RESET event\n");
3942 call_netdevice_notifiers(MTK_FE_START_RESET,
3943 eth->netdev[i]);
3944 }
developer6bb3f3a2022-11-22 09:59:14 +08003945 rtnl_unlock();
developer37482a42022-12-26 13:31:13 +08003946 if (!wait_for_completion_timeout(&wait_ser_done, 3000))
developer0baa6962023-01-31 14:25:23 +08003947 pr_warn("wait for MTK_FE_START_RESET\n");
developer6bb3f3a2022-11-22 09:59:14 +08003948 rtnl_lock();
3949 break;
3950 }
developerfd40db22021-04-29 10:08:25 +08003951
developer8051e042022-04-08 13:26:36 +08003952 del_timer_sync(&eth->mtk_dma_monitor_timer);
3953 pr_info("[%s] mtk_stop starts !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003954 /* stop all devices to make sure that dma is properly shut down */
3955 for (i = 0; i < MTK_MAC_COUNT; i++) {
3956 if (!eth->netdev[i])
3957 continue;
3958 mtk_stop(eth->netdev[i]);
3959 __set_bit(i, &restart);
3960 }
developer8051e042022-04-08 13:26:36 +08003961 pr_info("[%s] mtk_stop ends !\n", __func__);
3962 mdelay(15);
developerfd40db22021-04-29 10:08:25 +08003963
3964 if (eth->dev->pins)
3965 pinctrl_select_state(eth->dev->pins->p,
3966 eth->dev->pins->default_state);
developer8051e042022-04-08 13:26:36 +08003967
3968 pr_info("[%s] mtk_hw_init starts !\n", __func__);
3969 mtk_hw_init(eth, MTK_TYPE_WARM_RESET);
3970 pr_info("[%s] mtk_hw_init ends !\n", __func__);
developerfd40db22021-04-29 10:08:25 +08003971
3972 /* restart DMA and enable IRQs */
3973 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003974 if (!test_bit(i, &restart) || !eth->netdev[i])
developerfd40db22021-04-29 10:08:25 +08003975 continue;
3976 err = mtk_open(eth->netdev[i]);
3977 if (err) {
3978 netif_alert(eth, ifup, eth->netdev[i],
3979 "Driver up/down cycle failed, closing device.\n");
3980 dev_close(eth->netdev[i]);
3981 }
3982 }
3983
developer8051e042022-04-08 13:26:36 +08003984 for (i = 0; i < MTK_MAC_COUNT; i++) {
developer6bb3f3a2022-11-22 09:59:14 +08003985 if (!eth->netdev[i])
3986 continue;
developer37482a42022-12-26 13:31:13 +08003987 if (mtk_reset_flag == MTK_FE_STOP_TRAFFIC) {
3988 pr_info("send MTK_FE_START_TRAFFIC event\n");
3989 call_netdevice_notifiers(MTK_FE_START_TRAFFIC,
3990 eth->netdev[i]);
3991 } else {
3992 pr_info("send MTK_FE_RESET_DONE event\n");
3993 call_netdevice_notifiers(MTK_FE_RESET_DONE,
3994 eth->netdev[i]);
developer8051e042022-04-08 13:26:36 +08003995 }
developer37482a42022-12-26 13:31:13 +08003996 call_netdevice_notifiers(MTK_FE_RESET_NAT_DONE,
3997 eth->netdev[i]);
developer6bb3f3a2022-11-22 09:59:14 +08003998 break;
3999 }
developer8051e042022-04-08 13:26:36 +08004000
4001 atomic_dec(&reset_lock);
developer8051e042022-04-08 13:26:36 +08004002
4003 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4004 eth->mtk_dma_monitor_timer.expires = jiffies;
4005 add_timer(&eth->mtk_dma_monitor_timer);
developer37482a42022-12-26 13:31:13 +08004006
4007 mtk_phy_config(eth, 1);
4008 mtk_reset_flag = 0;
developerfd40db22021-04-29 10:08:25 +08004009 clear_bit_unlock(MTK_RESETTING, &eth->state);
4010
4011 rtnl_unlock();
4012}
4013
4014static int mtk_free_dev(struct mtk_eth *eth)
4015{
4016 int i;
4017
4018 for (i = 0; i < MTK_MAC_COUNT; i++) {
4019 if (!eth->netdev[i])
4020 continue;
4021 free_netdev(eth->netdev[i]);
4022 }
4023
4024 return 0;
4025}
4026
4027static int mtk_unreg_dev(struct mtk_eth *eth)
4028{
4029 int i;
4030
4031 for (i = 0; i < MTK_MAC_COUNT; i++) {
4032 if (!eth->netdev[i])
4033 continue;
4034 unregister_netdev(eth->netdev[i]);
4035 }
4036
4037 return 0;
4038}
4039
4040static int mtk_cleanup(struct mtk_eth *eth)
4041{
4042 mtk_unreg_dev(eth);
4043 mtk_free_dev(eth);
4044 cancel_work_sync(&eth->pending_work);
4045
4046 return 0;
4047}
4048
4049static int mtk_get_link_ksettings(struct net_device *ndev,
4050 struct ethtool_link_ksettings *cmd)
4051{
4052 struct mtk_mac *mac = netdev_priv(ndev);
4053
4054 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4055 return -EBUSY;
4056
4057 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4058}
4059
4060static int mtk_set_link_ksettings(struct net_device *ndev,
4061 const struct ethtool_link_ksettings *cmd)
4062{
4063 struct mtk_mac *mac = netdev_priv(ndev);
4064
4065 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4066 return -EBUSY;
4067
4068 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4069}
4070
4071static void mtk_get_drvinfo(struct net_device *dev,
4072 struct ethtool_drvinfo *info)
4073{
4074 struct mtk_mac *mac = netdev_priv(dev);
4075
4076 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4077 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4078 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4079}
4080
4081static u32 mtk_get_msglevel(struct net_device *dev)
4082{
4083 struct mtk_mac *mac = netdev_priv(dev);
4084
4085 return mac->hw->msg_enable;
4086}
4087
4088static void mtk_set_msglevel(struct net_device *dev, u32 value)
4089{
4090 struct mtk_mac *mac = netdev_priv(dev);
4091
4092 mac->hw->msg_enable = value;
4093}
4094
4095static int mtk_nway_reset(struct net_device *dev)
4096{
4097 struct mtk_mac *mac = netdev_priv(dev);
4098
4099 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4100 return -EBUSY;
4101
4102 if (!mac->phylink)
4103 return -ENOTSUPP;
4104
4105 return phylink_ethtool_nway_reset(mac->phylink);
4106}
4107
4108static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4109{
4110 int i;
4111
4112 switch (stringset) {
4113 case ETH_SS_STATS:
4114 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4115 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4116 data += ETH_GSTRING_LEN;
4117 }
4118 break;
4119 }
4120}
4121
4122static int mtk_get_sset_count(struct net_device *dev, int sset)
4123{
4124 switch (sset) {
4125 case ETH_SS_STATS:
4126 return ARRAY_SIZE(mtk_ethtool_stats);
4127 default:
4128 return -EOPNOTSUPP;
4129 }
4130}
4131
4132static void mtk_get_ethtool_stats(struct net_device *dev,
4133 struct ethtool_stats *stats, u64 *data)
4134{
4135 struct mtk_mac *mac = netdev_priv(dev);
4136 struct mtk_hw_stats *hwstats = mac->hw_stats;
4137 u64 *data_src, *data_dst;
4138 unsigned int start;
4139 int i;
4140
4141 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4142 return;
4143
4144 if (netif_running(dev) && netif_device_present(dev)) {
4145 if (spin_trylock_bh(&hwstats->stats_lock)) {
4146 mtk_stats_update_mac(mac);
4147 spin_unlock_bh(&hwstats->stats_lock);
4148 }
4149 }
4150
4151 data_src = (u64 *)hwstats;
4152
4153 do {
4154 data_dst = data;
4155 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
4156
4157 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4158 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4159 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
4160}
4161
4162static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4163 u32 *rule_locs)
4164{
4165 int ret = -EOPNOTSUPP;
4166
4167 switch (cmd->cmd) {
4168 case ETHTOOL_GRXRINGS:
4169 if (dev->hw_features & NETIF_F_LRO) {
4170 cmd->data = MTK_MAX_RX_RING_NUM;
4171 ret = 0;
4172 }
4173 break;
4174 case ETHTOOL_GRXCLSRLCNT:
4175 if (dev->hw_features & NETIF_F_LRO) {
4176 struct mtk_mac *mac = netdev_priv(dev);
4177
4178 cmd->rule_cnt = mac->hwlro_ip_cnt;
4179 ret = 0;
4180 }
4181 break;
4182 case ETHTOOL_GRXCLSRULE:
4183 if (dev->hw_features & NETIF_F_LRO)
4184 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4185 break;
4186 case ETHTOOL_GRXCLSRLALL:
4187 if (dev->hw_features & NETIF_F_LRO)
4188 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4189 rule_locs);
4190 break;
4191 default:
4192 break;
4193 }
4194
4195 return ret;
4196}
4197
4198static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4199{
4200 int ret = -EOPNOTSUPP;
4201
4202 switch (cmd->cmd) {
4203 case ETHTOOL_SRXCLSRLINS:
4204 if (dev->hw_features & NETIF_F_LRO)
4205 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4206 break;
4207 case ETHTOOL_SRXCLSRLDEL:
4208 if (dev->hw_features & NETIF_F_LRO)
4209 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4210 break;
4211 default:
4212 break;
4213 }
4214
4215 return ret;
4216}
4217
developer6c5cbb52022-08-12 11:37:45 +08004218static void mtk_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4219{
4220 struct mtk_mac *mac = netdev_priv(dev);
developerf2823bb2022-12-29 18:20:14 +08004221 struct mtk_eth *eth = mac->hw;
4222 u32 val;
4223
4224 pause->autoneg = 0;
4225
4226 if (mac->type == MTK_GDM_TYPE) {
4227 val = mtk_r32(eth, MTK_MAC_MCR(mac->id));
4228
4229 pause->rx_pause = !!(val & MAC_MCR_FORCE_RX_FC);
4230 pause->tx_pause = !!(val & MAC_MCR_FORCE_TX_FC);
4231 } else if (mac->type == MTK_XGDM_TYPE) {
4232 val = mtk_r32(eth, MTK_XMAC_MCR(mac->id));
developer6c5cbb52022-08-12 11:37:45 +08004233
developerf2823bb2022-12-29 18:20:14 +08004234 pause->rx_pause = !!(val & XMAC_MCR_FORCE_RX_FC);
4235 pause->tx_pause = !!(val & XMAC_MCR_FORCE_TX_FC);
4236 }
developer6c5cbb52022-08-12 11:37:45 +08004237}
4238
4239static int mtk_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *pause)
4240{
4241 struct mtk_mac *mac = netdev_priv(dev);
4242
4243 return phylink_ethtool_set_pauseparam(mac->phylink, pause);
4244}
4245
developer9b725932022-11-24 16:25:56 +08004246static int mtk_get_eee(struct net_device *dev, struct ethtool_eee *eee)
4247{
4248 struct mtk_mac *mac = netdev_priv(dev);
4249 struct mtk_eth *eth = mac->hw;
4250 u32 val;
4251
4252 if (mac->type == MTK_GDM_TYPE) {
4253 val = mtk_r32(eth, MTK_MAC_EEE(mac->id));
4254
4255 eee->tx_lpi_enabled = mac->tx_lpi_enabled;
4256 eee->tx_lpi_timer = FIELD_GET(MAC_EEE_LPI_TXIDLE_THD, val);
4257 }
4258
4259 return phylink_ethtool_get_eee(mac->phylink, eee);
4260}
4261
4262static int mtk_set_eee(struct net_device *dev, struct ethtool_eee *eee)
4263{
4264 struct mtk_mac *mac = netdev_priv(dev);
4265 struct mtk_eth *eth = mac->hw;
4266
4267 if (mac->type == MTK_GDM_TYPE) {
4268 if (eee->tx_lpi_enabled && eee->tx_lpi_timer > 255)
4269 return -EINVAL;
4270
4271 mac->tx_lpi_timer = eee->tx_lpi_timer;
4272
4273 mtk_setup_eee(mac, eee->eee_enabled && eee->tx_lpi_timer);
4274 }
4275
4276 return phylink_ethtool_set_eee(mac->phylink, eee);
4277}
4278
developerfd40db22021-04-29 10:08:25 +08004279static const struct ethtool_ops mtk_ethtool_ops = {
4280 .get_link_ksettings = mtk_get_link_ksettings,
4281 .set_link_ksettings = mtk_set_link_ksettings,
4282 .get_drvinfo = mtk_get_drvinfo,
4283 .get_msglevel = mtk_get_msglevel,
4284 .set_msglevel = mtk_set_msglevel,
4285 .nway_reset = mtk_nway_reset,
4286 .get_link = ethtool_op_get_link,
4287 .get_strings = mtk_get_strings,
4288 .get_sset_count = mtk_get_sset_count,
4289 .get_ethtool_stats = mtk_get_ethtool_stats,
4290 .get_rxnfc = mtk_get_rxnfc,
4291 .set_rxnfc = mtk_set_rxnfc,
developer6c5cbb52022-08-12 11:37:45 +08004292 .get_pauseparam = mtk_get_pauseparam,
4293 .set_pauseparam = mtk_set_pauseparam,
developer9b725932022-11-24 16:25:56 +08004294 .get_eee = mtk_get_eee,
4295 .set_eee = mtk_set_eee,
developerfd40db22021-04-29 10:08:25 +08004296};
4297
4298static const struct net_device_ops mtk_netdev_ops = {
4299 .ndo_init = mtk_init,
4300 .ndo_uninit = mtk_uninit,
4301 .ndo_open = mtk_open,
4302 .ndo_stop = mtk_stop,
4303 .ndo_start_xmit = mtk_start_xmit,
4304 .ndo_set_mac_address = mtk_set_mac_address,
4305 .ndo_validate_addr = eth_validate_addr,
4306 .ndo_do_ioctl = mtk_do_ioctl,
4307 .ndo_tx_timeout = mtk_tx_timeout,
4308 .ndo_get_stats64 = mtk_get_stats64,
4309 .ndo_fix_features = mtk_fix_features,
4310 .ndo_set_features = mtk_set_features,
4311#ifdef CONFIG_NET_POLL_CONTROLLER
4312 .ndo_poll_controller = mtk_poll_controller,
4313#endif
4314};
4315
4316static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4317{
4318 const __be32 *_id = of_get_property(np, "reg", NULL);
developer30e13e72022-11-03 10:21:24 +08004319 const char *label;
developerfd40db22021-04-29 10:08:25 +08004320 struct phylink *phylink;
developer30e13e72022-11-03 10:21:24 +08004321 int mac_type, phy_mode, id, err;
developerfd40db22021-04-29 10:08:25 +08004322 struct mtk_mac *mac;
developera2613e62022-07-01 18:29:37 +08004323 struct mtk_phylink_priv *phylink_priv;
4324 struct fwnode_handle *fixed_node;
4325 struct gpio_desc *desc;
developerfd40db22021-04-29 10:08:25 +08004326
4327 if (!_id) {
4328 dev_err(eth->dev, "missing mac id\n");
4329 return -EINVAL;
4330 }
4331
4332 id = be32_to_cpup(_id);
developerfb556ca2021-10-13 10:52:09 +08004333 if (id < 0 || id >= MTK_MAC_COUNT) {
developerfd40db22021-04-29 10:08:25 +08004334 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4335 return -EINVAL;
4336 }
4337
4338 if (eth->netdev[id]) {
4339 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4340 return -EINVAL;
4341 }
4342
4343 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
4344 if (!eth->netdev[id]) {
4345 dev_err(eth->dev, "alloc_etherdev failed\n");
4346 return -ENOMEM;
4347 }
4348 mac = netdev_priv(eth->netdev[id]);
4349 eth->mac[id] = mac;
4350 mac->id = id;
4351 mac->hw = eth;
4352 mac->of_node = np;
4353
4354 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4355 mac->hwlro_ip_cnt = 0;
4356
4357 mac->hw_stats = devm_kzalloc(eth->dev,
4358 sizeof(*mac->hw_stats),
4359 GFP_KERNEL);
4360 if (!mac->hw_stats) {
4361 dev_err(eth->dev, "failed to allocate counter memory\n");
4362 err = -ENOMEM;
4363 goto free_netdev;
4364 }
4365 spin_lock_init(&mac->hw_stats->stats_lock);
4366 u64_stats_init(&mac->hw_stats->syncp);
4367 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
4368
4369 /* phylink create */
4370 phy_mode = of_get_phy_mode(np);
4371 if (phy_mode < 0) {
4372 dev_err(eth->dev, "incorrect phy-mode\n");
4373 err = -EINVAL;
4374 goto free_netdev;
4375 }
4376
4377 /* mac config is not set */
4378 mac->interface = PHY_INTERFACE_MODE_NA;
4379 mac->mode = MLO_AN_PHY;
4380 mac->speed = SPEED_UNKNOWN;
4381
developer9b725932022-11-24 16:25:56 +08004382 mac->tx_lpi_timer = 1;
4383
developerfd40db22021-04-29 10:08:25 +08004384 mac->phylink_config.dev = &eth->netdev[id]->dev;
4385 mac->phylink_config.type = PHYLINK_NETDEV;
4386
developer30e13e72022-11-03 10:21:24 +08004387 mac->type = 0;
4388 if (!of_property_read_string(np, "mac-type", &label)) {
4389 for (mac_type = 0; mac_type < MTK_GDM_TYPE_MAX; mac_type++) {
4390 if (!strcasecmp(label, gdm_type(mac_type)))
4391 break;
4392 }
4393
4394 switch (mac_type) {
4395 case 0:
4396 mac->type = MTK_GDM_TYPE;
4397 break;
4398 case 1:
4399 mac->type = MTK_XGDM_TYPE;
4400 break;
4401 default:
4402 dev_warn(eth->dev, "incorrect mac-type\n");
4403 break;
4404 };
4405 }
developer089e8852022-09-28 14:43:46 +08004406
developerfd40db22021-04-29 10:08:25 +08004407 phylink = phylink_create(&mac->phylink_config,
4408 of_fwnode_handle(mac->of_node),
4409 phy_mode, &mtk_phylink_ops);
4410 if (IS_ERR(phylink)) {
4411 err = PTR_ERR(phylink);
4412 goto free_netdev;
4413 }
4414
4415 mac->phylink = phylink;
4416
developera2613e62022-07-01 18:29:37 +08004417 fixed_node = fwnode_get_named_child_node(of_fwnode_handle(mac->of_node),
4418 "fixed-link");
4419 if (fixed_node) {
4420 desc = fwnode_get_named_gpiod(fixed_node, "link-gpio",
4421 0, GPIOD_IN, "?");
4422 if (!IS_ERR(desc)) {
4423 struct device_node *phy_np;
4424 const char *label;
4425 int irq, phyaddr;
4426
4427 phylink_priv = &mac->phylink_priv;
4428
4429 phylink_priv->desc = desc;
4430 phylink_priv->id = id;
4431 phylink_priv->link = -1;
4432
4433 irq = gpiod_to_irq(desc);
4434 if (irq > 0) {
4435 devm_request_irq(eth->dev, irq, mtk_handle_irq_fixed_link,
4436 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
4437 "ethernet:fixed link", mac);
4438 }
4439
developer8b6f2402022-11-28 13:42:34 +08004440 if (!of_property_read_string(to_of_node(fixed_node),
4441 "label", &label)) {
developer659fdeb2022-12-01 23:03:07 +08004442 if (strlen(label) < 16) {
4443 strncpy(phylink_priv->label, label,
4444 strlen(label));
4445 } else
developer8b6f2402022-11-28 13:42:34 +08004446 dev_err(eth->dev, "insufficient space for label!\n");
4447 }
developera2613e62022-07-01 18:29:37 +08004448
4449 phy_np = of_parse_phandle(to_of_node(fixed_node), "phy-handle", 0);
4450 if (phy_np) {
4451 if (!of_property_read_u32(phy_np, "reg", &phyaddr))
4452 phylink_priv->phyaddr = phyaddr;
4453 }
4454 }
4455 fwnode_handle_put(fixed_node);
4456 }
4457
developerfd40db22021-04-29 10:08:25 +08004458 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4459 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4460 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4461 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4462
4463 eth->netdev[id]->hw_features = eth->soc->hw_features;
4464 if (eth->hwlro)
4465 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4466
4467 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4468 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
4469 eth->netdev[id]->features |= eth->soc->hw_features;
4470 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4471
4472 eth->netdev[id]->irq = eth->irq[0];
4473 eth->netdev[id]->dev.of_node = np;
4474
4475 return 0;
4476
4477free_netdev:
4478 free_netdev(eth->netdev[id]);
4479 return err;
4480}
4481
developer3f28d382023-03-07 16:06:30 +08004482void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev)
4483{
4484 struct net_device *dev, *tmp;
4485 LIST_HEAD(dev_list);
4486 int i;
4487
4488 rtnl_lock();
4489
4490 for (i = 0; i < MTK_MAC_COUNT; i++) {
4491 dev = eth->netdev[i];
4492
4493 if (!dev || !(dev->flags & IFF_UP))
4494 continue;
4495
4496 list_add_tail(&dev->close_list, &dev_list);
4497 }
4498
4499 dev_close_many(&dev_list, false);
4500
4501 eth->dma_dev = dma_dev;
4502
4503 list_for_each_entry_safe(dev, tmp, &dev_list, close_list) {
4504 list_del_init(&dev->close_list);
4505 dev_open(dev, NULL);
4506 }
4507
4508 rtnl_unlock();
4509}
4510
developerfd40db22021-04-29 10:08:25 +08004511static int mtk_probe(struct platform_device *pdev)
4512{
4513 struct device_node *mac_np;
4514 struct mtk_eth *eth;
4515 int err, i;
4516
4517 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4518 if (!eth)
4519 return -ENOMEM;
4520
4521 eth->soc = of_device_get_match_data(&pdev->dev);
4522
4523 eth->dev = &pdev->dev;
developer3f28d382023-03-07 16:06:30 +08004524 eth->dma_dev = &pdev->dev;
developerfd40db22021-04-29 10:08:25 +08004525 eth->base = devm_platform_ioremap_resource(pdev, 0);
4526 if (IS_ERR(eth->base))
4527 return PTR_ERR(eth->base);
4528
developer089e8852022-09-28 14:43:46 +08004529 if (MTK_HAS_CAPS(eth->soc->caps, MTK_NETSYS_V3)) {
4530 eth->sram_base = devm_platform_ioremap_resource(pdev, 1);
4531 if (IS_ERR(eth->sram_base))
4532 return PTR_ERR(eth->sram_base);
4533 }
4534
developerfd40db22021-04-29 10:08:25 +08004535 if(eth->soc->has_sram) {
4536 struct resource *res;
4537 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
developer4c32b7a2021-11-13 16:46:43 +08004538 if (unlikely(!res))
4539 return -EINVAL;
developerfd40db22021-04-29 10:08:25 +08004540 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4541 }
4542
developer68ce74f2023-01-03 16:11:57 +08004543 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
developerfd40db22021-04-29 10:08:25 +08004544 eth->ip_align = NET_IP_ALIGN;
developerfd40db22021-04-29 10:08:25 +08004545
developer089e8852022-09-28 14:43:46 +08004546 if (MTK_HAS_CAPS(eth->soc->caps, MTK_8GB_ADDRESSING)) {
4547 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4548 if (!err) {
4549 err = dma_set_coherent_mask(&pdev->dev,
4550 DMA_BIT_MASK(36));
4551 if (err) {
4552 dev_err(&pdev->dev, "Wrong DMA config\n");
4553 return -EINVAL;
4554 }
4555 }
4556 }
4557
developerfd40db22021-04-29 10:08:25 +08004558 spin_lock_init(&eth->page_lock);
4559 spin_lock_init(&eth->tx_irq_lock);
4560 spin_lock_init(&eth->rx_irq_lock);
developerd82e8372022-02-09 15:00:09 +08004561 spin_lock_init(&eth->syscfg0_lock);
developerfd40db22021-04-29 10:08:25 +08004562
4563 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4564 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4565 "mediatek,ethsys");
4566 if (IS_ERR(eth->ethsys)) {
4567 dev_err(&pdev->dev, "no ethsys regmap found\n");
4568 return PTR_ERR(eth->ethsys);
4569 }
4570 }
4571
4572 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4573 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4574 "mediatek,infracfg");
4575 if (IS_ERR(eth->infra)) {
4576 dev_err(&pdev->dev, "no infracfg regmap found\n");
4577 return PTR_ERR(eth->infra);
4578 }
4579 }
4580
developer3f28d382023-03-07 16:06:30 +08004581 if (of_dma_is_coherent(pdev->dev.of_node)) {
4582 struct regmap *cci;
4583
4584 cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4585 "cci-control-port");
4586 /* enable CPU/bus coherency */
4587 if (!IS_ERR(cci))
4588 regmap_write(cci, 0, 3);
4589 }
4590
developerfd40db22021-04-29 10:08:25 +08004591 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
developer089e8852022-09-28 14:43:46 +08004592 eth->xgmii = devm_kzalloc(eth->dev, sizeof(*eth->xgmii),
developerfd40db22021-04-29 10:08:25 +08004593 GFP_KERNEL);
developer089e8852022-09-28 14:43:46 +08004594 if (!eth->xgmii)
developerfd40db22021-04-29 10:08:25 +08004595 return -ENOMEM;
4596
developer089e8852022-09-28 14:43:46 +08004597 eth->xgmii->eth = eth;
4598 err = mtk_sgmii_init(eth->xgmii, pdev->dev.of_node,
developerfd40db22021-04-29 10:08:25 +08004599 eth->soc->ana_rgc3);
4600
developer089e8852022-09-28 14:43:46 +08004601 if (err)
4602 return err;
4603 }
4604
4605 if (MTK_HAS_CAPS(eth->soc->caps, MTK_USXGMII)) {
4606 err = mtk_usxgmii_init(eth->xgmii, pdev->dev.of_node);
4607 if (err)
4608 return err;
4609
4610 err = mtk_xfi_pextp_init(eth->xgmii, pdev->dev.of_node);
4611 if (err)
4612 return err;
4613
4614 err = mtk_xfi_pll_init(eth->xgmii, pdev->dev.of_node);
4615 if (err)
4616 return err;
4617
4618 err = mtk_toprgu_init(eth, pdev->dev.of_node);
developerfd40db22021-04-29 10:08:25 +08004619 if (err)
4620 return err;
4621 }
4622
4623 if (eth->soc->required_pctl) {
4624 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4625 "mediatek,pctl");
4626 if (IS_ERR(eth->pctl)) {
4627 dev_err(&pdev->dev, "no pctl regmap found\n");
4628 return PTR_ERR(eth->pctl);
4629 }
4630 }
4631
developer18f46a82021-07-20 21:08:21 +08004632 for (i = 0; i < MTK_MAX_IRQ_NUM; i++) {
developerfd40db22021-04-29 10:08:25 +08004633 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4634 eth->irq[i] = eth->irq[0];
4635 else
4636 eth->irq[i] = platform_get_irq(pdev, i);
4637 if (eth->irq[i] < 0) {
4638 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4639 return -ENXIO;
4640 }
4641 }
4642
4643 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4644 eth->clks[i] = devm_clk_get(eth->dev,
4645 mtk_clks_source_name[i]);
4646 if (IS_ERR(eth->clks[i])) {
4647 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
4648 return -EPROBE_DEFER;
4649 if (eth->soc->required_clks & BIT(i)) {
4650 dev_err(&pdev->dev, "clock %s not found\n",
4651 mtk_clks_source_name[i]);
4652 return -EINVAL;
4653 }
4654 eth->clks[i] = NULL;
4655 }
4656 }
4657
4658 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4659 INIT_WORK(&eth->pending_work, mtk_pending_work);
4660
developer8051e042022-04-08 13:26:36 +08004661 err = mtk_hw_init(eth, MTK_TYPE_COLD_RESET);
developerfd40db22021-04-29 10:08:25 +08004662 if (err)
4663 return err;
4664
4665 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4666
4667 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4668 if (!of_device_is_compatible(mac_np,
4669 "mediatek,eth-mac"))
4670 continue;
4671
4672 if (!of_device_is_available(mac_np))
4673 continue;
4674
4675 err = mtk_add_mac(eth, mac_np);
4676 if (err) {
4677 of_node_put(mac_np);
4678 goto err_deinit_hw;
4679 }
4680 }
4681
developer18f46a82021-07-20 21:08:21 +08004682 err = mtk_napi_init(eth);
4683 if (err)
4684 goto err_free_dev;
4685
developerfd40db22021-04-29 10:08:25 +08004686 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4687 err = devm_request_irq(eth->dev, eth->irq[0],
4688 mtk_handle_irq, 0,
4689 dev_name(eth->dev), eth);
4690 } else {
4691 err = devm_request_irq(eth->dev, eth->irq[1],
4692 mtk_handle_irq_tx, 0,
4693 dev_name(eth->dev), eth);
4694 if (err)
4695 goto err_free_dev;
4696
4697 err = devm_request_irq(eth->dev, eth->irq[2],
4698 mtk_handle_irq_rx, 0,
developer18f46a82021-07-20 21:08:21 +08004699 dev_name(eth->dev), &eth->rx_napi[0]);
4700 if (err)
4701 goto err_free_dev;
4702
developer793f7b42022-05-20 13:54:51 +08004703 if (MTK_MAX_IRQ_NUM > 3) {
4704 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4705 for (i = 1; i < MTK_RX_NAPI_NUM; i++) {
4706 err = devm_request_irq(eth->dev,
4707 eth->irq[2 + i],
4708 mtk_handle_irq_rx, 0,
4709 dev_name(eth->dev),
4710 &eth->rx_napi[i]);
4711 if (err)
4712 goto err_free_dev;
4713 }
4714 } else {
4715 err = devm_request_irq(eth->dev, eth->irq[3],
4716 mtk_handle_fe_irq, 0,
4717 dev_name(eth->dev), eth);
developer18f46a82021-07-20 21:08:21 +08004718 if (err)
4719 goto err_free_dev;
4720 }
4721 }
developerfd40db22021-04-29 10:08:25 +08004722 }
developer8051e042022-04-08 13:26:36 +08004723
developerfd40db22021-04-29 10:08:25 +08004724 if (err)
4725 goto err_free_dev;
4726
4727 /* No MT7628/88 support yet */
4728 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4729 err = mtk_mdio_init(eth);
4730 if (err)
4731 goto err_free_dev;
4732 }
4733
4734 for (i = 0; i < MTK_MAX_DEVS; i++) {
4735 if (!eth->netdev[i])
4736 continue;
4737
4738 err = register_netdev(eth->netdev[i]);
4739 if (err) {
4740 dev_err(eth->dev, "error bringing up device\n");
4741 goto err_deinit_mdio;
4742 } else
4743 netif_info(eth, probe, eth->netdev[i],
4744 "mediatek frame engine at 0x%08lx, irq %d\n",
4745 eth->netdev[i]->base_addr, eth->irq[0]);
4746 }
4747
4748 /* we run 2 devices on the same DMA ring so we need a dummy device
4749 * for NAPI to work
4750 */
4751 init_dummy_netdev(&eth->dummy_dev);
4752 netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
4753 MTK_NAPI_WEIGHT);
developer18f46a82021-07-20 21:08:21 +08004754 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[0].napi, mtk_napi_rx,
developerfd40db22021-04-29 10:08:25 +08004755 MTK_NAPI_WEIGHT);
4756
developer18f46a82021-07-20 21:08:21 +08004757 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4758 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4759 netif_napi_add(&eth->dummy_dev, &eth->rx_napi[i].napi,
4760 mtk_napi_rx, MTK_NAPI_WEIGHT);
4761 }
4762
developer75e4dad2022-11-16 15:17:14 +08004763#if defined(CONFIG_XFRM_OFFLOAD)
4764 mtk_ipsec_offload_init(eth);
4765#endif
developerfd40db22021-04-29 10:08:25 +08004766 mtketh_debugfs_init(eth);
4767 debug_proc_init(eth);
4768
4769 platform_set_drvdata(pdev, eth);
4770
developer8051e042022-04-08 13:26:36 +08004771 register_netdevice_notifier(&mtk_eth_netdevice_nb);
developer37482a42022-12-26 13:31:13 +08004772#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developer8051e042022-04-08 13:26:36 +08004773 timer_setup(&eth->mtk_dma_monitor_timer, mtk_dma_monitor, 0);
4774 eth->mtk_dma_monitor_timer.expires = jiffies;
4775 add_timer(&eth->mtk_dma_monitor_timer);
developer793f7b42022-05-20 13:54:51 +08004776#endif
developer8051e042022-04-08 13:26:36 +08004777
developerfd40db22021-04-29 10:08:25 +08004778 return 0;
4779
4780err_deinit_mdio:
4781 mtk_mdio_cleanup(eth);
4782err_free_dev:
4783 mtk_free_dev(eth);
4784err_deinit_hw:
4785 mtk_hw_deinit(eth);
4786
4787 return err;
4788}
4789
4790static int mtk_remove(struct platform_device *pdev)
4791{
4792 struct mtk_eth *eth = platform_get_drvdata(pdev);
4793 struct mtk_mac *mac;
4794 int i;
4795
4796 /* stop all devices to make sure that dma is properly shut down */
4797 for (i = 0; i < MTK_MAC_COUNT; i++) {
4798 if (!eth->netdev[i])
4799 continue;
4800 mtk_stop(eth->netdev[i]);
4801 mac = netdev_priv(eth->netdev[i]);
4802 phylink_disconnect_phy(mac->phylink);
4803 }
4804
4805 mtk_hw_deinit(eth);
4806
4807 netif_napi_del(&eth->tx_napi);
developer18f46a82021-07-20 21:08:21 +08004808 netif_napi_del(&eth->rx_napi[0].napi);
4809
4810 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSS)) {
4811 for (i = 1; i < MTK_RX_NAPI_NUM; i++)
4812 netif_napi_del(&eth->rx_napi[i].napi);
4813 }
4814
developerfd40db22021-04-29 10:08:25 +08004815 mtk_cleanup(eth);
4816 mtk_mdio_cleanup(eth);
developer8051e042022-04-08 13:26:36 +08004817 unregister_netdevice_notifier(&mtk_eth_netdevice_nb);
4818 del_timer_sync(&eth->mtk_dma_monitor_timer);
developerfd40db22021-04-29 10:08:25 +08004819
4820 return 0;
4821}
4822
4823static const struct mtk_soc_data mt2701_data = {
developer68ce74f2023-01-03 16:11:57 +08004824 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004825 .caps = MT7623_CAPS | MTK_HWLRO,
4826 .hw_features = MTK_HW_FEATURES,
4827 .required_clks = MT7623_CLKS_BITMAP,
4828 .required_pctl = true,
4829 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004830 .txrx = {
4831 .txd_size = sizeof(struct mtk_tx_dma),
4832 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004833 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004834 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4835 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4836 },
developerfd40db22021-04-29 10:08:25 +08004837};
4838
4839static const struct mtk_soc_data mt7621_data = {
developer68ce74f2023-01-03 16:11:57 +08004840 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004841 .caps = MT7621_CAPS,
4842 .hw_features = MTK_HW_FEATURES,
4843 .required_clks = MT7621_CLKS_BITMAP,
4844 .required_pctl = false,
4845 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004846 .txrx = {
4847 .txd_size = sizeof(struct mtk_tx_dma),
developer68ce74f2023-01-03 16:11:57 +08004848 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004849 .rxd_size = sizeof(struct mtk_rx_dma),
4850 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4851 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4852 },
developerfd40db22021-04-29 10:08:25 +08004853};
4854
4855static const struct mtk_soc_data mt7622_data = {
developer68ce74f2023-01-03 16:11:57 +08004856 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004857 .ana_rgc3 = 0x2028,
4858 .caps = MT7622_CAPS | MTK_HWLRO,
4859 .hw_features = MTK_HW_FEATURES,
4860 .required_clks = MT7622_CLKS_BITMAP,
4861 .required_pctl = false,
4862 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004863 .txrx = {
4864 .txd_size = sizeof(struct mtk_tx_dma),
4865 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004866 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004867 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4868 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4869 },
developerfd40db22021-04-29 10:08:25 +08004870};
4871
4872static const struct mtk_soc_data mt7623_data = {
developer68ce74f2023-01-03 16:11:57 +08004873 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004874 .caps = MT7623_CAPS | MTK_HWLRO,
4875 .hw_features = MTK_HW_FEATURES,
4876 .required_clks = MT7623_CLKS_BITMAP,
4877 .required_pctl = true,
4878 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004879 .txrx = {
4880 .txd_size = sizeof(struct mtk_tx_dma),
4881 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004882 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004883 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4884 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4885 },
developerfd40db22021-04-29 10:08:25 +08004886};
4887
4888static const struct mtk_soc_data mt7629_data = {
developer68ce74f2023-01-03 16:11:57 +08004889 .reg_map = &mtk_reg_map,
developerfd40db22021-04-29 10:08:25 +08004890 .ana_rgc3 = 0x128,
4891 .caps = MT7629_CAPS | MTK_HWLRO,
4892 .hw_features = MTK_HW_FEATURES,
4893 .required_clks = MT7629_CLKS_BITMAP,
4894 .required_pctl = false,
4895 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004896 .txrx = {
4897 .txd_size = sizeof(struct mtk_tx_dma),
4898 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004899 .rx_dma_l4_valid = RX_DMA_L4_VALID,
developere9356982022-07-04 09:03:20 +08004900 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4901 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4902 },
developerfd40db22021-04-29 10:08:25 +08004903};
4904
4905static const struct mtk_soc_data mt7986_data = {
developer68ce74f2023-01-03 16:11:57 +08004906 .reg_map = &mt7986_reg_map,
developerfd40db22021-04-29 10:08:25 +08004907 .ana_rgc3 = 0x128,
4908 .caps = MT7986_CAPS,
developercba5f4e2021-05-06 14:01:53 +08004909 .hw_features = MTK_HW_FEATURES,
developerfd40db22021-04-29 10:08:25 +08004910 .required_clks = MT7986_CLKS_BITMAP,
4911 .required_pctl = false,
4912 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004913 .txrx = {
4914 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004915 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004916 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004917 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4918 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4919 },
developerfd40db22021-04-29 10:08:25 +08004920};
4921
developer255bba22021-07-27 15:16:33 +08004922static const struct mtk_soc_data mt7981_data = {
developer68ce74f2023-01-03 16:11:57 +08004923 .reg_map = &mt7986_reg_map,
developer255bba22021-07-27 15:16:33 +08004924 .ana_rgc3 = 0x128,
4925 .caps = MT7981_CAPS,
developer7377b0b2021-11-18 14:54:47 +08004926 .hw_features = MTK_HW_FEATURES,
developer255bba22021-07-27 15:16:33 +08004927 .required_clks = MT7981_CLKS_BITMAP,
4928 .required_pctl = false,
4929 .has_sram = true,
developere9356982022-07-04 09:03:20 +08004930 .txrx = {
4931 .txd_size = sizeof(struct mtk_tx_dma_v2),
developer8ecd51b2023-03-13 11:28:28 +08004932 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004933 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developere9356982022-07-04 09:03:20 +08004934 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4935 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4936 },
developer255bba22021-07-27 15:16:33 +08004937};
4938
developer089e8852022-09-28 14:43:46 +08004939static const struct mtk_soc_data mt7988_data = {
developer68ce74f2023-01-03 16:11:57 +08004940 .reg_map = &mt7988_reg_map,
developer089e8852022-09-28 14:43:46 +08004941 .ana_rgc3 = 0x128,
4942 .caps = MT7988_CAPS,
4943 .hw_features = MTK_HW_FEATURES,
4944 .required_clks = MT7988_CLKS_BITMAP,
4945 .required_pctl = false,
4946 .has_sram = true,
4947 .txrx = {
4948 .txd_size = sizeof(struct mtk_tx_dma_v2),
4949 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer68ce74f2023-01-03 16:11:57 +08004950 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developer089e8852022-09-28 14:43:46 +08004951 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
4952 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
4953 },
4954};
4955
developerfd40db22021-04-29 10:08:25 +08004956static const struct mtk_soc_data rt5350_data = {
developer68ce74f2023-01-03 16:11:57 +08004957 .reg_map = &mt7628_reg_map,
developerfd40db22021-04-29 10:08:25 +08004958 .caps = MT7628_CAPS,
4959 .hw_features = MTK_HW_FEATURES_MT7628,
4960 .required_clks = MT7628_CLKS_BITMAP,
4961 .required_pctl = false,
4962 .has_sram = false,
developere9356982022-07-04 09:03:20 +08004963 .txrx = {
4964 .txd_size = sizeof(struct mtk_tx_dma),
4965 .rxd_size = sizeof(struct mtk_rx_dma),
developer68ce74f2023-01-03 16:11:57 +08004966 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
developere9356982022-07-04 09:03:20 +08004967 .dma_max_len = MTK_TX_DMA_BUF_LEN,
4968 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
4969 },
developerfd40db22021-04-29 10:08:25 +08004970};
4971
4972const struct of_device_id of_mtk_match[] = {
4973 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
4974 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data},
4975 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
4976 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
4977 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data},
4978 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data},
developer255bba22021-07-27 15:16:33 +08004979 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data},
developer089e8852022-09-28 14:43:46 +08004980 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data},
developerfd40db22021-04-29 10:08:25 +08004981 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data},
4982 {},
4983};
4984MODULE_DEVICE_TABLE(of, of_mtk_match);
4985
4986static struct platform_driver mtk_driver = {
4987 .probe = mtk_probe,
4988 .remove = mtk_remove,
4989 .driver = {
4990 .name = "mtk_soc_eth",
4991 .of_match_table = of_mtk_match,
4992 },
4993};
4994
4995module_platform_driver(mtk_driver);
4996
4997MODULE_LICENSE("GPL");
4998MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
4999MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");