blob: 2707d3fdfb31ccfceeabfb9f6358112ecb5e08ea [file] [log] [blame]
Simon Glass2cffe662015-08-30 16:55:38 -06001if ARCH_ROCKCHIP
2
Heiko Stuebnerfc367852019-07-16 22:18:21 +02003config ROCKCHIP_PX30
4 bool "Support Rockchip PX30"
5 select ARM64
6 select SUPPORT_SPL
7 select SUPPORT_TPL
8 select SPL
9 select TPL
10 select TPL_TINY_FRAMEWORK if TPL
Heiko Stuebnerfc367852019-07-16 22:18:21 +020011 select TPL_NEEDS_SEPARATE_STACK if TPL
12 imply SPL_SEPARATE_BSS
Simon Glassf4d60392021-08-08 12:20:12 -060013 select SPL_SERIAL
14 select TPL_SERIAL
Heiko Stuebnerfc367852019-07-16 22:18:21 +020015 select DEBUG_UART_BOARD_INIT
16 imply ROCKCHIP_COMMON_BOARD
17 imply SPL_ROCKCHIP_COMMON_BOARD
18 help
19 The Rockchip PX30 is a ARM-based SoC with a quad-core Cortex-A35
20 including NEON and GPU, Mali-400 graphics, several DDR3 options
21 and video codec support. Peripherals include Gigabit Ethernet,
22 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs.
23
Heiko Stübner5c91e2b2016-07-16 00:17:15 +020024config ROCKCHIP_RK3036
25 bool "Support Rockchip RK3036"
Lokesh Vutla81b1a672018-04-26 18:21:26 +053026 select CPU_V7A
Kever Yang0d3d7832016-07-19 21:16:59 +080027 select SUPPORT_SPL
28 select SPL
Eddie Caia79b78f2018-01-17 09:51:41 +080029 imply USB_FUNCTION_ROCKUSB
30 imply CMD_ROCKUSB
Kever Yang427cb672019-07-22 20:02:04 +080031 imply ROCKCHIP_COMMON_BOARD
Heiko Stübner5c91e2b2016-07-16 00:17:15 +020032 help
33 The Rockchip RK3036 is a ARM-based SoC with a dual-core Cortex-A7
34 including NEON and GPU, Mali-400 graphics, several DDR3 options
35 and video codec support. Peripherals include Gigabit Ethernet,
36 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs.
37
Johan Jonkera289fc72022-04-16 17:09:47 +020038config ROCKCHIP_RK3066
39 bool "Support Rockchip RK3066"
40 select CPU_V7A
41 select SPL_BOARD_INIT if SPL
42 select SUPPORT_SPL
43 select SUPPORT_TPL
44 select SPL
45 select TPL
46 select TPL_ROCKCHIP_BACK_TO_BROM
47 select TPL_ROCKCHIP_EARLYRETURN_TO_BROM
48 imply ROCKCHIP_COMMON_BOARD
49 imply SPL_ROCKCHIP_COMMON_BOARD
50 imply SPL_SERIAL
51 imply TPL_ROCKCHIP_COMMON_BOARD
52 imply TPL_SERIAL
53 help
54 The Rockchip RK3066 is a ARM-based SoC with a dual-core Cortex-A9
55 including NEON and GPU, 512KB L2 cache, Mali-400 graphics, two
56 video interfaces, several memory options and video codec support.
57 Peripherals include Fast Ethernet, USB2 host and OTG, SDIO, I2S,
58 UART, SPI, I2C and PWMs.
59
Kever Yangaa827752017-11-28 16:04:16 +080060config ROCKCHIP_RK3128
61 bool "Support Rockchip RK3128"
Lokesh Vutla81b1a672018-04-26 18:21:26 +053062 select CPU_V7A
Kever Yang96362722019-07-22 20:02:05 +080063 imply ROCKCHIP_COMMON_BOARD
Kever Yangaa827752017-11-28 16:04:16 +080064 help
65 The Rockchip RK3128 is a ARM-based SoC with a quad-core Cortex-A7
66 including NEON and GPU, Mali-400 graphics, several DDR3 options
67 and video codec support. Peripherals include Gigabit Ethernet,
68 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs.
69
Heiko Stübneref6db5e2017-02-18 19:46:36 +010070config ROCKCHIP_RK3188
71 bool "Support Rockchip RK3188"
Lokesh Vutla81b1a672018-04-26 18:21:26 +053072 select CPU_V7A
Ley Foon Tan48fcc4a2017-05-03 17:13:32 +080073 select SPL_BOARD_INIT if SPL
Heiko Stübneref6db5e2017-02-18 19:46:36 +010074 select SUPPORT_SPL
Heiko Stübneref6db5e2017-02-18 19:46:36 +010075 select SPL
Philipp Tomsich5aa3f9d2017-10-10 16:21:17 +020076 select SPL_CLK
Philipp Tomsich5aa3f9d2017-10-10 16:21:17 +020077 select SPL_REGMAP
78 select SPL_SYSCON
79 select SPL_RAM
Simon Glass284cb9c2021-07-10 21:14:31 -060080 select SPL_DRIVERS_MISC
Philipp Tomsich16c689c2017-10-10 16:21:15 +020081 select SPL_ROCKCHIP_EARLYRETURN_TO_BROM
Kever Yangbd8532e2019-07-22 19:59:15 +080082 select SPL_ROCKCHIP_BACK_TO_BROM
Heiko Stübner015f69a2017-04-06 00:19:36 +020083 select BOARD_LATE_INIT
Kever Yangbfd3f872019-07-22 20:02:09 +080084 imply ROCKCHIP_COMMON_BOARD
Kever Yang3bd90402019-07-22 19:59:18 +080085 imply SPL_ROCKCHIP_COMMON_BOARD
Heiko Stübneref6db5e2017-02-18 19:46:36 +010086 help
87 The Rockchip RK3188 is a ARM-based SoC with a quad-core Cortex-A9
88 including NEON and GPU, 512KB L2 cache, Mali-400 graphics, two
89 video interfaces, several memory options and video codec support.
90 Peripherals include Fast Ethernet, USB2 host and OTG, SDIO, I2S,
91 UART, SPI, I2C and PWMs.
92
Kever Yang57d4dbf2017-06-23 17:17:52 +080093config ROCKCHIP_RK322X
94 bool "Support Rockchip RK3228/RK3229"
Lokesh Vutla81b1a672018-04-26 18:21:26 +053095 select CPU_V7A
Kever Yang57d4dbf2017-06-23 17:17:52 +080096 select SUPPORT_SPL
Kever Yangaff40c62019-04-02 20:41:24 +080097 select SUPPORT_TPL
Kever Yang57d4dbf2017-06-23 17:17:52 +080098 select SPL
Kever Yangaff40c62019-04-02 20:41:24 +080099 select SPL_DM
100 select SPL_OF_LIBFDT
101 select TPL
102 select TPL_DM
103 select TPL_OF_LIBFDT
Kever Yangaff40c62019-04-02 20:41:24 +0800104 select TPL_NEEDS_SEPARATE_STACK if TPL
Simon Glass284cb9c2021-07-10 21:14:31 -0600105 select SPL_DRIVERS_MISC
Kever Yang0b517732019-07-22 20:02:07 +0800106 imply ROCKCHIP_COMMON_BOARD
Simon Glassf4d60392021-08-08 12:20:12 -0600107 imply SPL_SERIAL
Kever Yangd877fd22019-07-22 19:59:20 +0800108 imply SPL_ROCKCHIP_COMMON_BOARD
Alex Bee4fe31122023-07-18 16:57:13 +0200109 select SPL_OPTEE_IMAGE if SPL_FIT
Simon Glassf4d60392021-08-08 12:20:12 -0600110 imply TPL_SERIAL
Kever Yang466f3fd2019-07-09 22:05:56 +0800111 imply TPL_ROCKCHIP_COMMON_BOARD
Kever Yangaff40c62019-04-02 20:41:24 +0800112 select TPL_LIBCOMMON_SUPPORT
113 select TPL_LIBGENERIC_SUPPORT
Kever Yang57d4dbf2017-06-23 17:17:52 +0800114 help
115 The Rockchip RK3229 is a ARM-based SoC with a dual-core Cortex-A7
116 including NEON and GPU, Mali-400 graphics, several DDR3 options
117 and video codec support. Peripherals include Gigabit Ethernet,
118 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs.
119
Simon Glass2cffe662015-08-30 16:55:38 -0600120config ROCKCHIP_RK3288
121 bool "Support Rockchip RK3288"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530122 select CPU_V7A
John Keepingd5cb7712023-02-23 19:28:51 +0000123 select OF_SYSTEM_SETUP
Tom Rinie1e85442021-08-27 21:18:30 -0400124 select SKIP_LOWLEVEL_INIT_ONLY
Kever Yang0d3d7832016-07-19 21:16:59 +0800125 select SUPPORT_SPL
126 select SPL
Kever Yangf7c0a332019-07-02 11:43:05 +0800127 select SUPPORT_TPL
Johan Jonker9a26fb12023-12-27 13:06:47 +0100128 select FDT_64BIT
Jagan Teki7b7cc952020-01-23 19:42:19 +0530129 imply PRE_CONSOLE_BUFFER
Kever Yangba875012019-07-22 20:02:15 +0800130 imply ROCKCHIP_COMMON_BOARD
Kever Yangaa67deb2019-07-22 19:59:27 +0800131 imply SPL_ROCKCHIP_COMMON_BOARD
Kever Yangf7c0a332019-07-02 11:43:05 +0800132 imply TPL_CLK
133 imply TPL_DM
Simon Glass284cb9c2021-07-10 21:14:31 -0600134 imply TPL_DRIVERS_MISC
Kever Yangf7c0a332019-07-02 11:43:05 +0800135 imply TPL_LIBCOMMON_SUPPORT
136 imply TPL_LIBGENERIC_SUPPORT
Kever Yangb36e7092019-07-02 11:43:06 +0800137 imply TPL_NEEDS_SEPARATE_STACK
Kever Yangf7c0a332019-07-02 11:43:05 +0800138 imply TPL_OF_CONTROL
139 imply TPL_OF_PLATDATA
140 imply TPL_RAM
141 imply TPL_REGMAP
Kever Yange32f38e2019-07-09 22:05:57 +0800142 imply TPL_ROCKCHIP_COMMON_BOARD
Simon Glassf4d60392021-08-08 12:20:12 -0600143 imply TPL_SERIAL
Kever Yangf7c0a332019-07-02 11:43:05 +0800144 imply TPL_SYSCON
Eddie Caib3501fe2017-12-15 08:17:13 +0800145 imply USB_FUNCTION_ROCKUSB
146 imply CMD_ROCKUSB
Simon Glass2cffe662015-08-30 16:55:38 -0600147 help
148 The Rockchip RK3288 is a ARM-based SoC with a quad-core Cortex-A17
149 including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two
150 video interfaces supporting HDMI and eDP, several DDR3 options
151 and video codec support. Peripherals include Gigabit Ethernet,
Andreas Färber531e8e02016-11-02 18:03:01 +0100152 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs.
Simon Glass2cffe662015-08-30 16:55:38 -0600153
Andy Yanb5e16302019-11-14 11:21:12 +0800154config ROCKCHIP_RK3308
155 bool "Support Rockchip RK3308"
156 select ARM64
Andy Yanb5e16302019-11-14 11:21:12 +0800157 select SUPPORT_SPL
158 select SUPPORT_TPL
159 select SPL
160 select SPL_ATF
161 select SPL_ATF_NO_PLATFORM_PARAM
162 select SPL_LOAD_FIT
Jonas Karlmana2caa162024-04-08 18:14:00 +0000163 imply ARMV8_CRYPTO
164 imply ARMV8_SET_SMPEN
165 imply LEGACY_IMAGE_FORMAT
Jonas Karlman1cf34dd2024-04-08 18:14:01 +0000166 imply MISC
167 imply MISC_INIT_R
Andy Yanb5e16302019-11-14 11:21:12 +0800168 imply ROCKCHIP_COMMON_BOARD
Jonas Karlman1cf34dd2024-04-08 18:14:01 +0000169 imply ROCKCHIP_OTP
Andy Yanb5e16302019-11-14 11:21:12 +0800170 imply SPL_CLK
Jonas Karlmana2caa162024-04-08 18:14:00 +0000171 imply SPL_FIT_SIGNATURE
Andy Yanb5e16302019-11-14 11:21:12 +0800172 imply SPL_RAM
Jonas Karlman16b0f902024-04-08 18:13:59 +0000173 imply SPL_REGMAP
174 imply SPL_ROCKCHIP_COMMON_BOARD
Andy Yanb5e16302019-11-14 11:21:12 +0800175 imply SPL_SEPARATE_BSS
Jonas Karlman16b0f902024-04-08 18:13:59 +0000176 imply SPL_SERIAL
177 imply SPL_SYSCON
Andy Yanb5e16302019-11-14 11:21:12 +0800178 help
179 The Rockchip RK3308 is a ARM-based Soc which embedded with quad
180 Cortex-A35 and highly integrated audio interfaces.
181
Kever Yangec02b3c2017-02-23 15:37:51 +0800182config ROCKCHIP_RK3328
183 bool "Support Rockchip RK3328"
184 select ARM64
Kever Yang07be6692019-06-09 00:27:15 +0300185 select SUPPORT_SPL
186 select SPL
Kever Yang69871852019-08-02 10:40:01 +0300187 select SUPPORT_TPL
188 select TPL
Kever Yang69871852019-08-02 10:40:01 +0300189 select TPL_NEEDS_SEPARATE_STACK if TPL
Jagan Tekifb71c882024-01-17 13:21:52 +0530190 imply PRE_CONSOLE_BUFFER
Kever Yang205e2cc2019-07-22 20:02:16 +0800191 imply ROCKCHIP_COMMON_BOARD
YouMin Chenb9f7df32019-11-15 11:04:44 +0800192 imply ROCKCHIP_SDRAM_COMMON
Kever Yangbb4c3252019-07-22 19:59:32 +0800193 imply SPL_ROCKCHIP_COMMON_BOARD
Simon Glassf4d60392021-08-08 12:20:12 -0600194 imply SPL_SERIAL
195 imply TPL_SERIAL
Kever Yang07be6692019-06-09 00:27:15 +0300196 imply SPL_SEPARATE_BSS
197 select ENABLE_ARM_SOC_BOOT0_HOOK
198 select DEBUG_UART_BOARD_INIT
199 select SYS_NS16550
Chen-Yu Tsaibc261472024-02-12 21:51:04 +0800200 imply MISC
201 imply ROCKCHIP_EFUSE
202 imply MISC_INIT_R
Kever Yangec02b3c2017-02-23 15:37:51 +0800203 help
204 The Rockchip RK3328 is a ARM-based SoC with a quad-core Cortex-A53.
205 including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two
206 video interfaces supporting HDMI and eDP, several DDR3 options
207 and video codec support. Peripherals include Gigabit Ethernet,
208 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs.
209
Andreas Färber9e3ad682017-05-15 17:51:18 +0800210config ROCKCHIP_RK3368
211 bool "Support Rockchip RK3368"
212 select ARM64
Philipp Tomsich84af43e2017-06-11 23:46:25 +0200213 select SUPPORT_SPL
214 select SUPPORT_TPL
Philipp Tomsich01b219e2017-07-28 20:03:07 +0200215 select TPL_NEEDS_SEPARATE_STACK if TPL
Kever Yang35b401e2019-07-22 20:02:17 +0800216 imply ROCKCHIP_COMMON_BOARD
Kever Yang8bf7ed42019-07-22 19:59:34 +0800217 imply SPL_ROCKCHIP_COMMON_BOARD
Philipp Tomsich84af43e2017-06-11 23:46:25 +0200218 imply SPL_SEPARATE_BSS
Simon Glassf4d60392021-08-08 12:20:12 -0600219 imply SPL_SERIAL
220 imply TPL_SERIAL
Kever Yang48831b22019-07-09 22:05:58 +0800221 imply TPL_ROCKCHIP_COMMON_BOARD
Andreas Färber9e3ad682017-05-15 17:51:18 +0800222 help
Philipp Tomsich9f3deaf2017-06-10 00:47:53 +0200223 The Rockchip RK3368 is a ARM-based SoC with a octa-core (organised
224 into a big and little cluster with 4 cores each) Cortex-A53 including
225 AdvSIMD, 512KB L2 cache (for the big cluster) and 256 KB L2 cache
226 (for the little cluster), PowerVR G6110 based graphics, one video
227 output processor supporting LVDS/HDMI/eDP, several DDR3 options and
228 video codec support.
229
230 On-chip peripherals include Gigabit Ethernet, USB2 host and OTG, SDIO,
231 I2S, UARTs, SPI, I2C and PWMs.
Andreas Färber9e3ad682017-05-15 17:51:18 +0800232
Kever Yang0d3d7832016-07-19 21:16:59 +0800233config ROCKCHIP_RK3399
234 bool "Support Rockchip RK3399"
235 select ARM64
Kever Yang16efdfd2017-02-22 16:56:38 +0800236 select SUPPORT_SPL
Kever Yangfca798d2018-11-09 11:18:15 +0800237 select SUPPORT_TPL
Kever Yang16efdfd2017-02-22 16:56:38 +0800238 select SPL
Jagan Tekicd433892019-05-08 11:11:43 +0530239 select SPL_ATF
Jagan Tekice063b92019-06-21 00:25:03 +0530240 select SPL_BOARD_INIT if SPL
Jagan Tekicd433892019-05-08 11:11:43 +0530241 select SPL_LOAD_FIT
242 select SPL_CLK if SPL
243 select SPL_PINCTRL if SPL
244 select SPL_RAM if SPL
245 select SPL_REGMAP if SPL
246 select SPL_SYSCON if SPL
Kever Yangfca798d2018-11-09 11:18:15 +0800247 select TPL_NEEDS_SEPARATE_STACK if TPL
Kever Yang16efdfd2017-02-22 16:56:38 +0800248 select SPL_SEPARATE_BSS
Simon Glassf4d60392021-08-08 12:20:12 -0600249 select SPL_SERIAL
Simon Glass284cb9c2021-07-10 21:14:31 -0600250 select SPL_DRIVERS_MISC
Jagan Tekicd433892019-05-08 11:11:43 +0530251 select CLK
252 select FIT
253 select PINCTRL
254 select RAM
255 select REGMAP
256 select SYSCON
257 select DM_PMIC
258 select DM_REGULATOR_FIXED
Andy Yan70378cb2017-10-11 15:00:16 +0800259 select BOARD_LATE_INIT
Sughosh Ganuc1b8e8b2022-11-10 14:49:15 +0530260 imply PARTITION_TYPE_GUID
Jagan Teki9249d5c2020-04-02 17:11:23 +0530261 imply PRE_CONSOLE_BUFFER
Kever Yang9554a4e2019-07-22 20:02:19 +0800262 imply ROCKCHIP_COMMON_BOARD
YouMin Chen23ae72e2019-11-15 11:04:45 +0800263 imply ROCKCHIP_SDRAM_COMMON
Kever Yangff9afe42019-07-22 19:59:42 +0800264 imply SPL_ROCKCHIP_COMMON_BOARD
Simon Glassf4d60392021-08-08 12:20:12 -0600265 imply TPL_SERIAL
Kever Yangfca798d2018-11-09 11:18:15 +0800266 imply TPL_LIBCOMMON_SUPPORT
267 imply TPL_LIBGENERIC_SUPPORT
268 imply TPL_SYS_MALLOC_SIMPLE
Simon Glass284cb9c2021-07-10 21:14:31 -0600269 imply TPL_DRIVERS_MISC
Kever Yangfca798d2018-11-09 11:18:15 +0800270 imply TPL_OF_CONTROL
271 imply TPL_DM
272 imply TPL_REGMAP
273 imply TPL_SYSCON
274 imply TPL_RAM
275 imply TPL_CLK
276 imply TPL_TINY_MEMSET
Kever Yang3cfbb942019-07-09 22:06:01 +0800277 imply TPL_ROCKCHIP_COMMON_BOARD
Jagan Tekie7043012020-01-09 14:22:19 +0530278 imply SYS_BOOTCOUNT_SINGLEWORD if BOOTCOUNT_LIMIT
Shantur Rathorec0009892024-01-21 22:04:47 +0000279 imply BOOTSTD_FULL
Jagan Tekie7043012020-01-09 14:22:19 +0530280 imply CMD_BOOTCOUNT if BOOTCOUNT_LIMIT
Chen-Yu Tsai3ccaa1d2024-02-12 21:51:05 +0800281 imply MISC
282 imply ROCKCHIP_EFUSE
283 imply MISC_INIT_R
Kever Yang0d3d7832016-07-19 21:16:59 +0800284 help
285 The Rockchip RK3399 is a ARM-based SoC with a dual-core Cortex-A72
286 and quad-core Cortex-A53.
287 including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two
288 video interfaces supporting HDMI and eDP, several DDR3 options
289 and video codec support. Peripherals include Gigabit Ethernet,
290 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs.
291
Joseph Chen72cd8792021-06-02 15:58:25 +0800292config ROCKCHIP_RK3568
293 bool "Support Rockchip RK3568"
294 select ARM64
Nico Cheng00ceeb02021-10-26 10:42:19 +0800295 select SUPPORT_SPL
296 select SPL
Joseph Chen72cd8792021-06-02 15:58:25 +0800297 select CLK
298 select PINCTRL
299 select RAM
300 select REGMAP
301 select SYSCON
302 select BOARD_LATE_INIT
Manoj Saib34b19c2023-02-17 17:28:44 +0530303 select DM_REGULATOR_FIXED
Jagan Tekice0bbac2023-02-17 17:28:34 +0530304 select DM_RESET
Jonas Karlman47af53c2023-04-17 19:07:15 +0000305 imply SPL_ATF_NO_PLATFORM_PARAM if SPL_ATF
Joseph Chen72cd8792021-06-02 15:58:25 +0800306 imply ROCKCHIP_COMMON_BOARD
Jonas Karlmanf4d27e92023-04-17 19:07:17 +0000307 imply OF_LIBFDT_OVERLAY
Jonas Karlmanbe56bb52023-02-22 22:44:41 +0000308 imply ROCKCHIP_OTP
309 imply MISC_INIT_R
Jonas Karlman67bbb4e2024-02-04 20:53:06 +0000310 imply MMC_HS200_SUPPORT if MMC_SDHCI_ROCKCHIP
311 imply SPL_MMC_HS200_SUPPORT if SPL_MMC && MMC_HS200_SUPPORT
Joseph Chen72cd8792021-06-02 15:58:25 +0800312 help
313 The Rockchip RK3568 is a ARM-based SoC with quad-core Cortex-A55,
314 including NEON and GPU, 512K L3 cache, Mali-G52 based graphics,
315 two video interfaces supporting HDMI and eDP, several DDR3 options
316 and video codec support. Peripherals include Gigabit Ethernet,
317 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs.
318
Jagan Teki8967dea2023-01-30 20:27:45 +0530319config ROCKCHIP_RK3588
320 bool "Support Rockchip RK3588"
321 select ARM64
322 select SUPPORT_SPL
323 select SPL
324 select CLK
325 select PINCTRL
326 select RAM
327 select REGMAP
328 select SYSCON
329 select BOARD_LATE_INIT
Jonas Karlman9bfd6512023-05-17 18:26:37 +0000330 select DM_REGULATOR_FIXED
331 select DM_RESET
Jonas Karlman47af53c2023-04-17 19:07:15 +0000332 imply SPL_ATF_NO_PLATFORM_PARAM if SPL_ATF
Jagan Teki8967dea2023-01-30 20:27:45 +0530333 imply ROCKCHIP_COMMON_BOARD
Jonas Karlmanf4d27e92023-04-17 19:07:17 +0000334 imply OF_LIBFDT_OVERLAY
Jonas Karlmaneeb19172023-02-22 22:44:41 +0000335 imply ROCKCHIP_OTP
336 imply MISC_INIT_R
Jonas Karlman67bbb4e2024-02-04 20:53:06 +0000337 imply MMC_HS200_SUPPORT if MMC_SDHCI_ROCKCHIP
338 imply SPL_MMC_HS200_SUPPORT if SPL_MMC && MMC_HS200_SUPPORT
Jonas Karlmanfc805c22023-04-17 19:07:21 +0000339 imply CLK_SCMI
340 imply SCMI_FIRMWARE
Shantur Rathorec0009892024-01-21 22:04:47 +0000341 imply BOOTSTD_FULL
Jagan Teki8967dea2023-01-30 20:27:45 +0530342 help
343 The Rockchip RK3588 is a ARM-based SoC with quad-core Cortex-A76 and
344 quad-core Cortex-A55 including NEON and GPU, 6TOPS NPU, Mali-G610 MP4,
345 HDMI Out, HDMI In, DP, eDP, MIPI DSI, MIPI CSI2, LPDDR4/4X/5, eMMC5.1,
346 SD3.0/MMC4.5, USB OTG 3.0, Type-C, USB 2.0, PCIe 3.0, SATA 3, Ethernet,
347 SDIO3.0 I2C, UART, SPI, GPIO and PWM.
348
Andy Yan2d982da2017-06-01 18:00:55 +0800349config ROCKCHIP_RV1108
350 bool "Support Rockchip RV1108"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530351 select CPU_V7A
Kever Yanga2b336e2019-07-22 20:02:21 +0800352 imply ROCKCHIP_COMMON_BOARD
Andy Yan2d982da2017-06-01 18:00:55 +0800353 help
354 The Rockchip RV1108 is a ARM-based SoC with a single-core Cortex-A7
355 and a DSP.
356
Jagan Teki249a2382022-12-14 23:21:05 +0530357config ROCKCHIP_RV1126
358 bool "Support Rockchip RV1126"
359 select CPU_V7A
360 select SKIP_LOWLEVEL_INIT_ONLY
361 select TPL
362 select SUPPORT_TPL
363 select TPL_NEEDS_SEPARATE_STACK
364 select TPL_ROCKCHIP_BACK_TO_BROM
365 select SPL
366 select SUPPORT_SPL
367 select SPL_STACK_R
368 select CLK
369 select FIT
370 select PINCTRL
371 select RAM
372 select ROCKCHIP_SDRAM_COMMON
373 select REGMAP
374 select SYSCON
375 select DM_PMIC
376 select DM_REGULATOR_FIXED
377 select DM_RESET
378 select REGULATOR_RK8XX
379 select PMIC_RK8XX
380 select BOARD_LATE_INIT
381 imply ROCKCHIP_COMMON_BOARD
Tim Lunnd0812b22024-01-24 14:26:01 +1100382 select SPL_OPTEE_IMAGE if SPL_FIT
Jagan Tekid679f622023-07-29 19:11:42 +0530383 imply OF_LIBFDT_OVERLAY
Tim Lunncbfee492023-10-31 13:07:15 +1100384 imply ROCKCHIP_OTP
385 imply MISC_INIT_R
Jagan Teki249a2382022-12-14 23:21:05 +0530386 imply TPL_DM
387 imply TPL_LIBCOMMON_SUPPORT
388 imply TPL_LIBGENERIC_SUPPORT
389 imply TPL_OF_CONTROL
390 imply TPL_OF_PLATDATA
391 imply TPL_RAM
392 imply TPL_ROCKCHIP_COMMON_BOARD
393 imply TPL_SERIAL
394 imply SPL_CLK
395 imply SPL_DM
396 imply SPL_DRIVERS_MISC
397 imply SPL_LIBCOMMON_SUPPORT
398 imply SPL_LIBGENERIC_SUPPORT
399 imply SPL_OF_CONTROL
400 imply SPL_RAM
401 imply SPL_REGMAP
402 imply SPL_ROCKCHIP_COMMON_BOARD
403 imply SPL_SERIAL
404 imply SPL_SYSCON
405
Heiko Stuebner9cc8feb2018-10-08 13:01:56 +0200406config ROCKCHIP_USB_UART
407 bool "Route uart output to usb pins"
408 help
409 Rockchip SoCs have the ability to route the signals of the debug
410 uart through the d+ and d- pins of a specific usb phy to enable
411 some form of closed-case debugging. With this option supported
412 SoCs will enable this routing as a debug measure.
413
Philipp Tomsich798370f2017-06-29 11:21:15 +0200414config SPL_ROCKCHIP_BACK_TO_BROM
Xu Ziyuan5401eb82016-07-12 19:09:49 +0800415 bool "SPL returns to bootrom"
416 default y if ROCKCHIP_RK3036
Heiko Stübner355a8802017-02-18 19:46:25 +0100417 select ROCKCHIP_BROM_HELPER
Kever Yangbd8532e2019-07-22 19:59:15 +0800418 select SPL_BOOTROM_SUPPORT
Philipp Tomsich798370f2017-06-29 11:21:15 +0200419 depends on SPL
Xu Ziyuan5401eb82016-07-12 19:09:49 +0800420 help
421 Rockchip SoCs have ability to load SPL & U-Boot binary. If enabled,
422 SPL will return to the boot rom, which will then load the U-Boot
423 binary to keep going on.
424
Philipp Tomsich798370f2017-06-29 11:21:15 +0200425config TPL_ROCKCHIP_BACK_TO_BROM
426 bool "TPL returns to bootrom"
Kever Yangfca798d2018-11-09 11:18:15 +0800427 default y
Johan Jonkera768ff52023-10-27 20:35:37 +0200428 select ROCKCHIP_BROM_HELPER if !ROCKCHIP_RK3066
Kever Yangbd8532e2019-07-22 19:59:15 +0800429 select TPL_BOOTROM_SUPPORT
Philipp Tomsich798370f2017-06-29 11:21:15 +0200430 depends on TPL
431 help
432 Rockchip SoCs have ability to load SPL & U-Boot binary. If enabled,
433 SPL will return to the boot rom, which will then load the U-Boot
434 binary to keep going on.
435
Kever Yangbb337732019-07-22 20:02:01 +0800436config ROCKCHIP_COMMON_BOARD
437 bool "Rockchip common board file"
438 help
439 Rockchip SoCs have similar boot process, Common board file is mainly
440 in charge of common process of board_init() and board_late_init() for
441 U-Boot proper.
442
Kever Yang1d7cc72a2019-07-22 19:59:12 +0800443config SPL_ROCKCHIP_COMMON_BOARD
444 bool "Rockchip SPL common board file"
445 depends on SPL
446 help
447 Rockchip SoCs have similar boot process, SPL is mainly in charge of
448 load and boot Trust ATF/U-Boot firmware, and DRAM init if there is
449 no TPL for the board.
450
Kever Yang34ead0f2019-07-09 22:05:55 +0800451config TPL_ROCKCHIP_COMMON_BOARD
Thomas Hebbcfbebf82019-12-20 18:05:22 -0800452 bool "Rockchip TPL common board file"
Kever Yang34ead0f2019-07-09 22:05:55 +0800453 depends on TPL
454 help
455 Rockchip SoCs have similar boot process, prefer to use TPL for DRAM
456 init and back to bootrom, and SPL as Trust ATF/U-Boot loader. TPL
457 common board is a basic TPL board init which can be shared for most
Thomas Hebbfd37f242019-11-13 18:18:03 -0800458 of SoCs to avoid copy-paste for different SoCs.
Kever Yang34ead0f2019-07-09 22:05:55 +0800459
Jonas Karlman38ad6c92023-02-25 19:01:34 +0000460config ROCKCHIP_EXTERNAL_TPL
461 bool "Use external TPL binary"
Massimo Pegorer8c20dfa2023-09-09 11:33:24 +0200462 default y if ROCKCHIP_RK3308 || ROCKCHIP_RK3568 || ROCKCHIP_RK3588
Jonas Karlman38ad6c92023-02-25 19:01:34 +0000463 help
464 Some Rockchip SoCs require an external TPL to initialize DRAM.
465 Enable this option and build with ROCKCHIP_TPL=/path/to/ddr.bin to
466 include the external TPL in the image built by binman.
467
Andy Yan70378cb2017-10-11 15:00:16 +0800468config ROCKCHIP_BOOT_MODE_REG
469 hex "Rockchip boot mode flag register address"
Andy Yan70378cb2017-10-11 15:00:16 +0800470 help
Kever Yang9fbe17c2019-03-28 11:01:23 +0800471 The Soc will enter to different boot mode(defined in asm/arch-rockchip/boot_mode.h)
Andy Yan70378cb2017-10-11 15:00:16 +0800472 according to the value from this register.
473
Chris Morgan7c9de742022-05-27 13:18:20 -0500474config ROCKCHIP_RK8XX_DISABLE_BOOT_ON_POWERON
475 bool "Disable device boot on power plug-in"
476 depends on PMIC_RK8XX
Chris Morgan7c9de742022-05-27 13:18:20 -0500477 ---help---
478 Say Y here to prevent the device from booting up because of a plug-in
479 event. When set, the device will boot briefly to determine why it was
480 powered on, and if it was determined because of a plug-in event
481 instead of a button press event it will shut back off.
482
Johan Jonkerf6fc8952022-04-09 18:55:02 +0200483config ROCKCHIP_STIMER
484 bool "Rockchip STIMER support"
485 default y
486 help
487 Enable Rockchip STIMER support.
488
489config ROCKCHIP_STIMER_BASE
490 hex
491 depends on ROCKCHIP_STIMER
492
Kever Yange484f772017-04-20 17:03:46 +0800493config ROCKCHIP_SPL_RESERVE_IRAM
494 hex "Size of IRAM reserved in SPL"
Tom Rinif18679c2023-08-02 11:09:43 -0400495 default 0x0
Kever Yange484f772017-04-20 17:03:46 +0800496 help
497 SPL may need reserve memory for firmware loaded by SPL, whose load
498 address is in IRAM and may overlay with SPL text area if not
499 reserved.
500
Heiko Stübner355a8802017-02-18 19:46:25 +0100501config ROCKCHIP_BROM_HELPER
502 bool
503
Philipp Tomsich9f1a4472017-10-10 16:21:10 +0200504config SPL_ROCKCHIP_EARLYRETURN_TO_BROM
505 bool "SPL requires early-return (for RK3188-style BROM) to BROM"
506 depends on SPL && ENABLE_ARM_SOC_BOOT0_HOOK
507 help
508 Some Rockchip BROM variants (e.g. on the RK3188) load the
509 first stage in segments and enter multiple times. E.g. on
510 the RK3188, the first 1KB of the first stage are loaded
511 first and entered; after returning to the BROM, the
512 remainder of the first stage is loaded, but the BROM
513 re-enters at the same address/to the same code as previously.
514
515 This enables support code in the BOOT0 hook for the SPL stage
516 to allow multiple entries.
517
Quentin Schulz95b568f2024-03-11 13:01:54 +0100518config ROCKCHIP_DISABLE_FORCE_JTAG
519 bool "Disable force_jtag feature"
520 default y
521 depends on SPL
522 help
523 Rockchip SoCs can automatically switch between jtag and sdmmc based
524 on the following rules:
525 - all the SDMMC pins including SDMMC_DET set as SDMMC function in
526 GRF,
527 - force_jtag bit in GRF is 1,
528 - SDMMC_DET is low (no card detected),
529
530 Some HW design may not route the SD card card detect to SDMMC_DET
531 pin, thus breaking the SD card support in some cases because JTAG
532 would be auto-enabled by mistake.
533
534 Also, enabling JTAG at runtime may be an undesired feature, e.g.
535 because it could be a security vulnerability.
536
537 This disables force_jtag feature, which you may want for debugging
538 purposes.
539
540 If unsure, say Y.
541
Philipp Tomsich9f1a4472017-10-10 16:21:10 +0200542config TPL_ROCKCHIP_EARLYRETURN_TO_BROM
543 bool "TPL requires early-return (for RK3188-style BROM) to BROM"
544 depends on TPL && ENABLE_ARM_SOC_BOOT0_HOOK
545 help
546 Some Rockchip BROM variants (e.g. on the RK3188) load the
547 first stage in segments and enter multiple times. E.g. on
548 the RK3188, the first 1KB of the first stage are loaded
549 first and entered; after returning to the BROM, the
550 remainder of the first stage is loaded, but the BROM
551 re-enters at the same address/to the same code as previously.
552
553 This enables support code in the BOOT0 hook for the TPL stage
554 to allow multiple entries.
555
Simon Glassb58bfe02021-08-08 12:20:09 -0600556config SPL_MMC
Philipp Tomsich798370f2017-06-29 11:21:15 +0200557 default y if !SPL_ROCKCHIP_BACK_TO_BROM
Sandy Pattersond70f0f32016-08-29 07:31:16 -0400558
Simon Glass88315f72020-07-19 13:55:57 -0600559config ROCKCHIP_SPI_IMAGE
560 bool "Build a SPI image for rockchip"
Simon Glass88315f72020-07-19 13:55:57 -0600561 help
562 Some Rockchip SoCs support booting from SPI flash. Enable this
Quentin Schulz12df9cf2022-09-02 15:10:54 +0200563 option to produce a SPI-flash image containing U-Boot. The image
564 is built by binman. U-Boot sits near the start of the image.
Simon Glass88315f72020-07-19 13:55:57 -0600565
Alper Nebi Yasakcf9159e2022-01-29 18:27:56 +0300566config LNX_KRNL_IMG_TEXT_OFFSET_BASE
Simon Glass72cc5382022-10-20 18:22:39 -0600567 default TEXT_BASE
Alper Nebi Yasakcf9159e2022-01-29 18:27:56 +0300568
Jonas Karlmane4453632024-03-02 19:16:11 +0000569config ROCKCHIP_COMMON_STACK_ADDR
570 bool
571 depends on SPL_SHARES_INIT_SP_ADDR
572 select HAS_CUSTOM_SYS_INIT_SP_ADDR
573 imply SPL_LIBCOMMON_SUPPORT if SPL
574 imply SPL_LIBGENERIC_SUPPORT if SPL
575 imply SPL_ROCKCHIP_COMMON_BOARD if SPL
576 imply SPL_SYS_MALLOC_F if SPL
577 imply SPL_SYS_MALLOC_SIMPLE if SPL
578 imply TPL_LIBCOMMON_SUPPORT if TPL
579 imply TPL_LIBGENERIC_SUPPORT if TPL
580 imply TPL_ROCKCHIP_COMMON_BOARD if TPL
581 imply TPL_SYS_MALLOC_F if TPL
582 imply TPL_SYS_MALLOC_SIMPLE if TPL
583
Heiko Stuebnerfc367852019-07-16 22:18:21 +0200584source "arch/arm/mach-rockchip/px30/Kconfig"
huang lin1115b642015-11-17 14:20:27 +0800585source "arch/arm/mach-rockchip/rk3036/Kconfig"
Johan Jonkera289fc72022-04-16 17:09:47 +0200586source "arch/arm/mach-rockchip/rk3066/Kconfig"
Kever Yangaa827752017-11-28 16:04:16 +0800587source "arch/arm/mach-rockchip/rk3128/Kconfig"
Heiko Stübneref6db5e2017-02-18 19:46:36 +0100588source "arch/arm/mach-rockchip/rk3188/Kconfig"
Kever Yanga4f460d2017-06-23 17:17:54 +0800589source "arch/arm/mach-rockchip/rk322x/Kconfig"
Heiko Stübner5c91e2b2016-07-16 00:17:15 +0200590source "arch/arm/mach-rockchip/rk3288/Kconfig"
Andy Yanb5e16302019-11-14 11:21:12 +0800591source "arch/arm/mach-rockchip/rk3308/Kconfig"
Kever Yangec02b3c2017-02-23 15:37:51 +0800592source "arch/arm/mach-rockchip/rk3328/Kconfig"
Andreas Färber9e3ad682017-05-15 17:51:18 +0800593source "arch/arm/mach-rockchip/rk3368/Kconfig"
Kever Yang0d3d7832016-07-19 21:16:59 +0800594source "arch/arm/mach-rockchip/rk3399/Kconfig"
Joseph Chen16899892021-06-02 16:13:46 +0800595source "arch/arm/mach-rockchip/rk3568/Kconfig"
Jagan Teki8967dea2023-01-30 20:27:45 +0530596source "arch/arm/mach-rockchip/rk3588/Kconfig"
Andy Yan2d982da2017-06-01 18:00:55 +0800597source "arch/arm/mach-rockchip/rv1108/Kconfig"
Jagan Teki249a2382022-12-14 23:21:05 +0530598source "arch/arm/mach-rockchip/rv1126/Kconfig"
Jonas Karlmane4453632024-03-02 19:16:11 +0000599
600if ROCKCHIP_COMMON_STACK_ADDR && SPL_SHARES_INIT_SP_ADDR
601
602config CUSTOM_SYS_INIT_SP_ADDR
603 default 0x3f00000
604
605config SYS_MALLOC_F_LEN
606 default 0x10000 if CUSTOM_SYS_INIT_SP_ADDR = 0x3f00000
607
608config SPL_SYS_MALLOC_F_LEN
609 default 0x8000 if CUSTOM_SYS_INIT_SP_ADDR = 0x3f00000
610
611config TPL_SYS_MALLOC_F_LEN
612 default 0x4000 if CUSTOM_SYS_INIT_SP_ADDR = 0x3f00000
613
614config TEXT_BASE
615 default 0x00200000 if ARM64
616
617config SPL_TEXT_BASE
618 default 0x0 if ARM64
619
620config SPL_HAS_BSS_LINKER_SECTION
621 default y if ARM64
622
623config SPL_BSS_START_ADDR
624 default 0x3f80000
625
626config SPL_BSS_MAX_SIZE
627 default 0x8000 if SPL_BSS_START_ADDR = 0x3f80000
628
629config SPL_STACK_R
630 default y if CUSTOM_SYS_INIT_SP_ADDR = 0x3f00000
631
632config SPL_STACK_R_ADDR
633 default 0x3e00000 if CUSTOM_SYS_INIT_SP_ADDR = 0x3f00000
634
635config SPL_STACK_R_MALLOC_SIMPLE_LEN
636 default 0x200000 if SPL_STACK_R_ADDR = 0x3e00000
637
638endif
Simon Glass2cffe662015-08-30 16:55:38 -0600639endif