Paul Beesley | fc9ee36 | 2019-03-07 15:47:15 +0000 | [diff] [blame] | 1 | Porting Guide |
| 2 | ============= |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 4 | Introduction |
| 5 | ------------ |
| 6 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 7 | Porting Trusted Firmware-A (TF-A) to a new platform involves making some |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 8 | mandatory and optional modifications for both the cold and warm boot paths. |
| 9 | Modifications consist of: |
| 10 | |
| 11 | - Implementing a platform-specific function or variable, |
| 12 | - Setting up the execution context in a certain way, or |
| 13 | - Defining certain constants (for example #defines). |
| 14 | |
| 15 | The platform-specific functions and variables are declared in |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 16 | ``include/plat/common/platform.h``. The firmware provides a default |
Sandrine Bailleux | 7a53a91 | 2023-02-08 13:55:51 +0100 | [diff] [blame] | 17 | implementation of variables and functions to fulfill the optional requirements |
| 18 | in order to ease the porting effort. Each platform port can use them as is or |
| 19 | provide their own implementation if the default implementation is inadequate. |
| 20 | |
| 21 | .. note:: |
| 22 | |
| 23 | TF-A historically provided default implementations of platform interfaces |
| 24 | as *weak* functions. This practice is now discouraged and new platform |
| 25 | interfaces as they get introduced in the code base should be *strongly* |
| 26 | defined. We intend to convert existing weak functions over time. Until |
| 27 | then, you will find references to *weak* functions in this document. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 28 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 29 | Some modifications are common to all Boot Loader (BL) stages. Section 2 |
| 30 | discusses these in detail. The subsequent sections discuss the remaining |
| 31 | modifications for each BL stage in detail. |
| 32 | |
Sandrine Bailleux | dad3561 | 2022-11-08 13:36:42 +0100 | [diff] [blame] | 33 | Please refer to the :ref:`Platform Ports Policy` for the policy regarding |
| 34 | compatibility and deprecation of these porting interfaces. |
Soby Mathew | 02bdbb9 | 2018-09-26 11:17:23 +0100 | [diff] [blame] | 35 | |
Antonio Nino Diaz | 645feb4 | 2019-02-13 14:07:38 +0000 | [diff] [blame] | 36 | Only Arm development platforms (such as FVP and Juno) may use the |
| 37 | functions/definitions in ``include/plat/arm/common/`` and the corresponding |
| 38 | source files in ``plat/arm/common/``. This is done so that there are no |
| 39 | dependencies between platforms maintained by different people/companies. If you |
| 40 | want to use any of the functionality present in ``plat/arm`` files, please |
| 41 | create a pull request that moves the code to ``plat/common`` so that it can be |
| 42 | discussed. |
| 43 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 44 | Common modifications |
| 45 | -------------------- |
| 46 | |
| 47 | This section covers the modifications that should be made by the platform for |
| 48 | each BL stage to correctly port the firmware stack. They are categorized as |
| 49 | either mandatory or optional. |
| 50 | |
| 51 | Common mandatory modifications |
| 52 | ------------------------------ |
| 53 | |
| 54 | A platform port must enable the Memory Management Unit (MMU) as well as the |
| 55 | instruction and data caches for each BL stage. Setting up the translation |
| 56 | tables is the responsibility of the platform port because memory maps differ |
| 57 | across platforms. A memory translation library (see ``lib/xlat_tables/``) is |
Sandrine Bailleux | 1861b7a | 2017-07-20 16:11:01 +0100 | [diff] [blame] | 58 | provided to help in this setup. |
| 59 | |
| 60 | Note that although this library supports non-identity mappings, this is intended |
| 61 | only for re-mapping peripheral physical addresses and allows platforms with high |
| 62 | I/O addresses to reduce their virtual address space. All other addresses |
| 63 | corresponding to code and data must currently use an identity mapping. |
| 64 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 65 | Also, the only translation granule size supported in TF-A is 4KB, as various |
| 66 | parts of the code assume that is the case. It is not possible to switch to |
| 67 | 16 KB or 64 KB granule sizes at the moment. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 68 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 69 | In Arm standard platforms, each BL stage configures the MMU in the |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 70 | platform-specific architecture setup function, ``blX_plat_arch_setup()``, and uses |
| 71 | an identity mapping for all addresses. |
| 72 | |
| 73 | If the build option ``USE_COHERENT_MEM`` is enabled, each platform can allocate a |
| 74 | block of identity mapped secure memory with Device-nGnRE attributes aligned to |
| 75 | page boundary (4K) for each BL stage. All sections which allocate coherent |
Chris Kay | 33bfc5e | 2023-02-14 11:30:04 +0000 | [diff] [blame] | 76 | memory are grouped under ``.coherent_ram``. For ex: Bakery locks are placed in a |
| 77 | section identified by name ``.bakery_lock`` inside ``.coherent_ram`` so that its |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 78 | possible for the firmware to place variables in it using the following C code |
| 79 | directive: |
| 80 | |
| 81 | :: |
| 82 | |
Chris Kay | 33bfc5e | 2023-02-14 11:30:04 +0000 | [diff] [blame] | 83 | __section(".bakery_lock") |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 84 | |
| 85 | Or alternatively the following assembler code directive: |
| 86 | |
| 87 | :: |
| 88 | |
Chris Kay | 33bfc5e | 2023-02-14 11:30:04 +0000 | [diff] [blame] | 89 | .section .bakery_lock |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 90 | |
Chris Kay | 33bfc5e | 2023-02-14 11:30:04 +0000 | [diff] [blame] | 91 | The ``.coherent_ram`` section is a sum of all sections like ``.bakery_lock`` which are |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 92 | used to allocate any data structures that are accessed both when a CPU is |
| 93 | executing with its MMU and caches enabled, and when it's running with its MMU |
| 94 | and caches disabled. Examples are given below. |
| 95 | |
| 96 | The following variables, functions and constants must be defined by the platform |
| 97 | for the firmware to work correctly. |
| 98 | |
Javier Almansa Sobrino | 37bf69c | 2022-04-07 18:26:49 +0100 | [diff] [blame] | 99 | .. _platform_def_mandatory: |
| 100 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 101 | File : platform_def.h [mandatory] |
| 102 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 103 | |
| 104 | Each platform must ensure that a header file of this name is in the system |
Antonio Nino Diaz | 50a4d1a | 2019-02-01 12:22:22 +0000 | [diff] [blame] | 105 | include path with the following constants defined. This will require updating |
| 106 | the list of ``PLAT_INCLUDES`` in the ``platform.mk`` file. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 107 | |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 108 | Platform ports may optionally use the file ``include/plat/common/common_def.h``, |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 109 | which provides typical values for some of the constants below. These values are |
| 110 | likely to be suitable for all platform ports. |
| 111 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 112 | - **#define : PLATFORM_LINKER_FORMAT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 113 | |
| 114 | Defines the linker format used by the platform, for example |
| 115 | ``elf64-littleaarch64``. |
| 116 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 117 | - **#define : PLATFORM_LINKER_ARCH** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 118 | |
| 119 | Defines the processor architecture for the linker by the platform, for |
| 120 | example ``aarch64``. |
| 121 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 122 | - **#define : PLATFORM_STACK_SIZE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 123 | |
| 124 | Defines the normal stack memory available to each CPU. This constant is used |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 125 | by ``plat/common/aarch64/platform_mp_stack.S`` and |
| 126 | ``plat/common/aarch64/platform_up_stack.S``. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 127 | |
David Horstmann | 051fd6d | 2020-11-12 15:19:04 +0000 | [diff] [blame] | 128 | - **#define : CACHE_WRITEBACK_GRANULE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 129 | |
Max Yu | fa0b4e8 | 2022-09-08 23:21:21 +0000 | [diff] [blame] | 130 | Defines the size in bytes of the largest cache line across all the cache |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 131 | levels in the platform. |
| 132 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 133 | - **#define : FIRMWARE_WELCOME_STR** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 134 | |
| 135 | Defines the character string printed by BL1 upon entry into the ``bl1_main()`` |
| 136 | function. |
| 137 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 138 | - **#define : PLATFORM_CORE_COUNT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 139 | |
| 140 | Defines the total number of CPUs implemented by the platform across all |
| 141 | clusters in the system. |
| 142 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 143 | - **#define : PLAT_NUM_PWR_DOMAINS** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 144 | |
| 145 | Defines the total number of nodes in the power domain topology |
| 146 | tree at all the power domain levels used by the platform. |
| 147 | This macro is used by the PSCI implementation to allocate |
| 148 | data structures to represent power domain topology. |
| 149 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 150 | - **#define : PLAT_MAX_PWR_LVL** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 151 | |
| 152 | Defines the maximum power domain level that the power management operations |
| 153 | should apply to. More often, but not always, the power domain level |
| 154 | corresponds to affinity level. This macro allows the PSCI implementation |
| 155 | to know the highest power domain level that it should consider for power |
| 156 | management operations in the system that the platform implements. For |
| 157 | example, the Base AEM FVP implements two clusters with a configurable |
| 158 | number of CPUs and it reports the maximum power domain level as 1. |
| 159 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 160 | - **#define : PLAT_MAX_OFF_STATE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 161 | |
| 162 | Defines the local power state corresponding to the deepest power down |
| 163 | possible at every power domain level in the platform. The local power |
| 164 | states for each level may be sparsely allocated between 0 and this value |
| 165 | with 0 being reserved for the RUN state. The PSCI implementation uses this |
| 166 | value to initialize the local power states of the power domain nodes and |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 167 | to specify the requested power state for a PSCI_CPU_OFF call. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 168 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 169 | - **#define : PLAT_MAX_RET_STATE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 170 | |
| 171 | Defines the local power state corresponding to the deepest retention state |
| 172 | possible at every power domain level in the platform. This macro should be |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 173 | a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 174 | PSCI implementation to distinguish between retention and power down local |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 175 | power states within PSCI_CPU_SUSPEND call. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 176 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 177 | - **#define : PLAT_MAX_PWR_LVL_STATES** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 178 | |
| 179 | Defines the maximum number of local power states per power domain level |
| 180 | that the platform supports. The default value of this macro is 2 since |
| 181 | most platforms just support a maximum of two local power states at each |
| 182 | power domain level (power-down and retention). If the platform needs to |
| 183 | account for more local power states, then it must redefine this macro. |
| 184 | |
| 185 | Currently, this macro is used by the Generic PSCI implementation to size |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 186 | the array used for PSCI_STAT_COUNT/RESIDENCY accounting. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 187 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 188 | - **#define : BL1_RO_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 189 | |
| 190 | Defines the base address in secure ROM where BL1 originally lives. Must be |
| 191 | aligned on a page-size boundary. |
| 192 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 193 | - **#define : BL1_RO_LIMIT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 194 | |
| 195 | Defines the maximum address in secure ROM that BL1's actual content (i.e. |
| 196 | excluding any data section allocated at runtime) can occupy. |
| 197 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 198 | - **#define : BL1_RW_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 199 | |
| 200 | Defines the base address in secure RAM where BL1's read-write data will live |
| 201 | at runtime. Must be aligned on a page-size boundary. |
| 202 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 203 | - **#define : BL1_RW_LIMIT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 204 | |
| 205 | Defines the maximum address in secure RAM that BL1's read-write data can |
| 206 | occupy at runtime. |
| 207 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 208 | - **#define : BL2_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 209 | |
| 210 | Defines the base address in secure RAM where BL1 loads the BL2 binary image. |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 211 | Must be aligned on a page-size boundary. This constant is not applicable |
| 212 | when BL2_IN_XIP_MEM is set to '1'. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 213 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 214 | - **#define : BL2_LIMIT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 215 | |
| 216 | Defines the maximum address in secure RAM that the BL2 image can occupy. |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 217 | This constant is not applicable when BL2_IN_XIP_MEM is set to '1'. |
| 218 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 219 | - **#define : BL2_RO_BASE** |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 220 | |
| 221 | Defines the base address in secure XIP memory where BL2 RO section originally |
| 222 | lives. Must be aligned on a page-size boundary. This constant is only needed |
| 223 | when BL2_IN_XIP_MEM is set to '1'. |
| 224 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 225 | - **#define : BL2_RO_LIMIT** |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 226 | |
| 227 | Defines the maximum address in secure XIP memory that BL2's actual content |
| 228 | (i.e. excluding any data section allocated at runtime) can occupy. This |
| 229 | constant is only needed when BL2_IN_XIP_MEM is set to '1'. |
| 230 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 231 | - **#define : BL2_RW_BASE** |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 232 | |
| 233 | Defines the base address in secure RAM where BL2's read-write data will live |
| 234 | at runtime. Must be aligned on a page-size boundary. This constant is only |
| 235 | needed when BL2_IN_XIP_MEM is set to '1'. |
| 236 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 237 | - **#define : BL2_RW_LIMIT** |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 238 | |
| 239 | Defines the maximum address in secure RAM that BL2's read-write data can |
| 240 | occupy at runtime. This constant is only needed when BL2_IN_XIP_MEM is set |
| 241 | to '1'. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 242 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 243 | - **#define : BL31_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 244 | |
| 245 | Defines the base address in secure RAM where BL2 loads the BL31 binary |
| 246 | image. Must be aligned on a page-size boundary. |
| 247 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 248 | - **#define : BL31_LIMIT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 249 | |
| 250 | Defines the maximum address in secure RAM that the BL31 image can occupy. |
| 251 | |
Tamas Ban | 1d3354e | 2022-09-16 14:09:30 +0200 | [diff] [blame] | 252 | - **#define : PLAT_RSS_COMMS_PAYLOAD_MAX_SIZE** |
| 253 | |
| 254 | Defines the maximum message size between AP and RSS. Need to define if |
| 255 | platform supports RSS. |
| 256 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 257 | For every image, the platform must define individual identifiers that will be |
| 258 | used by BL1 or BL2 to load the corresponding image into memory from non-volatile |
| 259 | storage. For the sake of performance, integer numbers will be used as |
| 260 | identifiers. The platform will use those identifiers to return the relevant |
| 261 | information about the image to be loaded (file handler, load address, |
| 262 | authentication information, etc.). The following image identifiers are |
| 263 | mandatory: |
| 264 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 265 | - **#define : BL2_IMAGE_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 266 | |
| 267 | BL2 image identifier, used by BL1 to load BL2. |
| 268 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 269 | - **#define : BL31_IMAGE_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 270 | |
| 271 | BL31 image identifier, used by BL2 to load BL31. |
| 272 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 273 | - **#define : BL33_IMAGE_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 274 | |
| 275 | BL33 image identifier, used by BL2 to load BL33. |
| 276 | |
| 277 | If Trusted Board Boot is enabled, the following certificate identifiers must |
| 278 | also be defined: |
| 279 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 280 | - **#define : TRUSTED_BOOT_FW_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 281 | |
| 282 | BL2 content certificate identifier, used by BL1 to load the BL2 content |
| 283 | certificate. |
| 284 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 285 | - **#define : TRUSTED_KEY_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 286 | |
| 287 | Trusted key certificate identifier, used by BL2 to load the trusted key |
| 288 | certificate. |
| 289 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 290 | - **#define : SOC_FW_KEY_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 291 | |
| 292 | BL31 key certificate identifier, used by BL2 to load the BL31 key |
| 293 | certificate. |
| 294 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 295 | - **#define : SOC_FW_CONTENT_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 296 | |
| 297 | BL31 content certificate identifier, used by BL2 to load the BL31 content |
| 298 | certificate. |
| 299 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 300 | - **#define : NON_TRUSTED_FW_KEY_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 301 | |
| 302 | BL33 key certificate identifier, used by BL2 to load the BL33 key |
| 303 | certificate. |
| 304 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 305 | - **#define : NON_TRUSTED_FW_CONTENT_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 306 | |
| 307 | BL33 content certificate identifier, used by BL2 to load the BL33 content |
| 308 | certificate. |
| 309 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 310 | - **#define : FWU_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 311 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 312 | Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 313 | FWU content certificate. |
| 314 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 315 | - **#define : PLAT_CRYPTOCELL_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 316 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 317 | This defines the base address of Arm® TrustZone® CryptoCell and must be |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 318 | defined if CryptoCell crypto driver is used for Trusted Board Boot. For |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 319 | capable Arm platforms, this driver is used if ``ARM_CRYPTOCELL_INTEG`` is |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 320 | set. |
| 321 | |
| 322 | If the AP Firmware Updater Configuration image, BL2U is used, the following |
| 323 | must also be defined: |
| 324 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 325 | - **#define : BL2U_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 326 | |
| 327 | Defines the base address in secure memory where BL1 copies the BL2U binary |
| 328 | image. Must be aligned on a page-size boundary. |
| 329 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 330 | - **#define : BL2U_LIMIT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 331 | |
| 332 | Defines the maximum address in secure memory that the BL2U image can occupy. |
| 333 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 334 | - **#define : BL2U_IMAGE_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 335 | |
| 336 | BL2U image identifier, used by BL1 to fetch an image descriptor |
| 337 | corresponding to BL2U. |
| 338 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 339 | If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 340 | must also be defined: |
| 341 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 342 | - **#define : SCP_BL2U_IMAGE_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 343 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 344 | SCP_BL2U image identifier, used by BL1 to fetch an image descriptor |
| 345 | corresponding to SCP_BL2U. |
Paul Beesley | ba3ed40 | 2019-03-13 16:20:44 +0000 | [diff] [blame] | 346 | |
| 347 | .. note:: |
| 348 | TF-A does not provide source code for this image. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 349 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 350 | If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 351 | also be defined: |
| 352 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 353 | - **#define : NS_BL1U_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 354 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 355 | Defines the base address in non-secure ROM where NS_BL1U executes. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 356 | Must be aligned on a page-size boundary. |
Paul Beesley | ba3ed40 | 2019-03-13 16:20:44 +0000 | [diff] [blame] | 357 | |
| 358 | .. note:: |
| 359 | TF-A does not provide source code for this image. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 360 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 361 | - **#define : NS_BL1U_IMAGE_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 362 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 363 | NS_BL1U image identifier, used by BL1 to fetch an image descriptor |
| 364 | corresponding to NS_BL1U. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 365 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 366 | If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 367 | be defined: |
| 368 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 369 | - **#define : NS_BL2U_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 370 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 371 | Defines the base address in non-secure memory where NS_BL2U executes. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 372 | Must be aligned on a page-size boundary. |
Paul Beesley | ba3ed40 | 2019-03-13 16:20:44 +0000 | [diff] [blame] | 373 | |
| 374 | .. note:: |
| 375 | TF-A does not provide source code for this image. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 376 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 377 | - **#define : NS_BL2U_IMAGE_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 378 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 379 | NS_BL2U image identifier, used by BL1 to fetch an image descriptor |
| 380 | corresponding to NS_BL2U. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 381 | |
| 382 | For the the Firmware update capability of TRUSTED BOARD BOOT, the following |
| 383 | macros may also be defined: |
| 384 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 385 | - **#define : PLAT_FWU_MAX_SIMULTANEOUS_IMAGES** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 386 | |
| 387 | Total number of images that can be loaded simultaneously. If the platform |
| 388 | doesn't specify any value, it defaults to 10. |
| 389 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 390 | If a SCP_BL2 image is supported by the platform, the following constants must |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 391 | also be defined: |
| 392 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 393 | - **#define : SCP_BL2_IMAGE_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 394 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 395 | SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 396 | from platform storage before being transferred to the SCP. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 397 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 398 | - **#define : SCP_FW_KEY_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 399 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 400 | SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 401 | certificate (mandatory when Trusted Board Boot is enabled). |
| 402 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 403 | - **#define : SCP_FW_CONTENT_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 404 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 405 | SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2 |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 406 | content certificate (mandatory when Trusted Board Boot is enabled). |
| 407 | |
| 408 | If a BL32 image is supported by the platform, the following constants must |
| 409 | also be defined: |
| 410 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 411 | - **#define : BL32_IMAGE_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 412 | |
| 413 | BL32 image identifier, used by BL2 to load BL32. |
| 414 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 415 | - **#define : TRUSTED_OS_FW_KEY_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 416 | |
| 417 | BL32 key certificate identifier, used by BL2 to load the BL32 key |
| 418 | certificate (mandatory when Trusted Board Boot is enabled). |
| 419 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 420 | - **#define : TRUSTED_OS_FW_CONTENT_CERT_ID** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 421 | |
| 422 | BL32 content certificate identifier, used by BL2 to load the BL32 content |
| 423 | certificate (mandatory when Trusted Board Boot is enabled). |
| 424 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 425 | - **#define : BL32_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 426 | |
| 427 | Defines the base address in secure memory where BL2 loads the BL32 binary |
| 428 | image. Must be aligned on a page-size boundary. |
| 429 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 430 | - **#define : BL32_LIMIT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 431 | |
| 432 | Defines the maximum address that the BL32 image can occupy. |
| 433 | |
| 434 | If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the |
| 435 | platform, the following constants must also be defined: |
| 436 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 437 | - **#define : TSP_SEC_MEM_BASE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 438 | |
| 439 | Defines the base address of the secure memory used by the TSP image on the |
| 440 | platform. This must be at the same address or below ``BL32_BASE``. |
| 441 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 442 | - **#define : TSP_SEC_MEM_SIZE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 443 | |
| 444 | Defines the size of the secure memory used by the BL32 image on the |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 445 | platform. ``TSP_SEC_MEM_BASE`` and ``TSP_SEC_MEM_SIZE`` must fully |
| 446 | accommodate the memory required by the BL32 image, defined by ``BL32_BASE`` |
| 447 | and ``BL32_LIMIT``. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 448 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 449 | - **#define : TSP_IRQ_SEC_PHY_TIMER** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 450 | |
| 451 | Defines the ID of the secure physical generic timer interrupt used by the |
| 452 | TSP's interrupt handling code. |
| 453 | |
| 454 | If the platform port uses the translation table library code, the following |
| 455 | constants must also be defined: |
| 456 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 457 | - **#define : PLAT_XLAT_TABLES_DYNAMIC** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 458 | |
| 459 | Optional flag that can be set per-image to enable the dynamic allocation of |
| 460 | regions even when the MMU is enabled. If not defined, only static |
| 461 | functionality will be available, if defined and set to 1 it will also |
| 462 | include the dynamic functionality. |
| 463 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 464 | - **#define : MAX_XLAT_TABLES** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 465 | |
| 466 | Defines the maximum number of translation tables that are allocated by the |
| 467 | translation table library code. To minimize the amount of runtime memory |
| 468 | used, choose the smallest value needed to map the required virtual addresses |
| 469 | for each BL stage. If ``PLAT_XLAT_TABLES_DYNAMIC`` flag is enabled for a BL |
| 470 | image, ``MAX_XLAT_TABLES`` must be defined to accommodate the dynamic regions |
| 471 | as well. |
| 472 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 473 | - **#define : MAX_MMAP_REGIONS** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 474 | |
| 475 | Defines the maximum number of regions that are allocated by the translation |
| 476 | table library code. A region consists of physical base address, virtual base |
| 477 | address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as |
| 478 | defined in the ``mmap_region_t`` structure. The platform defines the regions |
| 479 | that should be mapped. Then, the translation table library will create the |
| 480 | corresponding tables and descriptors at runtime. To minimize the amount of |
| 481 | runtime memory used, choose the smallest value needed to register the |
| 482 | required regions for each BL stage. If ``PLAT_XLAT_TABLES_DYNAMIC`` flag is |
| 483 | enabled for a BL image, ``MAX_MMAP_REGIONS`` must be defined to accommodate |
| 484 | the dynamic regions as well. |
| 485 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 486 | - **#define : PLAT_VIRT_ADDR_SPACE_SIZE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 487 | |
| 488 | Defines the total size of the virtual address space in bytes. For example, |
David Cunado | c150312 | 2018-02-16 21:12:58 +0000 | [diff] [blame] | 489 | for a 32 bit virtual address space, this value should be ``(1ULL << 32)``. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 490 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 491 | - **#define : PLAT_PHY_ADDR_SPACE_SIZE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 492 | |
| 493 | Defines the total size of the physical address space in bytes. For example, |
David Cunado | c150312 | 2018-02-16 21:12:58 +0000 | [diff] [blame] | 494 | for a 32 bit physical address space, this value should be ``(1ULL << 32)``. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 495 | |
| 496 | If the platform port uses the IO storage framework, the following constants |
| 497 | must also be defined: |
| 498 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 499 | - **#define : MAX_IO_DEVICES** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 500 | |
| 501 | Defines the maximum number of registered IO devices. Attempting to register |
| 502 | more devices than this value using ``io_register_device()`` will fail with |
| 503 | -ENOMEM. |
| 504 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 505 | - **#define : MAX_IO_HANDLES** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 506 | |
| 507 | Defines the maximum number of open IO handles. Attempting to open more IO |
| 508 | entities than this value using ``io_open()`` will fail with -ENOMEM. |
| 509 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 510 | - **#define : MAX_IO_BLOCK_DEVICES** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 511 | |
| 512 | Defines the maximum number of registered IO block devices. Attempting to |
| 513 | register more devices this value using ``io_dev_open()`` will fail |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 514 | with -ENOMEM. MAX_IO_BLOCK_DEVICES should be less than MAX_IO_DEVICES. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 515 | With this macro, multiple block devices could be supported at the same |
| 516 | time. |
| 517 | |
| 518 | If the platform needs to allocate data within the per-cpu data framework in |
| 519 | BL31, it should define the following macro. Currently this is only required if |
| 520 | the platform decides not to use the coherent memory section by undefining the |
| 521 | ``USE_COHERENT_MEM`` build flag. In this case, the framework allocates the |
| 522 | required memory within the the per-cpu data to minimize wastage. |
| 523 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 524 | - **#define : PLAT_PCPU_DATA_SIZE** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 525 | |
| 526 | Defines the memory (in bytes) to be reserved within the per-cpu data |
| 527 | structure for use by the platform layer. |
| 528 | |
| 529 | The following constants are optional. They should be defined when the platform |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 530 | memory layout implies some image overlaying like in Arm standard platforms. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 531 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 532 | - **#define : BL31_PROGBITS_LIMIT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 533 | |
| 534 | Defines the maximum address in secure RAM that the BL31's progbits sections |
| 535 | can occupy. |
| 536 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 537 | - **#define : TSP_PROGBITS_LIMIT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 538 | |
| 539 | Defines the maximum address that the TSP's progbits sections can occupy. |
| 540 | |
Wing Li | 2c556f3 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 541 | If the platform supports OS-initiated mode, i.e. the build option |
| 542 | ``PSCI_OS_INIT_MODE`` is enabled, and if the platform's maximum power domain |
| 543 | level for PSCI_CPU_SUSPEND differs from ``PLAT_MAX_PWR_LVL``, the following |
| 544 | constant must be defined. |
| 545 | |
| 546 | - **#define : PLAT_MAX_CPU_SUSPEND_PWR_LVL** |
| 547 | |
| 548 | Defines the maximum power domain level that PSCI_CPU_SUSPEND should apply to. |
| 549 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 550 | If the platform port uses the PL061 GPIO driver, the following constant may |
| 551 | optionally be defined: |
| 552 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 553 | - **PLAT_PL061_MAX_GPIOS** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 554 | Maximum number of GPIOs required by the platform. This allows control how |
| 555 | much memory is allocated for PL061 GPIO controllers. The default value is |
| 556 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 557 | #. $(eval $(call add_define,PLAT_PL061_MAX_GPIOS)) |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 558 | |
| 559 | If the platform port uses the partition driver, the following constant may |
| 560 | optionally be defined: |
| 561 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 562 | - **PLAT_PARTITION_MAX_ENTRIES** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 563 | Maximum number of partition entries required by the platform. This allows |
| 564 | control how much memory is allocated for partition entries. The default |
| 565 | value is 128. |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 566 | For example, define the build flag in ``platform.mk``: |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 567 | PLAT_PARTITION_MAX_ENTRIES := 12 |
| 568 | $(eval $(call add_define,PLAT_PARTITION_MAX_ENTRIES)) |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 569 | |
Haojian Zhuang | 42a746d | 2019-09-14 18:01:16 +0800 | [diff] [blame] | 570 | - **PLAT_PARTITION_BLOCK_SIZE** |
| 571 | The size of partition block. It could be either 512 bytes or 4096 bytes. |
| 572 | The default value is 512. |
Paul Beesley | f2ec714 | 2019-10-04 16:17:46 +0000 | [diff] [blame] | 573 | For example, define the build flag in ``platform.mk``: |
Haojian Zhuang | 42a746d | 2019-09-14 18:01:16 +0800 | [diff] [blame] | 574 | PLAT_PARTITION_BLOCK_SIZE := 4096 |
| 575 | $(eval $(call add_define,PLAT_PARTITION_BLOCK_SIZE)) |
| 576 | |
Rob Hughes | 7a354bd | 2023-02-20 12:03:52 +0000 | [diff] [blame] | 577 | If the platform port uses the Arm® Ethos™-N NPU driver, the following |
| 578 | configuration must be performed: |
| 579 | |
| 580 | - The NPU SiP service handler must be hooked up. This consists of both the |
| 581 | initial setup (``ethosn_smc_setup``) and the handler itself |
| 582 | (``ethosn_smc_handler``) |
| 583 | |
Rajasekaran Kalidoss | f8a18b8 | 2022-11-16 17:16:44 +0100 | [diff] [blame] | 584 | If the platform port uses the Arm® Ethos™-N NPU driver with TZMP1 support |
Rob Hughes | 7a354bd | 2023-02-20 12:03:52 +0000 | [diff] [blame] | 585 | enabled, the following constants and configuration must also be defined: |
Rajasekaran Kalidoss | f8a18b8 | 2022-11-16 17:16:44 +0100 | [diff] [blame] | 586 | |
| 587 | - **ARM_ETHOSN_NPU_PROT_FW_NSAID** |
| 588 | |
| 589 | Defines the Non-secure Access IDentity (NSAID) that the NPU shall use to |
| 590 | access the protected memory that contains the NPU's firmware. |
| 591 | |
Mikael Olsson | 80b61f5 | 2023-03-14 18:29:06 +0100 | [diff] [blame] | 592 | - **ARM_ETHOSN_NPU_PROT_DATA_RW_NSAID** |
| 593 | |
| 594 | Defines the Non-secure Access IDentity (NSAID) that the NPU shall use for |
| 595 | read/write access to the protected memory that contains inference data. |
| 596 | |
| 597 | - **ARM_ETHOSN_NPU_PROT_DATA_RO_NSAID** |
| 598 | |
| 599 | Defines the Non-secure Access IDentity (NSAID) that the NPU shall use for |
| 600 | read-only access to the protected memory that contains inference data. |
| 601 | |
| 602 | - **ARM_ETHOSN_NPU_NS_RW_DATA_NSAID** |
| 603 | |
| 604 | Defines the Non-secure Access IDentity (NSAID) that the NPU shall use for |
| 605 | read/write access to the non-protected memory. |
| 606 | |
| 607 | - **ARM_ETHOSN_NPU_NS_RO_DATA_NSAID** |
Rajasekaran Kalidoss | f8a18b8 | 2022-11-16 17:16:44 +0100 | [diff] [blame] | 608 | |
Mikael Olsson | 80b61f5 | 2023-03-14 18:29:06 +0100 | [diff] [blame] | 609 | Defines the Non-secure Access IDentity (NSAID) that the NPU shall use for |
| 610 | read-only access to the non-protected memory. |
Rajasekaran Kalidoss | f8a18b8 | 2022-11-16 17:16:44 +0100 | [diff] [blame] | 611 | |
Rob Hughes | 9a2177a | 2023-01-17 16:10:26 +0000 | [diff] [blame] | 612 | - **ARM_ETHOSN_NPU_FW_IMAGE_BASE** and **ARM_ETHOSN_NPU_FW_IMAGE_LIMIT** |
| 613 | |
Rob Hughes | 7a354bd | 2023-02-20 12:03:52 +0000 | [diff] [blame] | 614 | Defines the physical address range that the NPU's firmware will be loaded |
| 615 | into and executed from. |
| 616 | |
| 617 | - Configure the platforms TrustZone Controller (TZC) with appropriate regions |
| 618 | of protected memory. At minimum this must include a region for the NPU's |
| 619 | firmware code and a region for protected inference data, and these must be |
| 620 | accessible using the NSAIDs defined above. |
| 621 | |
| 622 | - Include the NPU firmware and certificates in the FIP. |
| 623 | |
| 624 | - Provide FCONF entries to configure the image source for the NPU firmware |
| 625 | and certificates. |
Rob Hughes | 9a2177a | 2023-01-17 16:10:26 +0000 | [diff] [blame] | 626 | |
| 627 | - Add MMU mappings such that: |
| 628 | |
| 629 | - BL2 can write the NPU firmware into the region defined by |
| 630 | ``ARM_ETHOSN_NPU_FW_IMAGE_BASE`` and ``ARM_ETHOSN_NPU_FW_IMAGE_LIMIT`` |
| 631 | - BL31 (SiP service) can read the NPU firmware from the same region |
| 632 | |
Rob Hughes | 7a354bd | 2023-02-20 12:03:52 +0000 | [diff] [blame] | 633 | - Add the firmware image ID ``ARM_ETHOSN_NPU_FW_IMAGE_ID`` to the list of images |
| 634 | loaded by BL2. |
Rob Hughes | 9a2177a | 2023-01-17 16:10:26 +0000 | [diff] [blame] | 635 | |
| 636 | Please see the reference implementation code for the Juno platform as an example. |
| 637 | |
| 638 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 639 | The following constant is optional. It should be defined to override the default |
| 640 | behaviour of the ``assert()`` function (for example, to save memory). |
| 641 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 642 | - **PLAT_LOG_LEVEL_ASSERT** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 643 | If ``PLAT_LOG_LEVEL_ASSERT`` is higher or equal than ``LOG_LEVEL_VERBOSE``, |
| 644 | ``assert()`` prints the name of the file, the line number and the asserted |
| 645 | expression. Else if it is higher than ``LOG_LEVEL_INFO``, it prints the file |
| 646 | name and the line number. Else if it is lower than ``LOG_LEVEL_INFO``, it |
| 647 | doesn't print anything to the console. If ``PLAT_LOG_LEVEL_ASSERT`` isn't |
| 648 | defined, it defaults to ``LOG_LEVEL``. |
| 649 | |
Lucian Paul-Trifu | b93037a | 2022-06-22 18:45:36 +0100 | [diff] [blame] | 650 | If the platform port uses the DRTM feature, the following constants must be |
| 651 | defined: |
| 652 | |
| 653 | - **#define : PLAT_DRTM_EVENT_LOG_MAX_SIZE** |
| 654 | |
| 655 | Maximum Event Log size used by the platform. Platform can decide the maximum |
| 656 | size of the Event Log buffer, depending upon the highest hash algorithm |
| 657 | chosen and the number of components selected to measure during the DRTM |
| 658 | execution flow. |
| 659 | |
| 660 | - **#define : PLAT_DRTM_MMAP_ENTRIES** |
| 661 | |
| 662 | Number of the MMAP entries used by the DRTM implementation to calculate the |
| 663 | size of address map region of the platform. |
| 664 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 665 | File : plat_macros.S [mandatory] |
| 666 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 667 | |
| 668 | Each platform must ensure a file of this name is in the system include path with |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 669 | the following macro defined. In the Arm development platforms, this file is |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 670 | found in ``plat/arm/board/<plat_name>/include/plat_macros.S``. |
| 671 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 672 | - **Macro : plat_crash_print_regs** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 673 | |
| 674 | This macro allows the crash reporting routine to print relevant platform |
| 675 | registers in case of an unhandled exception in BL31. This aids in debugging |
| 676 | and this macro can be defined to be empty in case register reporting is not |
| 677 | desired. |
| 678 | |
| 679 | For instance, GIC or interconnect registers may be helpful for |
| 680 | troubleshooting. |
| 681 | |
| 682 | Handling Reset |
| 683 | -------------- |
| 684 | |
| 685 | BL1 by default implements the reset vector where execution starts from a cold |
| 686 | or warm boot. BL31 can be optionally set as a reset vector using the |
| 687 | ``RESET_TO_BL31`` make variable. |
| 688 | |
| 689 | For each CPU, the reset vector code is responsible for the following tasks: |
| 690 | |
| 691 | #. Distinguishing between a cold boot and a warm boot. |
| 692 | |
| 693 | #. In the case of a cold boot and the CPU being a secondary CPU, ensuring that |
| 694 | the CPU is placed in a platform-specific state until the primary CPU |
| 695 | performs the necessary steps to remove it from this state. |
| 696 | |
| 697 | #. In the case of a warm boot, ensuring that the CPU jumps to a platform- |
| 698 | specific address in the BL31 image in the same processor mode as it was |
| 699 | when released from reset. |
| 700 | |
| 701 | The following functions need to be implemented by the platform port to enable |
| 702 | reset vector code to perform the above tasks. |
| 703 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 704 | Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0] |
| 705 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 706 | |
| 707 | :: |
| 708 | |
| 709 | Argument : void |
| 710 | Return : uintptr_t |
| 711 | |
| 712 | This function is called with the MMU and caches disabled |
| 713 | (``SCTLR_EL3.M`` = 0 and ``SCTLR_EL3.C`` = 0). The function is responsible for |
| 714 | distinguishing between a warm and cold reset for the current CPU using |
| 715 | platform-specific means. If it's a warm reset, then it returns the warm |
| 716 | reset entrypoint point provided to ``plat_setup_psci_ops()`` during |
| 717 | BL31 initialization. If it's a cold reset then this function must return zero. |
| 718 | |
| 719 | This function does not follow the Procedure Call Standard used by the |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 720 | Application Binary Interface for the Arm 64-bit architecture. The caller should |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 721 | not assume that callee saved registers are preserved across a call to this |
| 722 | function. |
| 723 | |
| 724 | This function fulfills requirement 1 and 3 listed above. |
| 725 | |
| 726 | Note that for platforms that support programming the reset address, it is |
| 727 | expected that a CPU will start executing code directly at the right address, |
| 728 | both on a cold and warm reset. In this case, there is no need to identify the |
| 729 | type of reset nor to query the warm reset entrypoint. Therefore, implementing |
| 730 | this function is not required on such platforms. |
| 731 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 732 | Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0] |
| 733 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 734 | |
| 735 | :: |
| 736 | |
| 737 | Argument : void |
| 738 | |
| 739 | This function is called with the MMU and data caches disabled. It is responsible |
| 740 | for placing the executing secondary CPU in a platform-specific state until the |
| 741 | primary CPU performs the necessary actions to bring it out of that state and |
| 742 | allow entry into the OS. This function must not return. |
| 743 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 744 | In the Arm FVP port, when using the normal boot flow, each secondary CPU powers |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 745 | itself off. The primary CPU is responsible for powering up the secondary CPUs |
| 746 | when normal world software requires them. When booting an EL3 payload instead, |
| 747 | they stay powered on and are put in a holding pen until their mailbox gets |
| 748 | populated. |
| 749 | |
| 750 | This function fulfills requirement 2 above. |
| 751 | |
| 752 | Note that for platforms that can't release secondary CPUs out of reset, only the |
| 753 | primary CPU will execute the cold boot code. Therefore, implementing this |
| 754 | function is not required on such platforms. |
| 755 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 756 | Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0] |
| 757 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 758 | |
| 759 | :: |
| 760 | |
| 761 | Argument : void |
| 762 | Return : unsigned int |
| 763 | |
| 764 | This function identifies whether the current CPU is the primary CPU or a |
| 765 | secondary CPU. A return value of zero indicates that the CPU is not the |
| 766 | primary CPU, while a non-zero return value indicates that the CPU is the |
| 767 | primary CPU. |
| 768 | |
| 769 | Note that for platforms that can't release secondary CPUs out of reset, only the |
| 770 | primary CPU will execute the cold boot code. Therefore, there is no need to |
| 771 | distinguish between primary and secondary CPUs and implementing this function is |
| 772 | not required. |
| 773 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 774 | Function : platform_mem_init() [mandatory] |
| 775 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 776 | |
| 777 | :: |
| 778 | |
| 779 | Argument : void |
| 780 | Return : void |
| 781 | |
| 782 | This function is called before any access to data is made by the firmware, in |
| 783 | order to carry out any essential memory initialization. |
| 784 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 785 | Function: plat_get_rotpk_info() |
| 786 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 787 | |
| 788 | :: |
| 789 | |
| 790 | Argument : void *, void **, unsigned int *, unsigned int * |
| 791 | Return : int |
| 792 | |
| 793 | This function is mandatory when Trusted Board Boot is enabled. It returns a |
| 794 | pointer to the ROTPK stored in the platform (or a hash of it) and its length. |
| 795 | The ROTPK must be encoded in DER format according to the following ASN.1 |
| 796 | structure: |
| 797 | |
| 798 | :: |
| 799 | |
| 800 | AlgorithmIdentifier ::= SEQUENCE { |
| 801 | algorithm OBJECT IDENTIFIER, |
| 802 | parameters ANY DEFINED BY algorithm OPTIONAL |
| 803 | } |
| 804 | |
| 805 | SubjectPublicKeyInfo ::= SEQUENCE { |
| 806 | algorithm AlgorithmIdentifier, |
| 807 | subjectPublicKey BIT STRING |
| 808 | } |
| 809 | |
| 810 | In case the function returns a hash of the key: |
| 811 | |
| 812 | :: |
| 813 | |
| 814 | DigestInfo ::= SEQUENCE { |
| 815 | digestAlgorithm AlgorithmIdentifier, |
| 816 | digest OCTET STRING |
| 817 | } |
| 818 | |
| 819 | The function returns 0 on success. Any other value is treated as error by the |
| 820 | Trusted Board Boot. The function also reports extra information related |
| 821 | to the ROTPK in the flags parameter: |
| 822 | |
| 823 | :: |
| 824 | |
| 825 | ROTPK_IS_HASH : Indicates that the ROTPK returned by the platform is a |
| 826 | hash. |
| 827 | ROTPK_NOT_DEPLOYED : This allows the platform to skip certificate ROTPK |
| 828 | verification while the platform ROTPK is not deployed. |
| 829 | When this flag is set, the function does not need to |
| 830 | return a platform ROTPK, and the authentication |
| 831 | framework uses the ROTPK in the certificate without |
| 832 | verifying it against the platform value. This flag |
| 833 | must not be used in a deployed production environment. |
| 834 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 835 | Function: plat_get_nv_ctr() |
| 836 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 837 | |
| 838 | :: |
| 839 | |
| 840 | Argument : void *, unsigned int * |
| 841 | Return : int |
| 842 | |
| 843 | This function is mandatory when Trusted Board Boot is enabled. It returns the |
| 844 | non-volatile counter value stored in the platform in the second argument. The |
| 845 | cookie in the first argument may be used to select the counter in case the |
| 846 | platform provides more than one (for example, on platforms that use the default |
| 847 | TBBR CoT, the cookie will correspond to the OID values defined in |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 848 | TRUSTED_FW_NVCOUNTER_OID or NON_TRUSTED_FW_NVCOUNTER_OID). |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 849 | |
| 850 | The function returns 0 on success. Any other value means the counter value could |
| 851 | not be retrieved from the platform. |
| 852 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 853 | Function: plat_set_nv_ctr() |
| 854 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 855 | |
| 856 | :: |
| 857 | |
| 858 | Argument : void *, unsigned int |
| 859 | Return : int |
| 860 | |
| 861 | This function is mandatory when Trusted Board Boot is enabled. It sets a new |
| 862 | counter value in the platform. The cookie in the first argument may be used to |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 863 | select the counter (as explained in plat_get_nv_ctr()). The second argument is |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 864 | the updated counter value to be written to the NV counter. |
| 865 | |
| 866 | The function returns 0 on success. Any other value means the counter value could |
| 867 | not be updated. |
| 868 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 869 | Function: plat_set_nv_ctr2() |
| 870 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 871 | |
| 872 | :: |
| 873 | |
| 874 | Argument : void *, const auth_img_desc_t *, unsigned int |
| 875 | Return : int |
| 876 | |
| 877 | This function is optional when Trusted Board Boot is enabled. If this |
| 878 | interface is defined, then ``plat_set_nv_ctr()`` need not be defined. The |
| 879 | first argument passed is a cookie and is typically used to |
| 880 | differentiate between a Non Trusted NV Counter and a Trusted NV |
| 881 | Counter. The second argument is a pointer to an authentication image |
| 882 | descriptor and may be used to decide if the counter is allowed to be |
| 883 | updated or not. The third argument is the updated counter value to |
| 884 | be written to the NV counter. |
| 885 | |
| 886 | The function returns 0 on success. Any other value means the counter value |
| 887 | either could not be updated or the authentication image descriptor indicates |
| 888 | that it is not allowed to be updated. |
| 889 | |
Nicolas Toromanoff | 7f95ac8 | 2020-11-09 12:14:52 +0100 | [diff] [blame] | 890 | Function: plat_convert_pk() |
| 891 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 892 | |
| 893 | :: |
| 894 | |
| 895 | Argument : void *, unsigned int, void **, unsigned int * |
| 896 | Return : int |
| 897 | |
| 898 | This function is optional when Trusted Board Boot is enabled, and only |
| 899 | used if the platform saves a hash of the ROTPK. |
| 900 | First argument is the Distinguished Encoding Rules (DER) ROTPK. |
| 901 | Second argument is its size. |
| 902 | Third argument is used to return a pointer to a buffer, which hash should |
| 903 | be the one saved in OTP. |
| 904 | Fourth argument is a pointer to return its size. |
| 905 | |
| 906 | Most platforms save the hash of the ROTPK, but some may save slightly different |
| 907 | information - e.g the hash of the ROTPK plus some related information. |
| 908 | Defining this function allows to transform the ROTPK used to verify |
| 909 | the signature to the buffer (a platform specific public key) which |
| 910 | hash is saved in OTP. |
| 911 | |
| 912 | The default implementation copies the input key and length to the output without |
| 913 | modification. |
| 914 | |
| 915 | The function returns 0 on success. Any other value means the expected |
| 916 | public key buffer cannot be extracted. |
| 917 | |
Lucian Paul-Trifu | b93037a | 2022-06-22 18:45:36 +0100 | [diff] [blame] | 918 | Dynamic Root of Trust for Measurement support (in BL31) |
| 919 | ------------------------------------------------------- |
| 920 | |
| 921 | The functions mentioned in this section are mandatory, when platform enables |
| 922 | DRTM_SUPPORT build flag. |
| 923 | |
| 924 | Function : plat_get_addr_mmap() |
| 925 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 926 | |
| 927 | :: |
| 928 | |
| 929 | Argument : void |
| 930 | Return : const mmap_region_t * |
| 931 | |
| 932 | This function is used to return the address of the platform *address-map* table, |
| 933 | which describes the regions of normal memory, memory mapped I/O |
| 934 | and non-volatile memory. |
| 935 | |
| 936 | Function : plat_has_non_host_platforms() |
| 937 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 938 | |
| 939 | :: |
| 940 | |
| 941 | Argument : void |
| 942 | Return : bool |
| 943 | |
| 944 | This function returns *true* if the platform has any trusted devices capable of |
| 945 | DMA, otherwise returns *false*. |
| 946 | |
| 947 | Function : plat_has_unmanaged_dma_peripherals() |
| 948 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 949 | |
| 950 | :: |
| 951 | |
| 952 | Argument : void |
| 953 | Return : bool |
| 954 | |
| 955 | This function returns *true* if platform uses peripherals whose DMA is not |
| 956 | managed by an SMMU, otherwise returns *false*. |
| 957 | |
| 958 | Note - |
| 959 | If the platform has peripherals that are not managed by the SMMU, then the |
| 960 | platform should investigate such peripherals to determine whether they can |
| 961 | be trusted, and such peripherals should be moved under "Non-host platforms" |
| 962 | if they can be trusted. |
| 963 | |
| 964 | Function : plat_get_total_num_smmus() |
| 965 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 966 | |
| 967 | :: |
| 968 | |
| 969 | Argument : void |
| 970 | Return : unsigned int |
| 971 | |
| 972 | This function returns the total number of SMMUs in the platform. |
| 973 | |
| 974 | Function : plat_enumerate_smmus() |
| 975 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 976 | :: |
| 977 | |
| 978 | |
| 979 | Argument : void |
| 980 | Return : const uintptr_t *, size_t |
| 981 | |
| 982 | This function returns an array of SMMU addresses and the actual number of SMMUs |
| 983 | reported by the platform. |
| 984 | |
| 985 | Function : plat_drtm_get_dma_prot_features() |
| 986 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 987 | |
| 988 | :: |
| 989 | |
| 990 | Argument : void |
| 991 | Return : const plat_drtm_dma_prot_features_t* |
| 992 | |
| 993 | This function returns the address of plat_drtm_dma_prot_features_t structure |
| 994 | containing the maximum number of protected regions and bitmap with the types |
| 995 | of DMA protection supported by the platform. |
| 996 | For more details see section 3.3 Table 6 of `DRTM`_ specification. |
| 997 | |
| 998 | Function : plat_drtm_dma_prot_get_max_table_bytes() |
| 999 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1000 | |
| 1001 | :: |
| 1002 | |
| 1003 | Argument : void |
| 1004 | Return : uint64_t |
| 1005 | |
| 1006 | This function returns the maximum size of DMA protected regions table in |
| 1007 | bytes. |
| 1008 | |
| 1009 | Function : plat_drtm_get_tpm_features() |
| 1010 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1011 | |
| 1012 | :: |
| 1013 | |
| 1014 | Argument : void |
| 1015 | Return : const plat_drtm_tpm_features_t* |
| 1016 | |
| 1017 | This function returns the address of *plat_drtm_tpm_features_t* structure |
| 1018 | containing PCR usage schema, TPM-based hash, and firmware hash algorithm |
| 1019 | supported by the platform. |
| 1020 | |
| 1021 | Function : plat_drtm_get_min_size_normal_world_dce() |
| 1022 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1023 | |
| 1024 | :: |
| 1025 | |
| 1026 | Argument : void |
| 1027 | Return : uint64_t |
| 1028 | |
| 1029 | This function returns the size normal-world DCE of the platform. |
| 1030 | |
| 1031 | Function : plat_drtm_get_imp_def_dlme_region_size() |
| 1032 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1033 | |
| 1034 | :: |
| 1035 | |
| 1036 | Argument : void |
| 1037 | Return : uint64_t |
| 1038 | |
| 1039 | This function returns the size of implementation defined DLME region |
| 1040 | of the platform. |
| 1041 | |
| 1042 | Function : plat_drtm_get_tcb_hash_table_size() |
| 1043 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1044 | |
| 1045 | :: |
| 1046 | |
| 1047 | Argument : void |
| 1048 | Return : uint64_t |
| 1049 | |
| 1050 | This function returns the size of TCB hash table of the platform. |
| 1051 | |
| 1052 | Function : plat_drtm_get_tcb_hash_features() |
| 1053 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1054 | |
| 1055 | :: |
| 1056 | |
| 1057 | Argument : void |
| 1058 | Return : uint64_t |
| 1059 | |
| 1060 | This function returns the Maximum number of TCB hashes recorded by the |
| 1061 | platform. |
| 1062 | For more details see section 3.3 Table 6 of `DRTM`_ specification. |
| 1063 | |
| 1064 | Function : plat_drtm_validate_ns_region() |
| 1065 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1066 | |
| 1067 | :: |
| 1068 | |
| 1069 | Argument : uintptr_t, uintptr_t |
| 1070 | Return : int |
| 1071 | |
| 1072 | This function validates that given region is within the Non-Secure region |
| 1073 | of DRAM. This function takes a region start address and size an input |
| 1074 | arguments, and returns 0 on success and -1 on failure. |
| 1075 | |
| 1076 | Function : plat_set_drtm_error() |
| 1077 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1078 | |
| 1079 | :: |
| 1080 | |
| 1081 | Argument : uint64_t |
| 1082 | Return : int |
| 1083 | |
| 1084 | This function writes a 64 bit error code received as input into |
| 1085 | non-volatile storage and returns 0 on success and -1 on failure. |
| 1086 | |
| 1087 | Function : plat_get_drtm_error() |
| 1088 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1089 | |
| 1090 | :: |
| 1091 | |
| 1092 | Argument : uint64_t* |
| 1093 | Return : int |
| 1094 | |
| 1095 | This function reads a 64 bit error code from the non-volatile storage |
| 1096 | into the received address, and returns 0 on success and -1 on failure. |
| 1097 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1098 | Common mandatory function modifications |
| 1099 | --------------------------------------- |
| 1100 | |
| 1101 | The following functions are mandatory functions which need to be implemented |
| 1102 | by the platform port. |
| 1103 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1104 | Function : plat_my_core_pos() |
| 1105 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1106 | |
| 1107 | :: |
| 1108 | |
| 1109 | Argument : void |
| 1110 | Return : unsigned int |
| 1111 | |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 1112 | This function returns the index of the calling CPU which is used as a |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1113 | CPU-specific linear index into blocks of memory (for example while allocating |
| 1114 | per-CPU stacks). This function will be invoked very early in the |
| 1115 | initialization sequence which mandates that this function should be |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 1116 | implemented in assembly and should not rely on the availability of a C |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1117 | runtime environment. This function can clobber x0 - x8 and must preserve |
| 1118 | x9 - x29. |
| 1119 | |
| 1120 | This function plays a crucial role in the power domain topology framework in |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 1121 | PSCI and details of this can be found in |
| 1122 | :ref:`PSCI Power Domain Tree Structure`. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1123 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1124 | Function : plat_core_pos_by_mpidr() |
| 1125 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1126 | |
| 1127 | :: |
| 1128 | |
| 1129 | Argument : u_register_t |
| 1130 | Return : int |
| 1131 | |
| 1132 | This function validates the ``MPIDR`` of a CPU and converts it to an index, |
| 1133 | which can be used as a CPU-specific linear index into blocks of memory. In |
| 1134 | case the ``MPIDR`` is invalid, this function returns -1. This function will only |
| 1135 | be invoked by BL31 after the power domain topology is initialized and can |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1136 | utilize the C runtime environment. For further details about how TF-A |
| 1137 | represents the power domain topology and how this relates to the linear CPU |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 1138 | index, please refer :ref:`PSCI Power Domain Tree Structure`. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1139 | |
Ambroise Vincent | d207f56 | 2019-04-10 12:50:27 +0100 | [diff] [blame] | 1140 | Function : plat_get_mbedtls_heap() [when TRUSTED_BOARD_BOOT == 1] |
| 1141 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1142 | |
| 1143 | :: |
| 1144 | |
| 1145 | Arguments : void **heap_addr, size_t *heap_size |
| 1146 | Return : int |
| 1147 | |
| 1148 | This function is invoked during Mbed TLS library initialisation to get a heap, |
| 1149 | by means of a starting address and a size. This heap will then be used |
| 1150 | internally by the Mbed TLS library. Hence, each BL stage that utilises Mbed TLS |
| 1151 | must be able to provide a heap to it. |
| 1152 | |
| 1153 | A helper function can be found in `drivers/auth/mbedtls/mbedtls_common.c` in |
| 1154 | which a heap is statically reserved during compile time inside every image |
| 1155 | (i.e. every BL stage) that utilises Mbed TLS. In this default implementation, |
| 1156 | the function simply returns the address and size of this "pre-allocated" heap. |
| 1157 | For a platform to use this default implementation, only a call to the helper |
| 1158 | from inside plat_get_mbedtls_heap() body is enough and nothing else is needed. |
| 1159 | |
| 1160 | However, by writting their own implementation, platforms have the potential to |
| 1161 | optimise memory usage. For example, on some Arm platforms, the Mbed TLS heap is |
| 1162 | shared between BL1 and BL2 stages and, thus, the necessary space is not reserved |
| 1163 | twice. |
| 1164 | |
| 1165 | On success the function should return 0 and a negative error code otherwise. |
| 1166 | |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 1167 | Function : plat_get_enc_key_info() [when FW_ENC_STATUS == 0 or 1] |
| 1168 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1169 | |
| 1170 | :: |
| 1171 | |
| 1172 | Arguments : enum fw_enc_status_t fw_enc_status, uint8_t *key, |
| 1173 | size_t *key_len, unsigned int *flags, const uint8_t *img_id, |
| 1174 | size_t img_id_len |
| 1175 | Return : int |
| 1176 | |
| 1177 | This function provides a symmetric key (either SSK or BSSK depending on |
| 1178 | fw_enc_status) which is invoked during runtime decryption of encrypted |
| 1179 | firmware images. `plat/common/plat_bl_common.c` provides a dummy weak |
| 1180 | implementation for testing purposes which must be overridden by the platform |
| 1181 | trying to implement a real world firmware encryption use-case. |
| 1182 | |
| 1183 | It also allows the platform to pass symmetric key identifier rather than |
| 1184 | actual symmetric key which is useful in cases where the crypto backend provides |
| 1185 | secure storage for the symmetric key. So in this case ``ENC_KEY_IS_IDENTIFIER`` |
| 1186 | flag must be set in ``flags``. |
| 1187 | |
| 1188 | In addition to above a platform may also choose to provide an image specific |
| 1189 | symmetric key/identifier using img_id. |
| 1190 | |
| 1191 | On success the function should return 0 and a negative error code otherwise. |
| 1192 | |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 1193 | Note that this API depends on ``DECRYPTION_SUPPORT`` build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 1194 | |
Manish V Badarkhe | da87af1 | 2021-06-20 21:14:46 +0100 | [diff] [blame] | 1195 | Function : plat_fwu_set_images_source() [when PSA_FWU_SUPPORT == 1] |
| 1196 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1197 | |
| 1198 | :: |
| 1199 | |
Sughosh Ganu | f40154f | 2021-11-17 17:08:10 +0530 | [diff] [blame] | 1200 | Argument : const struct fwu_metadata *metadata |
Manish V Badarkhe | da87af1 | 2021-06-20 21:14:46 +0100 | [diff] [blame] | 1201 | Return : void |
| 1202 | |
| 1203 | This function is mandatory when PSA_FWU_SUPPORT is enabled. |
| 1204 | It provides a means to retrieve image specification (offset in |
| 1205 | non-volatile storage and length) of active/updated images using the passed |
| 1206 | FWU metadata, and update I/O policies of active/updated images using retrieved |
| 1207 | image specification information. |
| 1208 | Further I/O layer operations such as I/O open, I/O read, etc. on these |
| 1209 | images rely on this function call. |
| 1210 | |
| 1211 | In Arm platforms, this function is used to set an I/O policy of the FIP image, |
| 1212 | container of all active/updated secure and non-secure images. |
| 1213 | |
| 1214 | Function : plat_fwu_set_metadata_image_source() [when PSA_FWU_SUPPORT == 1] |
| 1215 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1216 | |
| 1217 | :: |
| 1218 | |
| 1219 | Argument : unsigned int image_id, uintptr_t *dev_handle, |
| 1220 | uintptr_t *image_spec |
| 1221 | Return : int |
| 1222 | |
| 1223 | This function is mandatory when PSA_FWU_SUPPORT is enabled. It is |
| 1224 | responsible for setting up the platform I/O policy of the requested metadata |
| 1225 | image (either FWU_METADATA_IMAGE_ID or BKUP_FWU_METADATA_IMAGE_ID) that will |
| 1226 | be used to load this image from the platform's non-volatile storage. |
| 1227 | |
| 1228 | FWU metadata can not be always stored as a raw image in non-volatile storage |
| 1229 | to define its image specification (offset in non-volatile storage and length) |
| 1230 | statically in I/O policy. |
| 1231 | For example, the FWU metadata image is stored as a partition inside the GUID |
| 1232 | partition table image. Its specification is defined in the partition table |
| 1233 | that needs to be parsed dynamically. |
| 1234 | This function provides a means to retrieve such dynamic information to set |
| 1235 | the I/O policy of the FWU metadata image. |
| 1236 | Further I/O layer operations such as I/O open, I/O read, etc. on FWU metadata |
| 1237 | image relies on this function call. |
| 1238 | |
| 1239 | It returns '0' on success, otherwise a negative error value on error. |
| 1240 | Alongside, returns device handle and image specification from the I/O policy |
| 1241 | of the requested FWU metadata image. |
| 1242 | |
Sughosh Ganu | 4e336a6 | 2021-12-01 15:53:32 +0530 | [diff] [blame] | 1243 | Function : plat_fwu_get_boot_idx() [when PSA_FWU_SUPPORT == 1] |
| 1244 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1245 | |
| 1246 | :: |
| 1247 | |
| 1248 | Argument : void |
| 1249 | Return : uint32_t |
| 1250 | |
| 1251 | This function is mandatory when PSA_FWU_SUPPORT is enabled. It provides the |
| 1252 | means to retrieve the boot index value from the platform. The boot index is the |
| 1253 | bank from which the platform has booted the firmware images. |
| 1254 | |
| 1255 | By default, the platform will read the metadata structure and try to boot from |
| 1256 | the active bank. If the platform fails to boot from the active bank due to |
| 1257 | reasons like an Authentication failure, or on crossing a set number of watchdog |
| 1258 | resets while booting from the active bank, the platform can then switch to boot |
| 1259 | from a different bank. This function then returns the bank that the platform |
| 1260 | should boot its images from. |
| 1261 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1262 | Common optional modifications |
| 1263 | ----------------------------- |
| 1264 | |
| 1265 | The following are helper functions implemented by the firmware that perform |
| 1266 | common platform-specific tasks. A platform may choose to override these |
| 1267 | definitions. |
| 1268 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1269 | Function : plat_set_my_stack() |
| 1270 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1271 | |
| 1272 | :: |
| 1273 | |
| 1274 | Argument : void |
| 1275 | Return : void |
| 1276 | |
| 1277 | This function sets the current stack pointer to the normal memory stack that |
| 1278 | has been allocated for the current CPU. For BL images that only require a |
| 1279 | stack for the primary CPU, the UP version of the function is used. The size |
| 1280 | of the stack allocated to each CPU is specified by the platform defined |
| 1281 | constant ``PLATFORM_STACK_SIZE``. |
| 1282 | |
| 1283 | Common implementations of this function for the UP and MP BL images are |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 1284 | provided in ``plat/common/aarch64/platform_up_stack.S`` and |
| 1285 | ``plat/common/aarch64/platform_mp_stack.S`` |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1286 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1287 | Function : plat_get_my_stack() |
| 1288 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1289 | |
| 1290 | :: |
| 1291 | |
| 1292 | Argument : void |
| 1293 | Return : uintptr_t |
| 1294 | |
| 1295 | This function returns the base address of the normal memory stack that |
| 1296 | has been allocated for the current CPU. For BL images that only require a |
| 1297 | stack for the primary CPU, the UP version of the function is used. The size |
| 1298 | of the stack allocated to each CPU is specified by the platform defined |
| 1299 | constant ``PLATFORM_STACK_SIZE``. |
| 1300 | |
| 1301 | Common implementations of this function for the UP and MP BL images are |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 1302 | provided in ``plat/common/aarch64/platform_up_stack.S`` and |
| 1303 | ``plat/common/aarch64/platform_mp_stack.S`` |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1304 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1305 | Function : plat_report_exception() |
| 1306 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1307 | |
| 1308 | :: |
| 1309 | |
| 1310 | Argument : unsigned int |
| 1311 | Return : void |
| 1312 | |
| 1313 | A platform may need to report various information about its status when an |
| 1314 | exception is taken, for example the current exception level, the CPU security |
| 1315 | state (secure/non-secure), the exception type, and so on. This function is |
| 1316 | called in the following circumstances: |
| 1317 | |
| 1318 | - In BL1, whenever an exception is taken. |
| 1319 | - In BL2, whenever an exception is taken. |
| 1320 | |
| 1321 | The default implementation doesn't do anything, to avoid making assumptions |
| 1322 | about the way the platform displays its status information. |
| 1323 | |
| 1324 | For AArch64, this function receives the exception type as its argument. |
| 1325 | Possible values for exceptions types are listed in the |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 1326 | ``include/common/bl_common.h`` header file. Note that these constants are not |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1327 | related to any architectural exception code; they are just a TF-A convention. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1328 | |
| 1329 | For AArch32, this function receives the exception mode as its argument. |
| 1330 | Possible values for exception modes are listed in the |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 1331 | ``include/lib/aarch32/arch.h`` header file. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1332 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1333 | Function : plat_reset_handler() |
| 1334 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1335 | |
| 1336 | :: |
| 1337 | |
| 1338 | Argument : void |
| 1339 | Return : void |
| 1340 | |
| 1341 | A platform may need to do additional initialization after reset. This function |
Paul Beesley | f2ec714 | 2019-10-04 16:17:46 +0000 | [diff] [blame] | 1342 | allows the platform to do the platform specific initializations. Platform |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 1343 | specific errata workarounds could also be implemented here. The API should |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1344 | preserve the values of callee saved registers x19 to x29. |
| 1345 | |
| 1346 | The default implementation doesn't do anything. If a platform needs to override |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 1347 | the default implementation, refer to the :ref:`Firmware Design` for general |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1348 | guidelines. |
| 1349 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1350 | Function : plat_disable_acp() |
| 1351 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1352 | |
| 1353 | :: |
| 1354 | |
| 1355 | Argument : void |
| 1356 | Return : void |
| 1357 | |
John Tsichritzis | 6dda976 | 2018-07-23 09:18:04 +0100 | [diff] [blame] | 1358 | This API allows a platform to disable the Accelerator Coherency Port (if |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1359 | present) during a cluster power down sequence. The default weak implementation |
John Tsichritzis | 6dda976 | 2018-07-23 09:18:04 +0100 | [diff] [blame] | 1360 | doesn't do anything. Since this API is called during the power down sequence, |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1361 | it has restrictions for stack usage and it can use the registers x0 - x17 as |
| 1362 | scratch registers. It should preserve the value in x18 register as it is used |
| 1363 | by the caller to store the return address. |
| 1364 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1365 | Function : plat_error_handler() |
| 1366 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1367 | |
| 1368 | :: |
| 1369 | |
| 1370 | Argument : int |
| 1371 | Return : void |
| 1372 | |
| 1373 | This API is called when the generic code encounters an error situation from |
| 1374 | which it cannot continue. It allows the platform to perform error reporting or |
| 1375 | recovery actions (for example, reset the system). This function must not return. |
| 1376 | |
| 1377 | The parameter indicates the type of error using standard codes from ``errno.h``. |
| 1378 | Possible errors reported by the generic code are: |
| 1379 | |
| 1380 | - ``-EAUTH``: a certificate or image could not be authenticated (when Trusted |
| 1381 | Board Boot is enabled) |
| 1382 | - ``-ENOENT``: the requested image or certificate could not be found or an IO |
| 1383 | error was detected |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1384 | - ``-ENOMEM``: resources exhausted. TF-A does not use dynamic memory, so this |
| 1385 | error is usually an indication of an incorrect array size |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1386 | |
| 1387 | The default implementation simply spins. |
| 1388 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1389 | Function : plat_panic_handler() |
| 1390 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1391 | |
| 1392 | :: |
| 1393 | |
| 1394 | Argument : void |
| 1395 | Return : void |
| 1396 | |
| 1397 | This API is called when the generic code encounters an unexpected error |
| 1398 | situation from which it cannot recover. This function must not return, |
| 1399 | and must be implemented in assembly because it may be called before the C |
| 1400 | environment is initialized. |
| 1401 | |
Paul Beesley | ba3ed40 | 2019-03-13 16:20:44 +0000 | [diff] [blame] | 1402 | .. note:: |
| 1403 | The address from where it was called is stored in x30 (Link Register). |
| 1404 | The default implementation simply spins. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1405 | |
Lucian Paul-Trifu | b93037a | 2022-06-22 18:45:36 +0100 | [diff] [blame] | 1406 | Function : plat_system_reset() |
| 1407 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1408 | |
| 1409 | :: |
| 1410 | |
| 1411 | Argument : void |
| 1412 | Return : void |
| 1413 | |
| 1414 | This function is used by the platform to resets the system. It can be used |
| 1415 | in any specific use-case where system needs to be resetted. For example, |
| 1416 | in case of DRTM implementation this function reset the system after |
| 1417 | writing the DRTM error code in the non-volatile storage. This function |
| 1418 | never returns. Failure in reset results in panic. |
| 1419 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1420 | Function : plat_get_bl_image_load_info() |
| 1421 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1422 | |
| 1423 | :: |
| 1424 | |
| 1425 | Argument : void |
| 1426 | Return : bl_load_info_t * |
| 1427 | |
| 1428 | This function returns pointer to the list of images that the platform has |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1429 | populated to load. This function is invoked in BL2 to load the |
| 1430 | BL3xx images. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1431 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1432 | Function : plat_get_next_bl_params() |
| 1433 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1434 | |
| 1435 | :: |
| 1436 | |
| 1437 | Argument : void |
| 1438 | Return : bl_params_t * |
| 1439 | |
| 1440 | This function returns a pointer to the shared memory that the platform has |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1441 | kept aside to pass TF-A related information that next BL image needs. This |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1442 | function is invoked in BL2 to pass this information to the next BL |
| 1443 | image. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1444 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1445 | Function : plat_get_stack_protector_canary() |
| 1446 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1447 | |
| 1448 | :: |
| 1449 | |
| 1450 | Argument : void |
| 1451 | Return : u_register_t |
| 1452 | |
| 1453 | This function returns a random value that is used to initialize the canary used |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1454 | when the stack protector is enabled with ENABLE_STACK_PROTECTOR. A predictable |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1455 | value will weaken the protection as the attacker could easily write the right |
| 1456 | value as part of the attack most of the time. Therefore, it should return a |
| 1457 | true random number. |
| 1458 | |
Paul Beesley | ba3ed40 | 2019-03-13 16:20:44 +0000 | [diff] [blame] | 1459 | .. warning:: |
| 1460 | For the protection to be effective, the global data need to be placed at |
| 1461 | a lower address than the stack bases. Failure to do so would allow an |
| 1462 | attacker to overwrite the canary as part of the stack buffer overflow attack. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1463 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1464 | Function : plat_flush_next_bl_params() |
| 1465 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1466 | |
| 1467 | :: |
| 1468 | |
| 1469 | Argument : void |
| 1470 | Return : void |
| 1471 | |
| 1472 | This function flushes to main memory all the image params that are passed to |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1473 | next image. This function is invoked in BL2 to flush this information |
| 1474 | to the next BL image. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1475 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1476 | Function : plat_log_get_prefix() |
| 1477 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Soby Mathew | aaf15f5 | 2017-09-04 11:49:29 +0100 | [diff] [blame] | 1478 | |
| 1479 | :: |
| 1480 | |
| 1481 | Argument : unsigned int |
| 1482 | Return : const char * |
| 1483 | |
| 1484 | This function defines the prefix string corresponding to the `log_level` to be |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1485 | prepended to all the log output from TF-A. The `log_level` (argument) will |
| 1486 | correspond to one of the standard log levels defined in debug.h. The platform |
| 1487 | can override the common implementation to define a different prefix string for |
John Tsichritzis | 30f8964 | 2018-06-07 16:31:34 +0100 | [diff] [blame] | 1488 | the log output. The implementation should be robust to future changes that |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1489 | increase the number of log levels. |
Soby Mathew | aaf15f5 | 2017-09-04 11:49:29 +0100 | [diff] [blame] | 1490 | |
Manish V Badarkhe | f809c6e | 2020-02-22 08:43:00 +0000 | [diff] [blame] | 1491 | Function : plat_get_soc_version() |
Manish V Badarkhe | 904f93a | 2020-03-26 14:20:27 +0000 | [diff] [blame] | 1492 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Manish V Badarkhe | f809c6e | 2020-02-22 08:43:00 +0000 | [diff] [blame] | 1493 | |
| 1494 | :: |
| 1495 | |
| 1496 | Argument : void |
| 1497 | Return : int32_t |
| 1498 | |
| 1499 | This function returns soc version which mainly consist of below fields |
| 1500 | |
| 1501 | :: |
| 1502 | |
| 1503 | soc_version[30:24] = JEP-106 continuation code for the SiP |
| 1504 | soc_version[23:16] = JEP-106 identification code with parity bit for the SiP |
Manish V Badarkhe | 80f13ee | 2020-07-23 20:23:01 +0100 | [diff] [blame] | 1505 | soc_version[15:0] = Implementation defined SoC ID |
Manish V Badarkhe | f809c6e | 2020-02-22 08:43:00 +0000 | [diff] [blame] | 1506 | |
| 1507 | Function : plat_get_soc_revision() |
Manish V Badarkhe | 904f93a | 2020-03-26 14:20:27 +0000 | [diff] [blame] | 1508 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Manish V Badarkhe | f809c6e | 2020-02-22 08:43:00 +0000 | [diff] [blame] | 1509 | |
| 1510 | :: |
| 1511 | |
| 1512 | Argument : void |
| 1513 | Return : int32_t |
| 1514 | |
| 1515 | This function returns soc revision in below format |
| 1516 | |
| 1517 | :: |
| 1518 | |
| 1519 | soc_revision[0:30] = SOC revision of specific SOC |
| 1520 | |
Manish V Badarkhe | 80f13ee | 2020-07-23 20:23:01 +0100 | [diff] [blame] | 1521 | Function : plat_is_smccc_feature_available() |
| 1522 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1523 | |
| 1524 | :: |
| 1525 | |
| 1526 | Argument : u_register_t |
| 1527 | Return : int32_t |
| 1528 | |
| 1529 | This function returns SMC_ARCH_CALL_SUCCESS if the platform supports |
| 1530 | the SMCCC function specified in the argument; otherwise returns |
| 1531 | SMC_ARCH_CALL_NOT_SUPPORTED. |
| 1532 | |
Manish V Badarkhe | bd617b9 | 2021-09-20 15:19:59 +0100 | [diff] [blame] | 1533 | Function : plat_mboot_measure_image() |
| 1534 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1535 | |
| 1536 | :: |
| 1537 | |
| 1538 | Argument : unsigned int, image_info_t * |
Manish V Badarkhe | 931c6ef | 2021-10-21 09:06:18 +0100 | [diff] [blame] | 1539 | Return : int |
Manish V Badarkhe | bd617b9 | 2021-09-20 15:19:59 +0100 | [diff] [blame] | 1540 | |
| 1541 | When the MEASURED_BOOT flag is enabled: |
| 1542 | |
| 1543 | - This function measures the given image and records its measurement using |
| 1544 | the measured boot backend driver. |
| 1545 | - On the Arm FVP port, this function measures the given image using its |
| 1546 | passed id and information and then records that measurement in the |
| 1547 | Event Log buffer. |
Manish V Badarkhe | 931c6ef | 2021-10-21 09:06:18 +0100 | [diff] [blame] | 1548 | - This function must return 0 on success, a signed integer error code |
| 1549 | otherwise. |
| 1550 | |
| 1551 | When the MEASURED_BOOT flag is disabled, this function doesn't do anything. |
| 1552 | |
| 1553 | Function : plat_mboot_measure_critical_data() |
| 1554 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1555 | |
| 1556 | :: |
| 1557 | |
| 1558 | Argument : unsigned int, const void *, size_t |
| 1559 | Return : int |
| 1560 | |
| 1561 | When the MEASURED_BOOT flag is enabled: |
| 1562 | |
| 1563 | - This function measures the given critical data structure and records its |
| 1564 | measurement using the measured boot backend driver. |
| 1565 | - This function must return 0 on success, a signed integer error code |
| 1566 | otherwise. |
Manish V Badarkhe | bd617b9 | 2021-09-20 15:19:59 +0100 | [diff] [blame] | 1567 | |
| 1568 | When the MEASURED_BOOT flag is disabled, this function doesn't do anything. |
| 1569 | |
Okash Khawaja | 037b56e | 2022-11-04 12:38:01 +0000 | [diff] [blame] | 1570 | Function : plat_can_cmo() |
| 1571 | ~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1572 | |
| 1573 | :: |
| 1574 | |
| 1575 | Argument : void |
| 1576 | Return : uint64_t |
| 1577 | |
| 1578 | When CONDITIONAL_CMO flag is enabled: |
| 1579 | |
| 1580 | - This function indicates whether cache management operations should be |
| 1581 | performed. It returns 0 if CMOs should be skipped and non-zero |
| 1582 | otherwise. |
Okash Khawaja | 9453220 | 2022-11-14 12:50:30 +0000 | [diff] [blame] | 1583 | - The function must not clobber x1, x2 and x3. It's also not safe to rely on |
| 1584 | stack. Otherwise obey AAPCS. |
Okash Khawaja | 037b56e | 2022-11-04 12:38:01 +0000 | [diff] [blame] | 1585 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1586 | Modifications specific to a Boot Loader stage |
| 1587 | --------------------------------------------- |
| 1588 | |
| 1589 | Boot Loader Stage 1 (BL1) |
| 1590 | ------------------------- |
| 1591 | |
| 1592 | BL1 implements the reset vector where execution starts from after a cold or |
| 1593 | warm boot. For each CPU, BL1 is responsible for the following tasks: |
| 1594 | |
| 1595 | #. Handling the reset as described in section 2.2 |
| 1596 | |
| 1597 | #. In the case of a cold boot and the CPU being the primary CPU, ensuring that |
| 1598 | only this CPU executes the remaining BL1 code, including loading and passing |
| 1599 | control to the BL2 stage. |
| 1600 | |
| 1601 | #. Identifying and starting the Firmware Update process (if required). |
| 1602 | |
| 1603 | #. Loading the BL2 image from non-volatile storage into secure memory at the |
| 1604 | address specified by the platform defined constant ``BL2_BASE``. |
| 1605 | |
| 1606 | #. Populating a ``meminfo`` structure with the following information in memory, |
| 1607 | accessible by BL2 immediately upon entry. |
| 1608 | |
| 1609 | :: |
| 1610 | |
| 1611 | meminfo.total_base = Base address of secure RAM visible to BL2 |
| 1612 | meminfo.total_size = Size of secure RAM visible to BL2 |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1613 | |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1614 | By default, BL1 places this ``meminfo`` structure at the end of secure |
| 1615 | memory visible to BL2. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1616 | |
Soby Mathew | b1bf044 | 2018-02-16 14:52:52 +0000 | [diff] [blame] | 1617 | It is possible for the platform to decide where it wants to place the |
| 1618 | ``meminfo`` structure for BL2 or restrict the amount of memory visible to |
| 1619 | BL2 by overriding the weak default implementation of |
| 1620 | ``bl1_plat_handle_post_image_load`` API. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1621 | |
| 1622 | The following functions need to be implemented by the platform port to enable |
| 1623 | BL1 to perform the above tasks. |
| 1624 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1625 | Function : bl1_early_platform_setup() [mandatory] |
| 1626 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1627 | |
| 1628 | :: |
| 1629 | |
| 1630 | Argument : void |
| 1631 | Return : void |
| 1632 | |
| 1633 | This function executes with the MMU and data caches disabled. It is only called |
| 1634 | by the primary CPU. |
| 1635 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1636 | On Arm standard platforms, this function: |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1637 | |
| 1638 | - Enables a secure instance of SP805 to act as the Trusted Watchdog. |
| 1639 | |
| 1640 | - Initializes a UART (PL011 console), which enables access to the ``printf`` |
| 1641 | family of functions in BL1. |
| 1642 | |
| 1643 | - Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to |
| 1644 | the CCI slave interface corresponding to the cluster that includes the |
| 1645 | primary CPU. |
| 1646 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1647 | Function : bl1_plat_arch_setup() [mandatory] |
| 1648 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1649 | |
| 1650 | :: |
| 1651 | |
| 1652 | Argument : void |
| 1653 | Return : void |
| 1654 | |
| 1655 | This function performs any platform-specific and architectural setup that the |
| 1656 | platform requires. Platform-specific setup might include configuration of |
| 1657 | memory controllers and the interconnect. |
| 1658 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1659 | In Arm standard platforms, this function enables the MMU. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1660 | |
| 1661 | This function helps fulfill requirement 2 above. |
| 1662 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1663 | Function : bl1_platform_setup() [mandatory] |
| 1664 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1665 | |
| 1666 | :: |
| 1667 | |
| 1668 | Argument : void |
| 1669 | Return : void |
| 1670 | |
| 1671 | This function executes with the MMU and data caches enabled. It is responsible |
| 1672 | for performing any remaining platform-specific setup that can occur after the |
| 1673 | MMU and data cache have been enabled. |
| 1674 | |
Roberto Vargas | 0cd866c | 2017-12-12 10:39:44 +0000 | [diff] [blame] | 1675 | if support for multiple boot sources is required, it initializes the boot |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1676 | sequence used by plat_try_next_boot_source(). |
Roberto Vargas | 0cd866c | 2017-12-12 10:39:44 +0000 | [diff] [blame] | 1677 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1678 | In Arm standard platforms, this function initializes the storage abstraction |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1679 | layer used to load the next bootloader image. |
| 1680 | |
| 1681 | This function helps fulfill requirement 4 above. |
| 1682 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1683 | Function : bl1_plat_sec_mem_layout() [mandatory] |
| 1684 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1685 | |
| 1686 | :: |
| 1687 | |
| 1688 | Argument : void |
| 1689 | Return : meminfo * |
| 1690 | |
| 1691 | This function should only be called on the cold boot path. It executes with the |
| 1692 | MMU and data caches enabled. The pointer returned by this function must point to |
| 1693 | a ``meminfo`` structure containing the extents and availability of secure RAM for |
| 1694 | the BL1 stage. |
| 1695 | |
| 1696 | :: |
| 1697 | |
| 1698 | meminfo.total_base = Base address of secure RAM visible to BL1 |
| 1699 | meminfo.total_size = Size of secure RAM visible to BL1 |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1700 | |
| 1701 | This information is used by BL1 to load the BL2 image in secure RAM. BL1 also |
| 1702 | populates a similar structure to tell BL2 the extents of memory available for |
| 1703 | its own use. |
| 1704 | |
| 1705 | This function helps fulfill requirements 4 and 5 above. |
| 1706 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1707 | Function : bl1_plat_prepare_exit() [optional] |
| 1708 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1709 | |
| 1710 | :: |
| 1711 | |
| 1712 | Argument : entry_point_info_t * |
| 1713 | Return : void |
| 1714 | |
| 1715 | This function is called prior to exiting BL1 in response to the |
| 1716 | ``BL1_SMC_RUN_IMAGE`` SMC request raised by BL2. It should be used to perform |
| 1717 | platform specific clean up or bookkeeping operations before transferring |
| 1718 | control to the next image. It receives the address of the ``entry_point_info_t`` |
| 1719 | structure passed from BL2. This function runs with MMU disabled. |
| 1720 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1721 | Function : bl1_plat_set_ep_info() [optional] |
| 1722 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1723 | |
| 1724 | :: |
| 1725 | |
| 1726 | Argument : unsigned int image_id, entry_point_info_t *ep_info |
| 1727 | Return : void |
| 1728 | |
| 1729 | This function allows platforms to override ``ep_info`` for the given ``image_id``. |
| 1730 | |
| 1731 | The default implementation just returns. |
| 1732 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1733 | Function : bl1_plat_get_next_image_id() [optional] |
| 1734 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1735 | |
| 1736 | :: |
| 1737 | |
| 1738 | Argument : void |
| 1739 | Return : unsigned int |
| 1740 | |
| 1741 | This and the following function must be overridden to enable the FWU feature. |
| 1742 | |
| 1743 | BL1 calls this function after platform setup to identify the next image to be |
| 1744 | loaded and executed. If the platform returns ``BL2_IMAGE_ID`` then BL1 proceeds |
| 1745 | with the normal boot sequence, which loads and executes BL2. If the platform |
| 1746 | returns a different image id, BL1 assumes that Firmware Update is required. |
| 1747 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1748 | The default implementation always returns ``BL2_IMAGE_ID``. The Arm development |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1749 | platforms override this function to detect if firmware update is required, and |
| 1750 | if so, return the first image in the firmware update process. |
| 1751 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1752 | Function : bl1_plat_get_image_desc() [optional] |
| 1753 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1754 | |
| 1755 | :: |
| 1756 | |
| 1757 | Argument : unsigned int image_id |
| 1758 | Return : image_desc_t * |
| 1759 | |
| 1760 | BL1 calls this function to get the image descriptor information ``image_desc_t`` |
| 1761 | for the provided ``image_id`` from the platform. |
| 1762 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1763 | The default implementation always returns a common BL2 image descriptor. Arm |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1764 | standard platforms return an image descriptor corresponding to BL2 or one of |
| 1765 | the firmware update images defined in the Trusted Board Boot Requirements |
| 1766 | specification. |
| 1767 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1768 | Function : bl1_plat_handle_pre_image_load() [optional] |
| 1769 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 1770 | |
| 1771 | :: |
| 1772 | |
Soby Mathew | 2f38ce3 | 2018-02-08 17:45:12 +0000 | [diff] [blame] | 1773 | Argument : unsigned int image_id |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 1774 | Return : int |
| 1775 | |
| 1776 | This function can be used by the platforms to update/use image information |
Soby Mathew | 2f38ce3 | 2018-02-08 17:45:12 +0000 | [diff] [blame] | 1777 | corresponding to ``image_id``. This function is invoked in BL1, both in cold |
| 1778 | boot and FWU code path, before loading the image. |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 1779 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1780 | Function : bl1_plat_handle_post_image_load() [optional] |
| 1781 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 1782 | |
| 1783 | :: |
| 1784 | |
Soby Mathew | 2f38ce3 | 2018-02-08 17:45:12 +0000 | [diff] [blame] | 1785 | Argument : unsigned int image_id |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 1786 | Return : int |
| 1787 | |
| 1788 | This function can be used by the platforms to update/use image information |
Soby Mathew | 2f38ce3 | 2018-02-08 17:45:12 +0000 | [diff] [blame] | 1789 | corresponding to ``image_id``. This function is invoked in BL1, both in cold |
| 1790 | boot and FWU code path, after loading and authenticating the image. |
Masahiro Yamada | 43d20b3 | 2018-02-01 16:46:18 +0900 | [diff] [blame] | 1791 | |
Soby Mathew | b1bf044 | 2018-02-16 14:52:52 +0000 | [diff] [blame] | 1792 | The default weak implementation of this function calculates the amount of |
| 1793 | Trusted SRAM that can be used by BL2 and allocates a ``meminfo_t`` |
| 1794 | structure at the beginning of this free memory and populates it. The address |
| 1795 | of ``meminfo_t`` structure is updated in ``arg1`` of the entrypoint |
| 1796 | information to BL2. |
| 1797 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1798 | Function : bl1_plat_fwu_done() [optional] |
| 1799 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1800 | |
| 1801 | :: |
| 1802 | |
| 1803 | Argument : unsigned int image_id, uintptr_t image_src, |
| 1804 | unsigned int image_size |
| 1805 | Return : void |
| 1806 | |
| 1807 | BL1 calls this function when the FWU process is complete. It must not return. |
| 1808 | The platform may override this function to take platform specific action, for |
| 1809 | example to initiate the normal boot flow. |
| 1810 | |
| 1811 | The default implementation spins forever. |
| 1812 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1813 | Function : bl1_plat_mem_check() [mandatory] |
| 1814 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1815 | |
| 1816 | :: |
| 1817 | |
| 1818 | Argument : uintptr_t mem_base, unsigned int mem_size, |
| 1819 | unsigned int flags |
| 1820 | Return : int |
| 1821 | |
| 1822 | BL1 calls this function while handling FWU related SMCs, more specifically when |
| 1823 | copying or authenticating an image. Its responsibility is to ensure that the |
| 1824 | region of memory identified by ``mem_base`` and ``mem_size`` is mapped in BL1, and |
| 1825 | that this memory corresponds to either a secure or non-secure memory region as |
| 1826 | indicated by the security state of the ``flags`` argument. |
| 1827 | |
| 1828 | This function can safely assume that the value resulting from the addition of |
| 1829 | ``mem_base`` and ``mem_size`` fits into a ``uintptr_t`` type variable and does not |
| 1830 | overflow. |
| 1831 | |
| 1832 | This function must return 0 on success, a non-null error code otherwise. |
| 1833 | |
| 1834 | The default implementation of this function asserts therefore platforms must |
| 1835 | override it when using the FWU feature. |
| 1836 | |
Manish V Badarkhe | bd617b9 | 2021-09-20 15:19:59 +0100 | [diff] [blame] | 1837 | Function : bl1_plat_mboot_init() [optional] |
| 1838 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1839 | |
| 1840 | :: |
| 1841 | |
| 1842 | Argument : void |
| 1843 | Return : void |
| 1844 | |
| 1845 | When the MEASURED_BOOT flag is enabled: |
| 1846 | |
| 1847 | - This function is used to initialize the backend driver(s) of measured boot. |
| 1848 | - On the Arm FVP port, this function is used to initialize the Event Log |
| 1849 | backend driver, and also to write header information in the Event Log buffer. |
| 1850 | |
| 1851 | When the MEASURED_BOOT flag is disabled, this function doesn't do anything. |
| 1852 | |
| 1853 | Function : bl1_plat_mboot_finish() [optional] |
| 1854 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 1855 | |
| 1856 | :: |
| 1857 | |
| 1858 | Argument : void |
| 1859 | Return : void |
| 1860 | |
| 1861 | When the MEASURED_BOOT flag is enabled: |
| 1862 | |
| 1863 | - This function is used to finalize the measured boot backend driver(s), |
| 1864 | and also, set the information for the next bootloader component to |
| 1865 | extend the measurement if needed. |
| 1866 | - On the Arm FVP port, this function is used to pass the base address of |
| 1867 | the Event Log buffer and its size to BL2 via tb_fw_config to extend the |
| 1868 | Event Log buffer with the measurement of various images loaded by BL2. |
| 1869 | It results in panic on error. |
| 1870 | |
| 1871 | When the MEASURED_BOOT flag is disabled, this function doesn't do anything. |
| 1872 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1873 | Boot Loader Stage 2 (BL2) |
| 1874 | ------------------------- |
| 1875 | |
| 1876 | The BL2 stage is executed only by the primary CPU, which is determined in BL1 |
| 1877 | using the ``platform_is_primary_cpu()`` function. BL1 passed control to BL2 at |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1878 | ``BL2_BASE``. BL2 executes in Secure EL1 and and invokes |
| 1879 | ``plat_get_bl_image_load_info()`` to retrieve the list of images to load from |
| 1880 | non-volatile storage to secure/non-secure RAM. After all the images are loaded |
| 1881 | then BL2 invokes ``plat_get_next_bl_params()`` to get the list of executable |
| 1882 | images to be passed to the next BL image. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1883 | |
| 1884 | The following functions must be implemented by the platform port to enable BL2 |
| 1885 | to perform the above tasks. |
| 1886 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1887 | Function : bl2_early_platform_setup2() [mandatory] |
| 1888 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1889 | |
| 1890 | :: |
| 1891 | |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1892 | Argument : u_register_t, u_register_t, u_register_t, u_register_t |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1893 | Return : void |
| 1894 | |
| 1895 | This function executes with the MMU and data caches disabled. It is only called |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1896 | by the primary CPU. The 4 arguments are passed by BL1 to BL2 and these arguments |
| 1897 | are platform specific. |
| 1898 | |
| 1899 | On Arm standard platforms, the arguments received are : |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1900 | |
Manish V Badarkhe | 8141451 | 2020-06-24 15:58:38 +0100 | [diff] [blame] | 1901 | arg0 - Points to load address of FW_CONFIG |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1902 | |
| 1903 | arg1 - ``meminfo`` structure populated by BL1. The platform copies |
| 1904 | the contents of ``meminfo`` as it may be subsequently overwritten by BL2. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1905 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1906 | On Arm standard platforms, this function also: |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1907 | |
| 1908 | - Initializes a UART (PL011 console), which enables access to the ``printf`` |
| 1909 | family of functions in BL2. |
| 1910 | |
| 1911 | - Initializes the storage abstraction layer used to load further bootloader |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1912 | images. It is necessary to do this early on platforms with a SCP_BL2 image, |
| 1913 | since the later ``bl2_platform_setup`` must be done after SCP_BL2 is loaded. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1914 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1915 | Function : bl2_plat_arch_setup() [mandatory] |
| 1916 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1917 | |
| 1918 | :: |
| 1919 | |
| 1920 | Argument : void |
| 1921 | Return : void |
| 1922 | |
| 1923 | This function executes with the MMU and data caches disabled. It is only called |
| 1924 | by the primary CPU. |
| 1925 | |
| 1926 | The purpose of this function is to perform any architectural initialization |
| 1927 | that varies across platforms. |
| 1928 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1929 | On Arm standard platforms, this function enables the MMU. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1930 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1931 | Function : bl2_platform_setup() [mandatory] |
| 1932 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1933 | |
| 1934 | :: |
| 1935 | |
| 1936 | Argument : void |
| 1937 | Return : void |
| 1938 | |
| 1939 | This function may execute with the MMU and data caches enabled if the platform |
| 1940 | port does the necessary initialization in ``bl2_plat_arch_setup()``. It is only |
| 1941 | called by the primary CPU. |
| 1942 | |
| 1943 | The purpose of this function is to perform any platform initialization |
| 1944 | specific to BL2. |
| 1945 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 1946 | In Arm standard platforms, this function performs security setup, including |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1947 | configuration of the TrustZone controller to allow non-secure masters access |
| 1948 | to most of DRAM. Part of DRAM is reserved for secure world use. |
| 1949 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1950 | Function : bl2_plat_handle_pre_image_load() [optional] |
| 1951 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1952 | |
| 1953 | :: |
| 1954 | |
| 1955 | Argument : unsigned int |
| 1956 | Return : int |
| 1957 | |
| 1958 | This function can be used by the platforms to update/use image information |
Masahiro Yamada | 02a0d3d | 2018-02-01 16:45:51 +0900 | [diff] [blame] | 1959 | for given ``image_id``. This function is currently invoked in BL2 before |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1960 | loading each image. |
Masahiro Yamada | 02a0d3d | 2018-02-01 16:45:51 +0900 | [diff] [blame] | 1961 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1962 | Function : bl2_plat_handle_post_image_load() [optional] |
| 1963 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Masahiro Yamada | 02a0d3d | 2018-02-01 16:45:51 +0900 | [diff] [blame] | 1964 | |
| 1965 | :: |
| 1966 | |
| 1967 | Argument : unsigned int |
| 1968 | Return : int |
| 1969 | |
| 1970 | This function can be used by the platforms to update/use image information |
| 1971 | for given ``image_id``. This function is currently invoked in BL2 after |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 1972 | loading each image. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 1973 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1974 | Function : bl2_plat_preload_setup [optional] |
| 1975 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Roberto Vargas | bc1ae1f | 2017-09-26 12:53:01 +0100 | [diff] [blame] | 1976 | |
| 1977 | :: |
John Tsichritzis | ee10e79 | 2018-06-06 09:38:10 +0100 | [diff] [blame] | 1978 | |
Roberto Vargas | bc1ae1f | 2017-09-26 12:53:01 +0100 | [diff] [blame] | 1979 | Argument : void |
| 1980 | Return : void |
| 1981 | |
| 1982 | This optional function performs any BL2 platform initialization |
| 1983 | required before image loading, that is not done later in |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1984 | bl2_platform_setup(). Specifically, if support for multiple |
Roberto Vargas | bc1ae1f | 2017-09-26 12:53:01 +0100 | [diff] [blame] | 1985 | boot sources is required, it initializes the boot sequence used by |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1986 | plat_try_next_boot_source(). |
Roberto Vargas | bc1ae1f | 2017-09-26 12:53:01 +0100 | [diff] [blame] | 1987 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 1988 | Function : plat_try_next_boot_source() [optional] |
| 1989 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Roberto Vargas | bc1ae1f | 2017-09-26 12:53:01 +0100 | [diff] [blame] | 1990 | |
| 1991 | :: |
John Tsichritzis | ee10e79 | 2018-06-06 09:38:10 +0100 | [diff] [blame] | 1992 | |
Roberto Vargas | bc1ae1f | 2017-09-26 12:53:01 +0100 | [diff] [blame] | 1993 | Argument : void |
| 1994 | Return : int |
| 1995 | |
| 1996 | This optional function passes to the next boot source in the redundancy |
| 1997 | sequence. |
| 1998 | |
| 1999 | This function moves the current boot redundancy source to the next |
| 2000 | element in the boot sequence. If there are no more boot sources then it |
| 2001 | must return 0, otherwise it must return 1. The default implementation |
| 2002 | of this always returns 0. |
| 2003 | |
Sandrine Bailleux | eb5fadc | 2022-07-13 10:07:54 +0200 | [diff] [blame] | 2004 | Function : bl2_plat_mboot_init() [optional] |
| 2005 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 2006 | |
| 2007 | :: |
| 2008 | |
| 2009 | Argument : void |
| 2010 | Return : void |
| 2011 | |
| 2012 | When the MEASURED_BOOT flag is enabled: |
| 2013 | |
| 2014 | - This function is used to initialize the backend driver(s) of measured boot. |
| 2015 | - On the Arm FVP port, this function is used to initialize the Event Log |
| 2016 | backend driver with the Event Log buffer information (base address and |
| 2017 | size) received from BL1. It results in panic on error. |
| 2018 | |
| 2019 | When the MEASURED_BOOT flag is disabled, this function doesn't do anything. |
| 2020 | |
| 2021 | Function : bl2_plat_mboot_finish() [optional] |
| 2022 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 2023 | |
| 2024 | :: |
| 2025 | |
| 2026 | Argument : void |
| 2027 | Return : void |
| 2028 | |
| 2029 | When the MEASURED_BOOT flag is enabled: |
| 2030 | |
| 2031 | - This function is used to finalize the measured boot backend driver(s), |
| 2032 | and also, set the information for the next bootloader component to extend |
| 2033 | the measurement if needed. |
| 2034 | - On the Arm FVP port, this function is used to pass the Event Log buffer |
| 2035 | information (base address and size) to non-secure(BL33) and trusted OS(BL32) |
| 2036 | via nt_fw and tos_fw config respectively. It results in panic on error. |
| 2037 | |
| 2038 | When the MEASURED_BOOT flag is disabled, this function doesn't do anything. |
| 2039 | |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2040 | Boot Loader Stage 2 (BL2) at EL3 |
| 2041 | -------------------------------- |
| 2042 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2043 | When the platform has a non-TF-A Boot ROM it is desirable to jump |
| 2044 | directly to BL2 instead of TF-A BL1. In this case BL2 is expected to |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 2045 | execute at EL3 instead of executing at EL1. Refer to the :ref:`Firmware Design` |
| 2046 | document for more information. |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2047 | |
| 2048 | All mandatory functions of BL2 must be implemented, except the functions |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2049 | bl2_early_platform_setup and bl2_el3_plat_arch_setup, because |
| 2050 | their work is done now by bl2_el3_early_platform_setup and |
| 2051 | bl2_el3_plat_arch_setup. These functions should generally implement |
| 2052 | the bl1_plat_xxx() and bl2_plat_xxx() functionality combined. |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2053 | |
| 2054 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2055 | Function : bl2_el3_early_platform_setup() [mandatory] |
| 2056 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2057 | |
| 2058 | :: |
John Tsichritzis | ee10e79 | 2018-06-06 09:38:10 +0100 | [diff] [blame] | 2059 | |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2060 | Argument : u_register_t, u_register_t, u_register_t, u_register_t |
| 2061 | Return : void |
| 2062 | |
| 2063 | This function executes with the MMU and data caches disabled. It is only called |
| 2064 | by the primary CPU. This function receives four parameters which can be used |
| 2065 | by the platform to pass any needed information from the Boot ROM to BL2. |
| 2066 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2067 | On Arm standard platforms, this function does the following: |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2068 | |
| 2069 | - Initializes a UART (PL011 console), which enables access to the ``printf`` |
| 2070 | family of functions in BL2. |
| 2071 | |
| 2072 | - Initializes the storage abstraction layer used to load further bootloader |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2073 | images. It is necessary to do this early on platforms with a SCP_BL2 image, |
| 2074 | since the later ``bl2_platform_setup`` must be done after SCP_BL2 is loaded. |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2075 | |
| 2076 | - Initializes the private variables that define the memory layout used. |
| 2077 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2078 | Function : bl2_el3_plat_arch_setup() [mandatory] |
| 2079 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2080 | |
| 2081 | :: |
John Tsichritzis | ee10e79 | 2018-06-06 09:38:10 +0100 | [diff] [blame] | 2082 | |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2083 | Argument : void |
| 2084 | Return : void |
| 2085 | |
| 2086 | This function executes with the MMU and data caches disabled. It is only called |
| 2087 | by the primary CPU. |
| 2088 | |
| 2089 | The purpose of this function is to perform any architectural initialization |
| 2090 | that varies across platforms. |
| 2091 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2092 | On Arm standard platforms, this function enables the MMU. |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2093 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2094 | Function : bl2_el3_plat_prepare_exit() [optional] |
| 2095 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2096 | |
| 2097 | :: |
John Tsichritzis | ee10e79 | 2018-06-06 09:38:10 +0100 | [diff] [blame] | 2098 | |
Roberto Vargas | b158427 | 2017-11-20 13:36:10 +0000 | [diff] [blame] | 2099 | Argument : void |
| 2100 | Return : void |
| 2101 | |
| 2102 | This function is called prior to exiting BL2 and run the next image. |
| 2103 | It should be used to perform platform specific clean up or bookkeeping |
| 2104 | operations before transferring control to the next image. This function |
| 2105 | runs with MMU disabled. |
| 2106 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2107 | FWU Boot Loader Stage 2 (BL2U) |
| 2108 | ------------------------------ |
| 2109 | |
| 2110 | The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU |
| 2111 | process and is executed only by the primary CPU. BL1 passes control to BL2U at |
| 2112 | ``BL2U_BASE``. BL2U executes in Secure-EL1 and is responsible for: |
| 2113 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2114 | #. (Optional) Transferring the optional SCP_BL2U binary image from AP secure |
| 2115 | memory to SCP RAM. BL2U uses the SCP_BL2U ``image_info`` passed by BL1. |
| 2116 | ``SCP_BL2U_BASE`` defines the address in AP secure memory where SCP_BL2U |
| 2117 | should be copied from. Subsequent handling of the SCP_BL2U image is |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2118 | implemented by the platform specific ``bl2u_plat_handle_scp_bl2u()`` function. |
| 2119 | If ``SCP_BL2U_BASE`` is not defined then this step is not performed. |
| 2120 | |
| 2121 | #. Any platform specific setup required to perform the FWU process. For |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2122 | example, Arm standard platforms initialize the TZC controller so that the |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2123 | normal world can access DDR memory. |
| 2124 | |
| 2125 | The following functions must be implemented by the platform port to enable |
| 2126 | BL2U to perform the tasks mentioned above. |
| 2127 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2128 | Function : bl2u_early_platform_setup() [mandatory] |
| 2129 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2130 | |
| 2131 | :: |
| 2132 | |
| 2133 | Argument : meminfo *mem_info, void *plat_info |
| 2134 | Return : void |
| 2135 | |
| 2136 | This function executes with the MMU and data caches disabled. It is only |
| 2137 | called by the primary CPU. The arguments to this function is the address |
| 2138 | of the ``meminfo`` structure and platform specific info provided by BL1. |
| 2139 | |
| 2140 | The platform may copy the contents of the ``mem_info`` and ``plat_info`` into |
| 2141 | private storage as the original memory may be subsequently overwritten by BL2U. |
| 2142 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2143 | On Arm CSS platforms ``plat_info`` is interpreted as an ``image_info_t`` structure, |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2144 | to extract SCP_BL2U image information, which is then copied into a private |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2145 | variable. |
| 2146 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2147 | Function : bl2u_plat_arch_setup() [mandatory] |
| 2148 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2149 | |
| 2150 | :: |
| 2151 | |
| 2152 | Argument : void |
| 2153 | Return : void |
| 2154 | |
| 2155 | This function executes with the MMU and data caches disabled. It is only |
| 2156 | called by the primary CPU. |
| 2157 | |
| 2158 | The purpose of this function is to perform any architectural initialization |
| 2159 | that varies across platforms, for example enabling the MMU (since the memory |
| 2160 | map differs across platforms). |
| 2161 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2162 | Function : bl2u_platform_setup() [mandatory] |
| 2163 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2164 | |
| 2165 | :: |
| 2166 | |
| 2167 | Argument : void |
| 2168 | Return : void |
| 2169 | |
| 2170 | This function may execute with the MMU and data caches enabled if the platform |
| 2171 | port does the necessary initialization in ``bl2u_plat_arch_setup()``. It is only |
| 2172 | called by the primary CPU. |
| 2173 | |
| 2174 | The purpose of this function is to perform any platform initialization |
| 2175 | specific to BL2U. |
| 2176 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2177 | In Arm standard platforms, this function performs security setup, including |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2178 | configuration of the TrustZone controller to allow non-secure masters access |
| 2179 | to most of DRAM. Part of DRAM is reserved for secure world use. |
| 2180 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2181 | Function : bl2u_plat_handle_scp_bl2u() [optional] |
| 2182 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2183 | |
| 2184 | :: |
| 2185 | |
| 2186 | Argument : void |
| 2187 | Return : int |
| 2188 | |
| 2189 | This function is used to perform any platform-specific actions required to |
| 2190 | handle the SCP firmware. Typically it transfers the image into SCP memory using |
| 2191 | a platform-specific protocol and waits until SCP executes it and signals to the |
| 2192 | Application Processor (AP) for BL2U execution to continue. |
| 2193 | |
| 2194 | This function returns 0 on success, a negative error code otherwise. |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2195 | This function is included if SCP_BL2U_BASE is defined. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2196 | |
| 2197 | Boot Loader Stage 3-1 (BL31) |
| 2198 | ---------------------------- |
| 2199 | |
| 2200 | During cold boot, the BL31 stage is executed only by the primary CPU. This is |
| 2201 | determined in BL1 using the ``platform_is_primary_cpu()`` function. BL1 passes |
| 2202 | control to BL31 at ``BL31_BASE``. During warm boot, BL31 is executed by all |
| 2203 | CPUs. BL31 executes at EL3 and is responsible for: |
| 2204 | |
| 2205 | #. Re-initializing all architectural and platform state. Although BL1 performs |
| 2206 | some of this initialization, BL31 remains resident in EL3 and must ensure |
| 2207 | that EL3 architectural and platform state is completely initialized. It |
| 2208 | should make no assumptions about the system state when it receives control. |
| 2209 | |
| 2210 | #. Passing control to a normal world BL image, pre-loaded at a platform- |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 2211 | specific address by BL2. On ARM platforms, BL31 uses the ``bl_params`` list |
| 2212 | populated by BL2 in memory to do this. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2213 | |
| 2214 | #. Providing runtime firmware services. Currently, BL31 only implements a |
| 2215 | subset of the Power State Coordination Interface (PSCI) API as a runtime |
Boyan Karatotev | 907d38b | 2022-11-22 12:01:09 +0000 | [diff] [blame] | 2216 | service. See :ref:`psci_in_bl31` below for details of porting the PSCI |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2217 | implementation. |
| 2218 | |
| 2219 | #. Optionally passing control to the BL32 image, pre-loaded at a platform- |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 2220 | specific address by BL2. BL31 exports a set of APIs that allow runtime |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2221 | services to specify the security state in which the next image should be |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 2222 | executed and run the corresponding image. On ARM platforms, BL31 uses the |
| 2223 | ``bl_params`` list populated by BL2 in memory to do this. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2224 | |
| 2225 | If BL31 is a reset vector, It also needs to handle the reset as specified in |
| 2226 | section 2.2 before the tasks described above. |
| 2227 | |
| 2228 | The following functions must be implemented by the platform port to enable BL31 |
| 2229 | to perform the above tasks. |
| 2230 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2231 | Function : bl31_early_platform_setup2() [mandatory] |
| 2232 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2233 | |
| 2234 | :: |
| 2235 | |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 2236 | Argument : u_register_t, u_register_t, u_register_t, u_register_t |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2237 | Return : void |
| 2238 | |
| 2239 | This function executes with the MMU and data caches disabled. It is only called |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 2240 | by the primary CPU. BL2 can pass 4 arguments to BL31 and these arguments are |
| 2241 | platform specific. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2242 | |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 2243 | In Arm standard platforms, the arguments received are : |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2244 | |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 2245 | arg0 - The pointer to the head of `bl_params_t` list |
| 2246 | which is list of executable images following BL31, |
| 2247 | |
| 2248 | arg1 - Points to load address of SOC_FW_CONFIG if present |
Mikael Olsson | 0232da2 | 2021-02-12 17:30:16 +0100 | [diff] [blame] | 2249 | except in case of Arm FVP and Juno platform. |
Manish V Badarkhe | 8141451 | 2020-06-24 15:58:38 +0100 | [diff] [blame] | 2250 | |
Mikael Olsson | 0232da2 | 2021-02-12 17:30:16 +0100 | [diff] [blame] | 2251 | In case of Arm FVP and Juno platform, points to load address |
Manish V Badarkhe | 8141451 | 2020-06-24 15:58:38 +0100 | [diff] [blame] | 2252 | of FW_CONFIG. |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 2253 | |
| 2254 | arg2 - Points to load address of HW_CONFIG if present |
| 2255 | |
| 2256 | arg3 - A special value to verify platform parameters from BL2 to BL31. Not |
| 2257 | used in release builds. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2258 | |
Soby Mathew | 97b1bff | 2018-09-27 16:46:41 +0100 | [diff] [blame] | 2259 | The function runs through the `bl_param_t` list and extracts the entry point |
| 2260 | information for BL32 and BL33. It also performs the following: |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2261 | |
| 2262 | - Initialize a UART (PL011 console), which enables access to the ``printf`` |
| 2263 | family of functions in BL31. |
| 2264 | |
| 2265 | - Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the |
| 2266 | CCI slave interface corresponding to the cluster that includes the primary |
| 2267 | CPU. |
| 2268 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2269 | Function : bl31_plat_arch_setup() [mandatory] |
| 2270 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2271 | |
| 2272 | :: |
| 2273 | |
| 2274 | Argument : void |
| 2275 | Return : void |
| 2276 | |
| 2277 | This function executes with the MMU and data caches disabled. It is only called |
| 2278 | by the primary CPU. |
| 2279 | |
| 2280 | The purpose of this function is to perform any architectural initialization |
| 2281 | that varies across platforms. |
| 2282 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2283 | On Arm standard platforms, this function enables the MMU. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2284 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2285 | Function : bl31_platform_setup() [mandatory] |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2286 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 2287 | |
| 2288 | :: |
| 2289 | |
| 2290 | Argument : void |
| 2291 | Return : void |
| 2292 | |
| 2293 | This function may execute with the MMU and data caches enabled if the platform |
| 2294 | port does the necessary initialization in ``bl31_plat_arch_setup()``. It is only |
| 2295 | called by the primary CPU. |
| 2296 | |
| 2297 | The purpose of this function is to complete platform initialization so that both |
| 2298 | BL31 runtime services and normal world software can function correctly. |
| 2299 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2300 | On Arm standard platforms, this function does the following: |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2301 | |
| 2302 | - Initialize the generic interrupt controller. |
| 2303 | |
| 2304 | Depending on the GIC driver selected by the platform, the appropriate GICv2 |
| 2305 | or GICv3 initialization will be done, which mainly consists of: |
| 2306 | |
| 2307 | - Enable secure interrupts in the GIC CPU interface. |
| 2308 | - Disable the legacy interrupt bypass mechanism. |
| 2309 | - Configure the priority mask register to allow interrupts of all priorities |
| 2310 | to be signaled to the CPU interface. |
| 2311 | - Mark SGIs 8-15 and the other secure interrupts on the platform as secure. |
| 2312 | - Target all secure SPIs to CPU0. |
| 2313 | - Enable these secure interrupts in the GIC distributor. |
| 2314 | - Configure all other interrupts as non-secure. |
| 2315 | - Enable signaling of secure interrupts in the GIC distributor. |
| 2316 | |
| 2317 | - Enable system-level implementation of the generic timer counter through the |
| 2318 | memory mapped interface. |
| 2319 | |
| 2320 | - Grant access to the system counter timer module |
| 2321 | |
| 2322 | - Initialize the power controller device. |
| 2323 | |
| 2324 | In particular, initialise the locks that prevent concurrent accesses to the |
| 2325 | power controller device. |
| 2326 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2327 | Function : bl31_plat_runtime_setup() [optional] |
| 2328 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2329 | |
| 2330 | :: |
| 2331 | |
| 2332 | Argument : void |
| 2333 | Return : void |
| 2334 | |
| 2335 | The purpose of this function is allow the platform to perform any BL31 runtime |
| 2336 | setup just prior to BL31 exit during cold boot. The default weak |
Julius Werner | aae9bb1 | 2017-09-18 16:49:48 -0700 | [diff] [blame] | 2337 | implementation of this function will invoke ``console_switch_state()`` to switch |
| 2338 | console output to consoles marked for use in the ``runtime`` state. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2339 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2340 | Function : bl31_plat_get_next_image_ep_info() [mandatory] |
| 2341 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2342 | |
| 2343 | :: |
| 2344 | |
Sandrine Bailleux | 842117d | 2018-05-14 14:25:47 +0200 | [diff] [blame] | 2345 | Argument : uint32_t |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2346 | Return : entry_point_info * |
| 2347 | |
| 2348 | This function may execute with the MMU and data caches enabled if the platform |
| 2349 | port does the necessary initializations in ``bl31_plat_arch_setup()``. |
| 2350 | |
| 2351 | This function is called by ``bl31_main()`` to retrieve information provided by |
| 2352 | BL2 for the next image in the security state specified by the argument. BL31 |
| 2353 | uses this information to pass control to that image in the specified security |
| 2354 | state. This function must return a pointer to the ``entry_point_info`` structure |
| 2355 | (that was copied during ``bl31_early_platform_setup()``) if the image exists. It |
| 2356 | should return NULL otherwise. |
| 2357 | |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 2358 | Function : plat_rmmd_get_cca_attest_token() [mandatory when ENABLE_RME == 1] |
Soby Mathew | 294e1cf | 2022-03-22 16:19:39 +0000 | [diff] [blame] | 2359 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 2360 | |
| 2361 | :: |
| 2362 | |
| 2363 | Argument : uintptr_t, size_t *, uintptr_t, size_t |
| 2364 | Return : int |
| 2365 | |
| 2366 | This function returns the Platform attestation token. |
| 2367 | |
| 2368 | The parameters of the function are: |
| 2369 | |
| 2370 | arg0 - A pointer to the buffer where the Platform token should be copied by |
| 2371 | this function. The buffer must be big enough to hold the Platform |
| 2372 | token. |
| 2373 | |
| 2374 | arg1 - Contains the size (in bytes) of the buffer passed in arg0. The |
| 2375 | function returns the platform token length in this parameter. |
| 2376 | |
| 2377 | arg2 - A pointer to the buffer where the challenge object is stored. |
| 2378 | |
| 2379 | arg3 - The length of the challenge object in bytes. Possible values are 32, |
| 2380 | 48 and 64. |
| 2381 | |
| 2382 | The function returns 0 on success, -EINVAL on failure. |
| 2383 | |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 2384 | Function : plat_rmmd_get_cca_realm_attest_key() [mandatory when ENABLE_RME == 1] |
| 2385 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Soby Mathew | f05d93a | 2022-03-22 16:21:19 +0000 | [diff] [blame] | 2386 | |
| 2387 | :: |
| 2388 | |
| 2389 | Argument : uintptr_t, size_t *, unsigned int |
| 2390 | Return : int |
| 2391 | |
| 2392 | This function returns the delegated realm attestation key which will be used to |
| 2393 | sign Realm attestation token. The API currently only supports P-384 ECC curve |
| 2394 | key. |
| 2395 | |
| 2396 | The parameters of the function are: |
| 2397 | |
| 2398 | arg0 - A pointer to the buffer where the attestation key should be copied |
| 2399 | by this function. The buffer must be big enough to hold the |
| 2400 | attestation key. |
| 2401 | |
| 2402 | arg1 - Contains the size (in bytes) of the buffer passed in arg0. The |
| 2403 | function returns the attestation key length in this parameter. |
| 2404 | |
| 2405 | arg2 - The type of the elliptic curve to which the requested attestation key |
| 2406 | belongs. |
| 2407 | |
| 2408 | The function returns 0 on success, -EINVAL on failure. |
| 2409 | |
Javier Almansa Sobrino | 7176a77 | 2021-11-24 18:37:37 +0000 | [diff] [blame] | 2410 | Function : plat_rmmd_get_el3_rmm_shared_mem() [when ENABLE_RME == 1] |
| 2411 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 2412 | |
| 2413 | :: |
| 2414 | |
| 2415 | Argument : uintptr_t * |
| 2416 | Return : size_t |
| 2417 | |
| 2418 | This function returns the size of the shared area between EL3 and RMM (or 0 on |
| 2419 | failure). A pointer to the shared area (or a NULL pointer on failure) is stored |
| 2420 | in the pointer passed as argument. |
| 2421 | |
Javier Almansa Sobrino | 4165e84 | 2022-04-25 17:18:15 +0100 | [diff] [blame] | 2422 | Function : plat_rmmd_load_manifest() [when ENABLE_RME == 1] |
| 2423 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 2424 | |
| 2425 | :: |
| 2426 | |
| 2427 | Arguments : rmm_manifest_t *manifest |
| 2428 | Return : int |
| 2429 | |
| 2430 | When ENABLE_RME is enabled, this function populates a boot manifest for the |
| 2431 | RMM image and stores it in the area specified by manifest. |
| 2432 | |
| 2433 | When ENABLE_RME is disabled, this function is not used. |
| 2434 | |
Jeenu Viswambharan | e834ee1 | 2018-04-27 15:17:03 +0100 | [diff] [blame] | 2435 | Function : bl31_plat_enable_mmu [optional] |
| 2436 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 2437 | |
| 2438 | :: |
| 2439 | |
| 2440 | Argument : uint32_t |
| 2441 | Return : void |
| 2442 | |
| 2443 | This function enables the MMU. The boot code calls this function with MMU and |
| 2444 | caches disabled. This function should program necessary registers to enable |
| 2445 | translation, and upon return, the MMU on the calling PE must be enabled. |
| 2446 | |
| 2447 | The function must honor flags passed in the first argument. These flags are |
| 2448 | defined by the translation library, and can be found in the file |
| 2449 | ``include/lib/xlat_tables/xlat_mmu_helpers.h``. |
| 2450 | |
| 2451 | On DynamIQ systems, this function must not use stack while enabling MMU, which |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 2452 | is how the function in xlat table library version 2 is implemented. |
Jeenu Viswambharan | e834ee1 | 2018-04-27 15:17:03 +0100 | [diff] [blame] | 2453 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 2454 | Function : plat_init_apkey [optional] |
| 2455 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Antonio Nino Diaz | 25cda67 | 2019-02-19 11:53:51 +0000 | [diff] [blame] | 2456 | |
| 2457 | :: |
| 2458 | |
| 2459 | Argument : void |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 2460 | Return : uint128_t |
Antonio Nino Diaz | 25cda67 | 2019-02-19 11:53:51 +0000 | [diff] [blame] | 2461 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 2462 | This function returns the 128-bit value which can be used to program ARMv8.3 |
| 2463 | pointer authentication keys. |
Antonio Nino Diaz | 25cda67 | 2019-02-19 11:53:51 +0000 | [diff] [blame] | 2464 | |
| 2465 | The value should be obtained from a reliable source of randomness. |
| 2466 | |
| 2467 | This function is only needed if ARMv8.3 pointer authentication is used in the |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 2468 | Trusted Firmware by building with ``BRANCH_PROTECTION`` option set to non-zero. |
Antonio Nino Diaz | 25cda67 | 2019-02-19 11:53:51 +0000 | [diff] [blame] | 2469 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2470 | Function : plat_get_syscnt_freq2() [mandatory] |
| 2471 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2472 | |
| 2473 | :: |
| 2474 | |
| 2475 | Argument : void |
| 2476 | Return : unsigned int |
| 2477 | |
| 2478 | This function is used by the architecture setup code to retrieve the counter |
| 2479 | frequency for the CPU's generic timer. This value will be programmed into the |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2480 | ``CNTFRQ_EL0`` register. In Arm standard platforms, it returns the base frequency |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2481 | of the system counter, which is retrieved from the first entry in the frequency |
| 2482 | modes table. |
| 2483 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2484 | #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional] |
| 2485 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2486 | |
| 2487 | When ``USE_COHERENT_MEM = 0``, this constant defines the total memory (in |
| 2488 | bytes) aligned to the cache line boundary that should be allocated per-cpu to |
| 2489 | accommodate all the bakery locks. |
| 2490 | |
| 2491 | If this constant is not defined when ``USE_COHERENT_MEM = 0``, the linker |
Chris Kay | 33bfc5e | 2023-02-14 11:30:04 +0000 | [diff] [blame] | 2492 | calculates the size of the ``.bakery_lock`` input section, aligns it to the |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2493 | nearest ``CACHE_WRITEBACK_GRANULE``, multiplies it with ``PLATFORM_CORE_COUNT`` |
| 2494 | and stores the result in a linker symbol. This constant prevents a platform |
| 2495 | from relying on the linker and provide a more efficient mechanism for |
| 2496 | accessing per-cpu bakery lock information. |
| 2497 | |
| 2498 | If this constant is defined and its value is not equal to the value |
| 2499 | calculated by the linker then a link time assertion is raised. A compile time |
| 2500 | assertion is raised if the value of the constant is not aligned to the cache |
| 2501 | line boundary. |
| 2502 | |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 2503 | .. _porting_guide_sdei_requirements: |
| 2504 | |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2505 | SDEI porting requirements |
| 2506 | ~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 2507 | |
Paul Beesley | 606d807 | 2019-03-13 13:58:02 +0000 | [diff] [blame] | 2508 | The |SDEI| dispatcher requires the platform to provide the following macros |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2509 | and functions, of which some are optional, and some others mandatory. |
| 2510 | |
| 2511 | Macros |
| 2512 | ...... |
| 2513 | |
| 2514 | Macro: PLAT_SDEI_NORMAL_PRI [mandatory] |
| 2515 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 2516 | |
| 2517 | This macro must be defined to the EL3 exception priority level associated with |
Paul Beesley | 606d807 | 2019-03-13 13:58:02 +0000 | [diff] [blame] | 2518 | Normal |SDEI| events on the platform. This must have a higher value |
| 2519 | (therefore of lower priority) than ``PLAT_SDEI_CRITICAL_PRI``. |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2520 | |
| 2521 | Macro: PLAT_SDEI_CRITICAL_PRI [mandatory] |
| 2522 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 2523 | |
| 2524 | This macro must be defined to the EL3 exception priority level associated with |
Paul Beesley | 606d807 | 2019-03-13 13:58:02 +0000 | [diff] [blame] | 2525 | Critical |SDEI| events on the platform. This must have a lower value |
| 2526 | (therefore of higher priority) than ``PLAT_SDEI_NORMAL_PRI``. |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2527 | |
Paul Beesley | 606d807 | 2019-03-13 13:58:02 +0000 | [diff] [blame] | 2528 | **Note**: |SDEI| exception priorities must be the lowest among Secure |
| 2529 | priorities. Among the |SDEI| exceptions, Critical |SDEI| priority must |
| 2530 | be higher than Normal |SDEI| priority. |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2531 | |
| 2532 | Functions |
| 2533 | ......... |
| 2534 | |
Sandrine Bailleux | 95db98b | 2020-05-15 12:05:51 +0200 | [diff] [blame] | 2535 | Function: int plat_sdei_validate_entry_point() [optional] |
| 2536 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2537 | |
| 2538 | :: |
| 2539 | |
Sandrine Bailleux | 95db98b | 2020-05-15 12:05:51 +0200 | [diff] [blame] | 2540 | Argument: uintptr_t ep, unsigned int client_mode |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2541 | Return: int |
| 2542 | |
Sandrine Bailleux | 95db98b | 2020-05-15 12:05:51 +0200 | [diff] [blame] | 2543 | This function validates the entry point address of the event handler provided by |
| 2544 | the client for both event registration and *Complete and Resume* |SDEI| calls. |
| 2545 | The function ensures that the address is valid in the client translation regime. |
| 2546 | |
| 2547 | The second argument is the exception level that the client is executing in. It |
| 2548 | can be Non-Secure EL1 or Non-Secure EL2. |
| 2549 | |
| 2550 | The function must return ``0`` for successful validation, or ``-1`` upon failure. |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2551 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2552 | The default implementation always returns ``0``. On Arm platforms, this function |
Sandrine Bailleux | 95db98b | 2020-05-15 12:05:51 +0200 | [diff] [blame] | 2553 | translates the entry point address within the client translation regime and |
| 2554 | further ensures that the resulting physical address is located in Non-secure |
| 2555 | DRAM. |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2556 | |
| 2557 | Function: void plat_sdei_handle_masked_trigger(uint64_t mpidr, unsigned int intr) [optional] |
| 2558 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 2559 | |
| 2560 | :: |
| 2561 | |
| 2562 | Argument: uint64_t |
| 2563 | Argument: unsigned int |
| 2564 | Return: void |
| 2565 | |
Paul Beesley | 606d807 | 2019-03-13 13:58:02 +0000 | [diff] [blame] | 2566 | |SDEI| specification requires that a PE comes out of reset with the events |
| 2567 | masked. The client therefore is expected to call ``PE_UNMASK`` to unmask |
| 2568 | |SDEI| events on the PE. No |SDEI| events can be dispatched until such |
| 2569 | time. |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2570 | |
Paul Beesley | 606d807 | 2019-03-13 13:58:02 +0000 | [diff] [blame] | 2571 | Should a PE receive an interrupt that was bound to an |SDEI| event while the |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 2572 | events are masked on the PE, the dispatcher implementation invokes the function |
| 2573 | ``plat_sdei_handle_masked_trigger``. The MPIDR of the PE that received the |
| 2574 | interrupt and the interrupt ID are passed as parameters. |
| 2575 | |
| 2576 | The default implementation only prints out a warning message. |
| 2577 | |
Jimmy Brisson | 26c5b5c | 2020-06-22 14:18:42 -0500 | [diff] [blame] | 2578 | .. _porting_guide_trng_requirements: |
| 2579 | |
| 2580 | TRNG porting requirements |
| 2581 | ~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 2582 | |
| 2583 | The |TRNG| backend requires the platform to provide the following values |
| 2584 | and mandatory functions. |
| 2585 | |
| 2586 | Values |
| 2587 | ...... |
| 2588 | |
| 2589 | value: uuid_t plat_trng_uuid [mandatory] |
| 2590 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 2591 | |
| 2592 | This value must be defined to the UUID of the TRNG backend that is specific to |
Jayanth Dodderi Chidanand | 7c7faff | 2022-10-11 17:16:07 +0100 | [diff] [blame] | 2593 | the hardware after ``plat_entropy_setup`` function is called. This value must |
Jimmy Brisson | 26c5b5c | 2020-06-22 14:18:42 -0500 | [diff] [blame] | 2594 | conform to the SMCCC calling convention; The most significant 32 bits of the |
| 2595 | UUID must not equal ``0xffffffff`` or the signed integer ``-1`` as this value in |
| 2596 | w0 indicates failure to get a TRNG source. |
| 2597 | |
| 2598 | Functions |
| 2599 | ......... |
| 2600 | |
| 2601 | Function: void plat_entropy_setup(void) [mandatory] |
| 2602 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 2603 | |
| 2604 | :: |
| 2605 | |
| 2606 | Argument: none |
| 2607 | Return: none |
| 2608 | |
| 2609 | This function is expected to do platform-specific initialization of any TRNG |
| 2610 | hardware. This may include generating a UUID from a hardware-specific seed. |
| 2611 | |
| 2612 | Function: bool plat_get_entropy(uint64_t \*out) [mandatory] |
| 2613 | ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
| 2614 | |
| 2615 | :: |
| 2616 | |
| 2617 | Argument: uint64_t * |
| 2618 | Return: bool |
| 2619 | Out : when the return value is true, the entropy has been written into the |
| 2620 | storage pointed to |
| 2621 | |
| 2622 | This function writes entropy into storage provided by the caller. If no entropy |
| 2623 | is available, it must return false and the storage must not be written. |
| 2624 | |
Boyan Karatotev | 907d38b | 2022-11-22 12:01:09 +0000 | [diff] [blame] | 2625 | .. _psci_in_bl31: |
| 2626 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2627 | Power State Coordination Interface (in BL31) |
| 2628 | -------------------------------------------- |
| 2629 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2630 | The TF-A implementation of the PSCI API is based around the concept of a |
| 2631 | *power domain*. A *power domain* is a CPU or a logical group of CPUs which |
| 2632 | share some state on which power management operations can be performed as |
| 2633 | specified by `PSCI`_. Each CPU in the system is assigned a cpu index which is |
| 2634 | a unique number between ``0`` and ``PLATFORM_CORE_COUNT - 1``. The |
| 2635 | *power domains* are arranged in a hierarchical tree structure and each |
| 2636 | *power domain* can be identified in a system by the cpu index of any CPU that |
| 2637 | is part of that domain and a *power domain level*. A processing element (for |
| 2638 | example, a CPU) is at level 0. If the *power domain* node above a CPU is a |
| 2639 | logical grouping of CPUs that share some state, then level 1 is that group of |
| 2640 | CPUs (for example, a cluster), and level 2 is a group of clusters (for |
| 2641 | example, the system). More details on the power domain topology and its |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 2642 | organization can be found in :ref:`PSCI Power Domain Tree Structure`. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2643 | |
| 2644 | BL31's platform initialization code exports a pointer to the platform-specific |
| 2645 | power management operations required for the PSCI implementation to function |
| 2646 | correctly. This information is populated in the ``plat_psci_ops`` structure. The |
| 2647 | PSCI implementation calls members of the ``plat_psci_ops`` structure for performing |
| 2648 | power management operations on the power domains. For example, the target |
| 2649 | CPU is specified by its ``MPIDR`` in a PSCI ``CPU_ON`` call. The ``pwr_domain_on()`` |
| 2650 | handler (if present) is called for the CPU power domain. |
| 2651 | |
| 2652 | The ``power-state`` parameter of a PSCI ``CPU_SUSPEND`` call can be used to |
| 2653 | describe composite power states specific to a platform. The PSCI implementation |
Antonio Nino Diaz | 56b68ad | 2019-02-28 13:35:21 +0000 | [diff] [blame] | 2654 | defines a generic representation of the power-state parameter, which is an |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2655 | array of local power states where each index corresponds to a power domain |
| 2656 | level. Each entry contains the local power state the power domain at that power |
| 2657 | level could enter. It depends on the ``validate_power_state()`` handler to |
| 2658 | convert the power-state parameter (possibly encoding a composite power state) |
| 2659 | passed in a PSCI ``CPU_SUSPEND`` call to this representation. |
| 2660 | |
| 2661 | The following functions form part of platform port of PSCI functionality. |
| 2662 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2663 | Function : plat_psci_stat_accounting_start() [optional] |
| 2664 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2665 | |
| 2666 | :: |
| 2667 | |
| 2668 | Argument : const psci_power_state_t * |
| 2669 | Return : void |
| 2670 | |
| 2671 | This is an optional hook that platforms can implement for residency statistics |
| 2672 | accounting before entering a low power state. The ``pwr_domain_state`` field of |
| 2673 | ``state_info`` (first argument) can be inspected if stat accounting is done |
| 2674 | differently at CPU level versus higher levels. As an example, if the element at |
| 2675 | index 0 (CPU power level) in the ``pwr_domain_state`` array indicates a power down |
| 2676 | state, special hardware logic may be programmed in order to keep track of the |
| 2677 | residency statistics. For higher levels (array indices > 0), the residency |
| 2678 | statistics could be tracked in software using PMF. If ``ENABLE_PMF`` is set, the |
| 2679 | default implementation will use PMF to capture timestamps. |
| 2680 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2681 | Function : plat_psci_stat_accounting_stop() [optional] |
| 2682 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2683 | |
| 2684 | :: |
| 2685 | |
| 2686 | Argument : const psci_power_state_t * |
| 2687 | Return : void |
| 2688 | |
| 2689 | This is an optional hook that platforms can implement for residency statistics |
| 2690 | accounting after exiting from a low power state. The ``pwr_domain_state`` field |
| 2691 | of ``state_info`` (first argument) can be inspected if stat accounting is done |
| 2692 | differently at CPU level versus higher levels. As an example, if the element at |
| 2693 | index 0 (CPU power level) in the ``pwr_domain_state`` array indicates a power down |
| 2694 | state, special hardware logic may be programmed in order to keep track of the |
| 2695 | residency statistics. For higher levels (array indices > 0), the residency |
| 2696 | statistics could be tracked in software using PMF. If ``ENABLE_PMF`` is set, the |
| 2697 | default implementation will use PMF to capture timestamps. |
| 2698 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2699 | Function : plat_psci_stat_get_residency() [optional] |
| 2700 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2701 | |
| 2702 | :: |
| 2703 | |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 2704 | Argument : unsigned int, const psci_power_state_t *, unsigned int |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2705 | Return : u_register_t |
| 2706 | |
| 2707 | This is an optional interface that is is invoked after resuming from a low power |
| 2708 | state and provides the time spent resident in that low power state by the power |
| 2709 | domain at a particular power domain level. When a CPU wakes up from suspend, |
| 2710 | all its parent power domain levels are also woken up. The generic PSCI code |
| 2711 | invokes this function for each parent power domain that is resumed and it |
| 2712 | identified by the ``lvl`` (first argument) parameter. The ``state_info`` (second |
| 2713 | argument) describes the low power state that the power domain has resumed from. |
| 2714 | The current CPU is the first CPU in the power domain to resume from the low |
| 2715 | power state and the ``last_cpu_idx`` (third parameter) is the index of the last |
| 2716 | CPU in the power domain to suspend and may be needed to calculate the residency |
| 2717 | for that power domain. |
| 2718 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2719 | Function : plat_get_target_pwr_state() [optional] |
| 2720 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2721 | |
| 2722 | :: |
| 2723 | |
| 2724 | Argument : unsigned int, const plat_local_state_t *, unsigned int |
| 2725 | Return : plat_local_state_t |
| 2726 | |
| 2727 | The PSCI generic code uses this function to let the platform participate in |
| 2728 | state coordination during a power management operation. The function is passed |
| 2729 | a pointer to an array of platform specific local power state ``states`` (second |
| 2730 | argument) which contains the requested power state for each CPU at a particular |
| 2731 | power domain level ``lvl`` (first argument) within the power domain. The function |
| 2732 | is expected to traverse this array of upto ``ncpus`` (third argument) and return |
| 2733 | a coordinated target power state by the comparing all the requested power |
| 2734 | states. The target power state should not be deeper than any of the requested |
| 2735 | power states. |
| 2736 | |
| 2737 | A weak definition of this API is provided by default wherein it assumes |
| 2738 | that the platform assigns a local state value in order of increasing depth |
| 2739 | of the power state i.e. for two power states X & Y, if X < Y |
| 2740 | then X represents a shallower power state than Y. As a result, the |
| 2741 | coordinated target local power state for a power domain will be the minimum |
| 2742 | of the requested local power state values. |
| 2743 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2744 | Function : plat_get_power_domain_tree_desc() [mandatory] |
| 2745 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2746 | |
| 2747 | :: |
| 2748 | |
| 2749 | Argument : void |
| 2750 | Return : const unsigned char * |
| 2751 | |
| 2752 | This function returns a pointer to the byte array containing the power domain |
| 2753 | topology tree description. The format and method to construct this array are |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 2754 | described in :ref:`PSCI Power Domain Tree Structure`. The BL31 PSCI |
| 2755 | initialization code requires this array to be described by the platform, either |
| 2756 | statically or dynamically, to initialize the power domain topology tree. In case |
| 2757 | the array is populated dynamically, then plat_core_pos_by_mpidr() and |
| 2758 | plat_my_core_pos() should also be implemented suitably so that the topology tree |
| 2759 | description matches the CPU indices returned by these APIs. These APIs together |
| 2760 | form the platform interface for the PSCI topology framework. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2761 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2762 | Function : plat_setup_psci_ops() [mandatory] |
| 2763 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2764 | |
| 2765 | :: |
| 2766 | |
| 2767 | Argument : uintptr_t, const plat_psci_ops ** |
| 2768 | Return : int |
| 2769 | |
| 2770 | This function may execute with the MMU and data caches enabled if the platform |
| 2771 | port does the necessary initializations in ``bl31_plat_arch_setup()``. It is only |
| 2772 | called by the primary CPU. |
| 2773 | |
| 2774 | This function is called by PSCI initialization code. Its purpose is to let |
| 2775 | the platform layer know about the warm boot entrypoint through the |
| 2776 | ``sec_entrypoint`` (first argument) and to export handler routines for |
| 2777 | platform-specific psci power management actions by populating the passed |
| 2778 | pointer with a pointer to BL31's private ``plat_psci_ops`` structure. |
| 2779 | |
| 2780 | A description of each member of this structure is given below. Please refer to |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2781 | the Arm FVP specific implementation of these handlers in |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 2782 | ``plat/arm/board/fvp/fvp_pm.c`` as an example. For each PSCI function that the |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2783 | platform wants to support, the associated operation or operations in this |
| 2784 | structure must be provided and implemented (Refer section 4 of |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 2785 | :ref:`Firmware Design` for the PSCI API supported in TF-A). To disable a PSCI |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 2786 | function in a platform port, the operation should be removed from this |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2787 | structure instead of providing an empty implementation. |
| 2788 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2789 | plat_psci_ops.cpu_standby() |
| 2790 | ........................... |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2791 | |
| 2792 | Perform the platform-specific actions to enter the standby state for a cpu |
| 2793 | indicated by the passed argument. This provides a fast path for CPU standby |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 2794 | wherein overheads of PSCI state management and lock acquisition is avoided. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2795 | For this handler to be invoked by the PSCI ``CPU_SUSPEND`` API implementation, |
| 2796 | the suspend state type specified in the ``power-state`` parameter should be |
| 2797 | STANDBY and the target power domain level specified should be the CPU. The |
| 2798 | handler should put the CPU into a low power retention state (usually by |
| 2799 | issuing a wfi instruction) and ensure that it can be woken up from that |
| 2800 | state by a normal interrupt. The generic code expects the handler to succeed. |
| 2801 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2802 | plat_psci_ops.pwr_domain_on() |
| 2803 | ............................. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2804 | |
| 2805 | Perform the platform specific actions to power on a CPU, specified |
| 2806 | by the ``MPIDR`` (first argument). The generic code expects the platform to |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2807 | return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2808 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2809 | plat_psci_ops.pwr_domain_off() |
| 2810 | .............................. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2811 | |
| 2812 | Perform the platform specific actions to prepare to power off the calling CPU |
| 2813 | and its higher parent power domain levels as indicated by the ``target_state`` |
| 2814 | (first argument). It is called by the PSCI ``CPU_OFF`` API implementation. |
| 2815 | |
| 2816 | The ``target_state`` encodes the platform coordinated target local power states |
| 2817 | for the CPU power domain and its parent power domain levels. The handler |
| 2818 | needs to perform power management operation corresponding to the local state |
| 2819 | at each power level. |
| 2820 | |
| 2821 | For this handler, the local power state for the CPU power domain will be a |
| 2822 | power down state where as it could be either power down, retention or run state |
| 2823 | for the higher power domain levels depending on the result of state |
| 2824 | coordination. The generic code expects the handler to succeed. |
| 2825 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2826 | plat_psci_ops.pwr_domain_suspend_pwrdown_early() [optional] |
| 2827 | ........................................................... |
Varun Wadekar | ae87f4b | 2017-07-10 16:02:05 -0700 | [diff] [blame] | 2828 | |
| 2829 | This optional function may be used as a performance optimization to replace |
| 2830 | or complement pwr_domain_suspend() on some platforms. Its calling semantics |
| 2831 | are identical to pwr_domain_suspend(), except the PSCI implementation only |
| 2832 | calls this function when suspending to a power down state, and it guarantees |
| 2833 | that data caches are enabled. |
| 2834 | |
| 2835 | When HW_ASSISTED_COHERENCY = 0, the PSCI implementation disables data caches |
| 2836 | before calling pwr_domain_suspend(). If the target_state corresponds to a |
| 2837 | power down state and it is safe to perform some or all of the platform |
| 2838 | specific actions in that function with data caches enabled, it may be more |
| 2839 | efficient to move those actions to this function. When HW_ASSISTED_COHERENCY |
| 2840 | = 1, data caches remain enabled throughout, and so there is no advantage to |
| 2841 | moving platform specific actions to this function. |
| 2842 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2843 | plat_psci_ops.pwr_domain_suspend() |
| 2844 | .................................. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2845 | |
| 2846 | Perform the platform specific actions to prepare to suspend the calling |
| 2847 | CPU and its higher parent power domain levels as indicated by the |
| 2848 | ``target_state`` (first argument). It is called by the PSCI ``CPU_SUSPEND`` |
| 2849 | API implementation. |
| 2850 | |
| 2851 | The ``target_state`` has a similar meaning as described in |
| 2852 | the ``pwr_domain_off()`` operation. It encodes the platform coordinated |
| 2853 | target local power states for the CPU power domain and its parent |
| 2854 | power domain levels. The handler needs to perform power management operation |
| 2855 | corresponding to the local state at each power level. The generic code |
| 2856 | expects the handler to succeed. |
| 2857 | |
Douglas Raillard | a84996b | 2017-08-02 16:57:32 +0100 | [diff] [blame] | 2858 | The difference between turning a power domain off versus suspending it is that |
| 2859 | in the former case, the power domain is expected to re-initialize its state |
| 2860 | when it is next powered on (see ``pwr_domain_on_finish()``). In the latter |
| 2861 | case, the power domain is expected to save enough state so that it can resume |
| 2862 | execution by restoring this state when its powered on (see |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2863 | ``pwr_domain_suspend_finish()``). |
| 2864 | |
Douglas Raillard | a84996b | 2017-08-02 16:57:32 +0100 | [diff] [blame] | 2865 | When suspending a core, the platform can also choose to power off the GICv3 |
| 2866 | Redistributor and ITS through an implementation-defined sequence. To achieve |
| 2867 | this safely, the ITS context must be saved first. The architectural part is |
| 2868 | implemented by the ``gicv3_its_save_disable()`` helper, but most of the needed |
| 2869 | sequence is implementation defined and it is therefore the responsibility of |
| 2870 | the platform code to implement the necessary sequence. Then the GIC |
| 2871 | Redistributor context can be saved using the ``gicv3_rdistif_save()`` helper. |
| 2872 | Powering off the Redistributor requires the implementation to support it and it |
| 2873 | is the responsibility of the platform code to execute the right implementation |
| 2874 | defined sequence. |
| 2875 | |
| 2876 | When a system suspend is requested, the platform can also make use of the |
| 2877 | ``gicv3_distif_save()`` helper to save the context of the GIC Distributor after |
| 2878 | it has saved the context of the Redistributors and ITS of all the cores in the |
| 2879 | system. The context of the Distributor can be large and may require it to be |
| 2880 | allocated in a special area if it cannot fit in the platform's global static |
| 2881 | data, for example in DRAM. The Distributor can then be powered down using an |
| 2882 | implementation-defined sequence. |
| 2883 | |
Wing Li | 2c556f3 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 2884 | If the build option ``PSCI_OS_INIT_MODE`` is enabled, the generic code expects |
| 2885 | the platform to return PSCI_E_SUCCESS on success, or either PSCI_E_DENIED or |
| 2886 | PSCI_E_INVALID_PARAMS as appropriate for any invalid requests. |
| 2887 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2888 | plat_psci_ops.pwr_domain_pwr_down_wfi() |
| 2889 | ....................................... |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2890 | |
| 2891 | This is an optional function and, if implemented, is expected to perform |
| 2892 | platform specific actions including the ``wfi`` invocation which allows the |
| 2893 | CPU to powerdown. Since this function is invoked outside the PSCI locks, |
| 2894 | the actions performed in this hook must be local to the CPU or the platform |
| 2895 | must ensure that races between multiple CPUs cannot occur. |
| 2896 | |
| 2897 | The ``target_state`` has a similar meaning as described in the ``pwr_domain_off()`` |
| 2898 | operation and it encodes the platform coordinated target local power states for |
| 2899 | the CPU power domain and its parent power domain levels. This function must |
Boyan Karatotev | 43771f3 | 2022-10-05 13:41:56 +0100 | [diff] [blame] | 2900 | not return back to the caller (by calling wfi in an infinite loop to ensure |
| 2901 | some CPUs power down mitigations work properly). |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2902 | |
| 2903 | If this function is not implemented by the platform, PSCI generic |
| 2904 | implementation invokes ``psci_power_down_wfi()`` for power down. |
| 2905 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2906 | plat_psci_ops.pwr_domain_on_finish() |
| 2907 | .................................... |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2908 | |
| 2909 | This function is called by the PSCI implementation after the calling CPU is |
| 2910 | powered on and released from reset in response to an earlier PSCI ``CPU_ON`` call. |
| 2911 | It performs the platform-specific setup required to initialize enough state for |
| 2912 | this CPU to enter the normal world and also provide secure runtime firmware |
| 2913 | services. |
| 2914 | |
| 2915 | The ``target_state`` (first argument) is the prior state of the power domains |
| 2916 | immediately before the CPU was turned on. It indicates which power domains |
| 2917 | above the CPU might require initialization due to having previously been in |
| 2918 | low power states. The generic code expects the handler to succeed. |
| 2919 | |
Madhukar Pappireddy | 33bd514 | 2019-08-12 18:31:33 -0500 | [diff] [blame] | 2920 | plat_psci_ops.pwr_domain_on_finish_late() [optional] |
| 2921 | ........................................................... |
| 2922 | |
| 2923 | This optional function is called by the PSCI implementation after the calling |
| 2924 | CPU is fully powered on with respective data caches enabled. The calling CPU and |
| 2925 | the associated cluster are guaranteed to be participating in coherency. This |
| 2926 | function gives the flexibility to perform any platform-specific actions safely, |
| 2927 | such as initialization or modification of shared data structures, without the |
| 2928 | overhead of explicit cache maintainace operations. |
| 2929 | |
| 2930 | The ``target_state`` has a similar meaning as described in the ``pwr_domain_on_finish()`` |
| 2931 | operation. The generic code expects the handler to succeed. |
| 2932 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2933 | plat_psci_ops.pwr_domain_suspend_finish() |
| 2934 | ......................................... |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2935 | |
| 2936 | This function is called by the PSCI implementation after the calling CPU is |
| 2937 | powered on and released from reset in response to an asynchronous wakeup |
| 2938 | event, for example a timer interrupt that was programmed by the CPU during the |
| 2939 | ``CPU_SUSPEND`` call or ``SYSTEM_SUSPEND`` call. It performs the platform-specific |
| 2940 | setup required to restore the saved state for this CPU to resume execution |
| 2941 | in the normal world and also provide secure runtime firmware services. |
| 2942 | |
| 2943 | The ``target_state`` (first argument) has a similar meaning as described in |
| 2944 | the ``pwr_domain_on_finish()`` operation. The generic code expects the platform |
| 2945 | to succeed. |
| 2946 | |
Douglas Raillard | a84996b | 2017-08-02 16:57:32 +0100 | [diff] [blame] | 2947 | If the Distributor, Redistributors or ITS have been powered off as part of a |
| 2948 | suspend, their context must be restored in this function in the reverse order |
| 2949 | to how they were saved during suspend sequence. |
| 2950 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2951 | plat_psci_ops.system_off() |
| 2952 | .......................... |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2953 | |
| 2954 | This function is called by PSCI implementation in response to a ``SYSTEM_OFF`` |
| 2955 | call. It performs the platform-specific system poweroff sequence after |
| 2956 | notifying the Secure Payload Dispatcher. |
| 2957 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2958 | plat_psci_ops.system_reset() |
| 2959 | ............................ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2960 | |
| 2961 | This function is called by PSCI implementation in response to a ``SYSTEM_RESET`` |
| 2962 | call. It performs the platform-specific system reset sequence after |
| 2963 | notifying the Secure Payload Dispatcher. |
| 2964 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2965 | plat_psci_ops.validate_power_state() |
| 2966 | .................................... |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2967 | |
| 2968 | This function is called by the PSCI implementation during the ``CPU_SUSPEND`` |
| 2969 | call to validate the ``power_state`` parameter of the PSCI API and if valid, |
| 2970 | populate it in ``req_state`` (second argument) array as power domain level |
| 2971 | specific local states. If the ``power_state`` is invalid, the platform must |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2972 | return PSCI_E_INVALID_PARAMS as error, which is propagated back to the |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2973 | normal world PSCI client. |
| 2974 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2975 | plat_psci_ops.validate_ns_entrypoint() |
| 2976 | ...................................... |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2977 | |
| 2978 | This function is called by the PSCI implementation during the ``CPU_SUSPEND``, |
| 2979 | ``SYSTEM_SUSPEND`` and ``CPU_ON`` calls to validate the non-secure ``entry_point`` |
| 2980 | parameter passed by the normal world. If the ``entry_point`` is invalid, |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2981 | the platform must return PSCI_E_INVALID_ADDRESS as error, which is |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2982 | propagated back to the normal world PSCI client. |
| 2983 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2984 | plat_psci_ops.get_sys_suspend_power_state() |
| 2985 | ........................................... |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2986 | |
| 2987 | This function is called by the PSCI implementation during the ``SYSTEM_SUSPEND`` |
| 2988 | call to get the ``req_state`` parameter from platform which encodes the power |
| 2989 | domain level specific local states to suspend to system affinity level. The |
| 2990 | ``req_state`` will be utilized to do the PSCI state coordination and |
| 2991 | ``pwr_domain_suspend()`` will be invoked with the coordinated target state to |
| 2992 | enter system suspend. |
| 2993 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 2994 | plat_psci_ops.get_pwr_lvl_state_idx() |
| 2995 | ..................................... |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 2996 | |
| 2997 | This is an optional function and, if implemented, is invoked by the PSCI |
| 2998 | implementation to convert the ``local_state`` (first argument) at a specified |
| 2999 | ``pwr_lvl`` (second argument) to an index between 0 and |
| 3000 | ``PLAT_MAX_PWR_LVL_STATES`` - 1. This function is only needed if the platform |
| 3001 | supports more than two local power states at each power domain level, that is |
| 3002 | ``PLAT_MAX_PWR_LVL_STATES`` is greater than 2, and needs to account for these |
| 3003 | local power states. |
| 3004 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3005 | plat_psci_ops.translate_power_state_by_mpidr() |
| 3006 | .............................................. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3007 | |
| 3008 | This is an optional function and, if implemented, verifies the ``power_state`` |
| 3009 | (second argument) parameter of the PSCI API corresponding to a target power |
| 3010 | domain. The target power domain is identified by using both ``MPIDR`` (first |
| 3011 | argument) and the power domain level encoded in ``power_state``. The power domain |
| 3012 | level specific local states are to be extracted from ``power_state`` and be |
| 3013 | populated in the ``output_state`` (third argument) array. The functionality |
| 3014 | is similar to the ``validate_power_state`` function described above and is |
| 3015 | envisaged to be used in case the validity of ``power_state`` depend on the |
| 3016 | targeted power domain. If the ``power_state`` is invalid for the targeted power |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3017 | domain, the platform must return PSCI_E_INVALID_PARAMS as error. If this |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3018 | function is not implemented, then the generic implementation relies on |
| 3019 | ``validate_power_state`` function to translate the ``power_state``. |
| 3020 | |
| 3021 | This function can also be used in case the platform wants to support local |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3022 | power state encoding for ``power_state`` parameter of PSCI_STAT_COUNT/RESIDENCY |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3023 | APIs as described in Section 5.18 of `PSCI`_. |
| 3024 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3025 | plat_psci_ops.get_node_hw_state() |
| 3026 | ................................. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3027 | |
| 3028 | This is an optional function. If implemented this function is intended to return |
| 3029 | the power state of a node (identified by the first parameter, the ``MPIDR``) in |
| 3030 | the power domain topology (identified by the second parameter, ``power_level``), |
| 3031 | as retrieved from a power controller or equivalent component on the platform. |
| 3032 | Upon successful completion, the implementation must map and return the final |
| 3033 | status among ``HW_ON``, ``HW_OFF`` or ``HW_STANDBY``. Upon encountering failures, it |
| 3034 | must return either ``PSCI_E_INVALID_PARAMS`` or ``PSCI_E_NOT_SUPPORTED`` as |
| 3035 | appropriate. |
| 3036 | |
| 3037 | Implementations are not expected to handle ``power_levels`` greater than |
| 3038 | ``PLAT_MAX_PWR_LVL``. |
| 3039 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3040 | plat_psci_ops.system_reset2() |
| 3041 | ............................. |
Roberto Vargas | d963e3e | 2017-09-12 10:28:35 +0100 | [diff] [blame] | 3042 | |
| 3043 | This is an optional function. If implemented this function is |
| 3044 | called during the ``SYSTEM_RESET2`` call to perform a reset |
| 3045 | based on the first parameter ``reset_type`` as specified in |
| 3046 | `PSCI`_. The parameter ``cookie`` can be used to pass additional |
| 3047 | reset information. If the ``reset_type`` is not supported, the |
| 3048 | function must return ``PSCI_E_NOT_SUPPORTED``. For architectural |
| 3049 | resets, all failures must return ``PSCI_E_INVALID_PARAMETERS`` |
| 3050 | and vendor reset can return other PSCI error codes as defined |
| 3051 | in `PSCI`_. On success this function will not return. |
| 3052 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3053 | plat_psci_ops.write_mem_protect() |
| 3054 | ................................. |
Roberto Vargas | d963e3e | 2017-09-12 10:28:35 +0100 | [diff] [blame] | 3055 | |
| 3056 | This is an optional function. If implemented it enables or disables the |
| 3057 | ``MEM_PROTECT`` functionality based on the value of ``val``. |
| 3058 | A non-zero value enables ``MEM_PROTECT`` and a value of zero |
| 3059 | disables it. Upon encountering failures it must return a negative value |
| 3060 | and on success it must return 0. |
| 3061 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3062 | plat_psci_ops.read_mem_protect() |
| 3063 | ................................ |
Roberto Vargas | d963e3e | 2017-09-12 10:28:35 +0100 | [diff] [blame] | 3064 | |
| 3065 | This is an optional function. If implemented it returns the current |
| 3066 | state of ``MEM_PROTECT`` via the ``val`` parameter. Upon encountering |
| 3067 | failures it must return a negative value and on success it must |
| 3068 | return 0. |
| 3069 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3070 | plat_psci_ops.mem_protect_chk() |
| 3071 | ............................... |
Roberto Vargas | d963e3e | 2017-09-12 10:28:35 +0100 | [diff] [blame] | 3072 | |
| 3073 | This is an optional function. If implemented it checks if a memory |
| 3074 | region defined by a base address ``base`` and with a size of ``length`` |
| 3075 | bytes is protected by ``MEM_PROTECT``. If the region is protected |
| 3076 | then it must return 0, otherwise it must return a negative number. |
| 3077 | |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 3078 | .. _porting_guide_imf_in_bl31: |
| 3079 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3080 | Interrupt Management framework (in BL31) |
| 3081 | ---------------------------------------- |
| 3082 | |
| 3083 | BL31 implements an Interrupt Management Framework (IMF) to manage interrupts |
| 3084 | generated in either security state and targeted to EL1 or EL2 in the non-secure |
| 3085 | state or EL3/S-EL1 in the secure state. The design of this framework is |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 3086 | described in the :ref:`Interrupt Management Framework` |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3087 | |
| 3088 | A platform should export the following APIs to support the IMF. The following |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 3089 | text briefly describes each API and its implementation in Arm standard |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3090 | platforms. The API implementation depends upon the type of interrupt controller |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3091 | present in the platform. Arm standard platform layer supports both |
| 3092 | `Arm Generic Interrupt Controller version 2.0 (GICv2)`_ |
| 3093 | and `3.0 (GICv3)`_. Juno builds the Arm platform layer to use GICv2 and the |
| 3094 | FVP can be configured to use either GICv2 or GICv3 depending on the build flag |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 3095 | ``FVP_USE_GIC_DRIVER`` (See :ref:`build_options_arm_fvp_platform` for more |
| 3096 | details). |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3097 | |
Madhukar Pappireddy | 86350ae | 2020-07-29 09:37:25 -0500 | [diff] [blame] | 3098 | See also: :ref:`Interrupt Controller Abstraction APIs<Platform Interrupt Controller API>`. |
Jeenu Viswambharan | b1e957e | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 3099 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3100 | Function : plat_interrupt_type_to_line() [mandatory] |
| 3101 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3102 | |
| 3103 | :: |
| 3104 | |
| 3105 | Argument : uint32_t, uint32_t |
| 3106 | Return : uint32_t |
| 3107 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3108 | The Arm processor signals an interrupt exception either through the IRQ or FIQ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3109 | interrupt line. The specific line that is signaled depends on how the interrupt |
| 3110 | controller (IC) reports different interrupt types from an execution context in |
| 3111 | either security state. The IMF uses this API to determine which interrupt line |
| 3112 | the platform IC uses to signal each type of interrupt supported by the framework |
| 3113 | from a given security state. This API must be invoked at EL3. |
| 3114 | |
| 3115 | The first parameter will be one of the ``INTR_TYPE_*`` values (see |
Paul Beesley | f864067 | 2019-04-12 14:19:42 +0100 | [diff] [blame] | 3116 | :ref:`Interrupt Management Framework`) indicating the target type of the |
| 3117 | interrupt, the second parameter is the security state of the originating |
| 3118 | execution context. The return result is the bit position in the ``SCR_EL3`` |
| 3119 | register of the respective interrupt trap: IRQ=1, FIQ=2. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3120 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3121 | In the case of Arm standard platforms using GICv2, S-EL1 interrupts are |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3122 | configured as FIQs and Non-secure interrupts as IRQs from either security |
| 3123 | state. |
| 3124 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3125 | In the case of Arm standard platforms using GICv3, the interrupt line to be |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3126 | configured depends on the security state of the execution context when the |
| 3127 | interrupt is signalled and are as follows: |
| 3128 | |
| 3129 | - The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in |
| 3130 | NS-EL0/1/2 context. |
| 3131 | - The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ |
| 3132 | in the NS-EL0/1/2 context. |
| 3133 | - The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2 |
| 3134 | context. |
| 3135 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3136 | Function : plat_ic_get_pending_interrupt_type() [mandatory] |
| 3137 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3138 | |
| 3139 | :: |
| 3140 | |
| 3141 | Argument : void |
| 3142 | Return : uint32_t |
| 3143 | |
| 3144 | This API returns the type of the highest priority pending interrupt at the |
| 3145 | platform IC. The IMF uses the interrupt type to retrieve the corresponding |
| 3146 | handler function. ``INTR_TYPE_INVAL`` is returned when there is no interrupt |
| 3147 | pending. The valid interrupt types that can be returned are ``INTR_TYPE_EL3``, |
| 3148 | ``INTR_TYPE_S_EL1`` and ``INTR_TYPE_NS``. This API must be invoked at EL3. |
| 3149 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3150 | In the case of Arm standard platforms using GICv2, the *Highest Priority |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3151 | Pending Interrupt Register* (``GICC_HPPIR``) is read to determine the id of |
| 3152 | the pending interrupt. The type of interrupt depends upon the id value as |
| 3153 | follows. |
| 3154 | |
| 3155 | #. id < 1022 is reported as a S-EL1 interrupt |
| 3156 | #. id = 1022 is reported as a Non-secure interrupt. |
| 3157 | #. id = 1023 is reported as an invalid interrupt type. |
| 3158 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3159 | In the case of Arm standard platforms using GICv3, the system register |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3160 | ``ICC_HPPIR0_EL1``, *Highest Priority Pending group 0 Interrupt Register*, |
| 3161 | is read to determine the id of the pending interrupt. The type of interrupt |
| 3162 | depends upon the id value as follows. |
| 3163 | |
| 3164 | #. id = ``PENDING_G1S_INTID`` (1020) is reported as a S-EL1 interrupt |
| 3165 | #. id = ``PENDING_G1NS_INTID`` (1021) is reported as a Non-secure interrupt. |
| 3166 | #. id = ``GIC_SPURIOUS_INTERRUPT`` (1023) is reported as an invalid interrupt type. |
| 3167 | #. All other interrupt id's are reported as EL3 interrupt. |
| 3168 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3169 | Function : plat_ic_get_pending_interrupt_id() [mandatory] |
| 3170 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3171 | |
| 3172 | :: |
| 3173 | |
| 3174 | Argument : void |
| 3175 | Return : uint32_t |
| 3176 | |
| 3177 | This API returns the id of the highest priority pending interrupt at the |
| 3178 | platform IC. ``INTR_ID_UNAVAILABLE`` is returned when there is no interrupt |
| 3179 | pending. |
| 3180 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3181 | In the case of Arm standard platforms using GICv2, the *Highest Priority |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3182 | Pending Interrupt Register* (``GICC_HPPIR``) is read to determine the id of the |
| 3183 | pending interrupt. The id that is returned by API depends upon the value of |
| 3184 | the id read from the interrupt controller as follows. |
| 3185 | |
| 3186 | #. id < 1022. id is returned as is. |
| 3187 | #. id = 1022. The *Aliased Highest Priority Pending Interrupt Register* |
| 3188 | (``GICC_AHPPIR``) is read to determine the id of the non-secure interrupt. |
| 3189 | This id is returned by the API. |
| 3190 | #. id = 1023. ``INTR_ID_UNAVAILABLE`` is returned. |
| 3191 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3192 | In the case of Arm standard platforms using GICv3, if the API is invoked from |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3193 | EL3, the system register ``ICC_HPPIR0_EL1``, *Highest Priority Pending Interrupt |
| 3194 | group 0 Register*, is read to determine the id of the pending interrupt. The id |
| 3195 | that is returned by API depends upon the value of the id read from the |
| 3196 | interrupt controller as follows. |
| 3197 | |
| 3198 | #. id < ``PENDING_G1S_INTID`` (1020). id is returned as is. |
| 3199 | #. id = ``PENDING_G1S_INTID`` (1020) or ``PENDING_G1NS_INTID`` (1021). The system |
| 3200 | register ``ICC_HPPIR1_EL1``, *Highest Priority Pending Interrupt group 1 |
| 3201 | Register* is read to determine the id of the group 1 interrupt. This id |
| 3202 | is returned by the API as long as it is a valid interrupt id |
| 3203 | #. If the id is any of the special interrupt identifiers, |
| 3204 | ``INTR_ID_UNAVAILABLE`` is returned. |
| 3205 | |
| 3206 | When the API invoked from S-EL1 for GICv3 systems, the id read from system |
| 3207 | register ``ICC_HPPIR1_EL1``, *Highest Priority Pending group 1 Interrupt |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3208 | Register*, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3209 | ``INTR_ID_UNAVAILABLE`` is returned. |
| 3210 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3211 | Function : plat_ic_acknowledge_interrupt() [mandatory] |
| 3212 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3213 | |
| 3214 | :: |
| 3215 | |
| 3216 | Argument : void |
| 3217 | Return : uint32_t |
| 3218 | |
| 3219 | This API is used by the CPU to indicate to the platform IC that processing of |
Jeenu Viswambharan | 055af4b | 2017-10-24 15:13:59 +0100 | [diff] [blame] | 3220 | the highest pending interrupt has begun. It should return the raw, unmodified |
| 3221 | value obtained from the interrupt controller when acknowledging an interrupt. |
| 3222 | The actual interrupt number shall be extracted from this raw value using the API |
Madhukar Pappireddy | 86350ae | 2020-07-29 09:37:25 -0500 | [diff] [blame] | 3223 | `plat_ic_get_interrupt_id()<plat_ic_get_interrupt_id>`. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3224 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3225 | This function in Arm standard platforms using GICv2, reads the *Interrupt |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3226 | Acknowledge Register* (``GICC_IAR``). This changes the state of the highest |
| 3227 | priority pending interrupt from pending to active in the interrupt controller. |
Jeenu Viswambharan | 055af4b | 2017-10-24 15:13:59 +0100 | [diff] [blame] | 3228 | It returns the value read from the ``GICC_IAR``, unmodified. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3229 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3230 | In the case of Arm standard platforms using GICv3, if the API is invoked |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3231 | from EL3, the function reads the system register ``ICC_IAR0_EL1``, *Interrupt |
| 3232 | Acknowledge Register group 0*. If the API is invoked from S-EL1, the function |
| 3233 | reads the system register ``ICC_IAR1_EL1``, *Interrupt Acknowledge Register |
| 3234 | group 1*. The read changes the state of the highest pending interrupt from |
| 3235 | pending to active in the interrupt controller. The value read is returned |
Jeenu Viswambharan | 055af4b | 2017-10-24 15:13:59 +0100 | [diff] [blame] | 3236 | unmodified. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3237 | |
| 3238 | The TSP uses this API to start processing of the secure physical timer |
| 3239 | interrupt. |
| 3240 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3241 | Function : plat_ic_end_of_interrupt() [mandatory] |
| 3242 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3243 | |
| 3244 | :: |
| 3245 | |
| 3246 | Argument : uint32_t |
| 3247 | Return : void |
| 3248 | |
| 3249 | This API is used by the CPU to indicate to the platform IC that processing of |
| 3250 | the interrupt corresponding to the id (passed as the parameter) has |
| 3251 | finished. The id should be the same as the id returned by the |
| 3252 | ``plat_ic_acknowledge_interrupt()`` API. |
| 3253 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3254 | Arm standard platforms write the id to the *End of Interrupt Register* |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3255 | (``GICC_EOIR``) in case of GICv2, and to ``ICC_EOIR0_EL1`` or ``ICC_EOIR1_EL1`` |
| 3256 | system register in case of GICv3 depending on where the API is invoked from, |
| 3257 | EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt |
| 3258 | controller. |
| 3259 | |
| 3260 | The TSP uses this API to finish processing of the secure physical timer |
| 3261 | interrupt. |
| 3262 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3263 | Function : plat_ic_get_interrupt_type() [mandatory] |
| 3264 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3265 | |
| 3266 | :: |
| 3267 | |
| 3268 | Argument : uint32_t |
| 3269 | Return : uint32_t |
| 3270 | |
| 3271 | This API returns the type of the interrupt id passed as the parameter. |
| 3272 | ``INTR_TYPE_INVAL`` is returned if the id is invalid. If the id is valid, a valid |
| 3273 | interrupt type (one of ``INTR_TYPE_EL3``, ``INTR_TYPE_S_EL1`` and ``INTR_TYPE_NS``) is |
| 3274 | returned depending upon how the interrupt has been configured by the platform |
| 3275 | IC. This API must be invoked at EL3. |
| 3276 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3277 | Arm standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3278 | and Non-secure interrupts as Group1 interrupts. It reads the group value |
| 3279 | corresponding to the interrupt id from the relevant *Interrupt Group Register* |
| 3280 | (``GICD_IGROUPRn``). It uses the group value to determine the type of interrupt. |
| 3281 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3282 | In the case of Arm standard platforms using GICv3, both the *Interrupt Group |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3283 | Register* (``GICD_IGROUPRn``) and *Interrupt Group Modifier Register* |
| 3284 | (``GICD_IGRPMODRn``) is read to figure out whether the interrupt is configured |
| 3285 | as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt. |
| 3286 | |
Manish Pandey | 3161fa5 | 2022-11-02 16:30:09 +0000 | [diff] [blame] | 3287 | Common helper functions |
| 3288 | ----------------------- |
Govindraj Raja | b6709b0 | 2023-02-21 17:43:55 +0000 | [diff] [blame] | 3289 | Function : elx_panic() |
| 3290 | ~~~~~~~~~~~~~~~~~~~~~~ |
Manish Pandey | 3161fa5 | 2022-11-02 16:30:09 +0000 | [diff] [blame] | 3291 | |
Govindraj Raja | b6709b0 | 2023-02-21 17:43:55 +0000 | [diff] [blame] | 3292 | :: |
| 3293 | |
| 3294 | Argument : void |
| 3295 | Return : void |
| 3296 | |
| 3297 | This API is called from assembly files when reporting a critical failure |
| 3298 | that has occured in lower EL and is been trapped in EL3. This call |
| 3299 | **must not** return. |
Manish Pandey | 3161fa5 | 2022-11-02 16:30:09 +0000 | [diff] [blame] | 3300 | |
Govindraj Raja | a796b1b | 2023-01-16 17:35:07 +0000 | [diff] [blame] | 3301 | Function : el3_panic() |
| 3302 | ~~~~~~~~~~~~~~~~~~~~~~ |
Manish Pandey | 3161fa5 | 2022-11-02 16:30:09 +0000 | [diff] [blame] | 3303 | |
| 3304 | :: |
| 3305 | |
| 3306 | Argument : void |
| 3307 | Return : void |
| 3308 | |
| 3309 | This API is called from assembly files when encountering a critical failure that |
Govindraj Raja | a796b1b | 2023-01-16 17:35:07 +0000 | [diff] [blame] | 3310 | cannot be recovered from. This function assumes that it is invoked from a C |
| 3311 | runtime environment i.e. valid stack exists. This call **must not** return. |
Manish Pandey | 3161fa5 | 2022-11-02 16:30:09 +0000 | [diff] [blame] | 3312 | |
| 3313 | Function : panic() |
| 3314 | ~~~~~~~~~~~~~~~~~~ |
| 3315 | |
| 3316 | :: |
| 3317 | |
| 3318 | Argument : void |
| 3319 | Return : void |
| 3320 | |
| 3321 | This API called from C files when encountering a critical failure that cannot |
| 3322 | be recovered from. This function in turn prints backtrace (if enabled) and calls |
Govindraj Raja | a796b1b | 2023-01-16 17:35:07 +0000 | [diff] [blame] | 3323 | el3_panic(). This call **must not** return. |
Manish Pandey | 3161fa5 | 2022-11-02 16:30:09 +0000 | [diff] [blame] | 3324 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3325 | Crash Reporting mechanism (in BL31) |
| 3326 | ----------------------------------- |
| 3327 | |
| 3328 | BL31 implements a crash reporting mechanism which prints the various registers |
Antonio Nino Diaz | 4bac045 | 2018-10-16 14:32:34 +0100 | [diff] [blame] | 3329 | of the CPU to enable quick crash analysis and debugging. This mechanism relies |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 3330 | on the platform implementing ``plat_crash_console_init``, |
Antonio Nino Diaz | 4bac045 | 2018-10-16 14:32:34 +0100 | [diff] [blame] | 3331 | ``plat_crash_console_putc`` and ``plat_crash_console_flush``. |
| 3332 | |
| 3333 | The file ``plat/common/aarch64/crash_console_helpers.S`` contains sample |
| 3334 | implementation of all of them. Platforms may include this file to their |
| 3335 | makefiles in order to benefit from them. By default, they will cause the crash |
Julius Werner | aae9bb1 | 2017-09-18 16:49:48 -0700 | [diff] [blame] | 3336 | output to be routed over the normal console infrastructure and get printed on |
| 3337 | consoles configured to output in crash state. ``console_set_scope()`` can be |
| 3338 | used to control whether a console is used for crash output. |
Paul Beesley | ba3ed40 | 2019-03-13 16:20:44 +0000 | [diff] [blame] | 3339 | |
| 3340 | .. note:: |
| 3341 | Platforms are responsible for making sure that they only mark consoles for |
| 3342 | use in the crash scope that are able to support this, i.e. that are written |
| 3343 | in assembly and conform with the register clobber rules for putc() |
| 3344 | (x0-x2, x16-x17) and flush() (x0-x3, x16-x17) crash callbacks. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3345 | |
Julius Werner | aae9bb1 | 2017-09-18 16:49:48 -0700 | [diff] [blame] | 3346 | In some cases (such as debugging very early crashes that happen before the |
| 3347 | normal boot console can be set up), platforms may want to control crash output |
Julius Werner | 1338c9c | 2018-11-19 14:25:55 -0800 | [diff] [blame] | 3348 | more explicitly. These platforms may instead provide custom implementations for |
| 3349 | these. They are executed outside of a C environment and without a stack. Many |
| 3350 | console drivers provide functions named ``console_xxx_core_init/putc/flush`` |
| 3351 | that are designed to be used by these functions. See Arm platforms (like juno) |
| 3352 | for an example of this. |
Antonio Nino Diaz | 4bac045 | 2018-10-16 14:32:34 +0100 | [diff] [blame] | 3353 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3354 | Function : plat_crash_console_init [mandatory] |
| 3355 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3356 | |
| 3357 | :: |
| 3358 | |
| 3359 | Argument : void |
| 3360 | Return : int |
| 3361 | |
| 3362 | This API is used by the crash reporting mechanism to initialize the crash |
Julius Werner | aae9bb1 | 2017-09-18 16:49:48 -0700 | [diff] [blame] | 3363 | console. It must only use the general purpose registers x0 through x7 to do the |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3364 | initialization and returns 1 on success. |
| 3365 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3366 | Function : plat_crash_console_putc [mandatory] |
| 3367 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3368 | |
| 3369 | :: |
| 3370 | |
| 3371 | Argument : int |
| 3372 | Return : int |
| 3373 | |
| 3374 | This API is used by the crash reporting mechanism to print a character on the |
| 3375 | designated crash console. It must only use general purpose registers x1 and |
| 3376 | x2 to do its work. The parameter and the return value are in general purpose |
| 3377 | register x0. |
| 3378 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3379 | Function : plat_crash_console_flush [mandatory] |
| 3380 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3381 | |
| 3382 | :: |
| 3383 | |
| 3384 | Argument : void |
Jimmy Brisson | 39f9eee | 2020-08-05 13:44:05 -0500 | [diff] [blame] | 3385 | Return : void |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3386 | |
| 3387 | This API is used by the crash reporting mechanism to force write of all buffered |
| 3388 | data on the designated crash console. It should only use general purpose |
Jimmy Brisson | 39f9eee | 2020-08-05 13:44:05 -0500 | [diff] [blame] | 3389 | registers x0 through x5 to do its work. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3390 | |
Manish Pandey | 9c9f38a | 2020-06-30 00:46:08 +0100 | [diff] [blame] | 3391 | .. _External Abort handling and RAS Support: |
| 3392 | |
Jeenu Viswambharan | e34bf58 | 2018-10-12 08:48:36 +0100 | [diff] [blame] | 3393 | External Abort handling and RAS Support |
| 3394 | --------------------------------------- |
Jeenu Viswambharan | bf235bc | 2018-07-12 10:00:01 +0100 | [diff] [blame] | 3395 | |
| 3396 | Function : plat_ea_handler |
| 3397 | ~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 3398 | |
| 3399 | :: |
| 3400 | |
| 3401 | Argument : int |
| 3402 | Argument : uint64_t |
| 3403 | Argument : void * |
| 3404 | Argument : void * |
| 3405 | Argument : uint64_t |
| 3406 | Return : void |
| 3407 | |
| 3408 | This function is invoked by the RAS framework for the platform to handle an |
| 3409 | External Abort received at EL3. The intention of the function is to attempt to |
| 3410 | resolve the cause of External Abort and return; if that's not possible, to |
| 3411 | initiate orderly shutdown of the system. |
| 3412 | |
| 3413 | The first parameter (``int ea_reason``) indicates the reason for External Abort. |
| 3414 | Its value is one of ``ERROR_EA_*`` constants defined in ``ea_handle.h``. |
| 3415 | |
| 3416 | The second parameter (``uint64_t syndrome``) is the respective syndrome |
| 3417 | presented to EL3 after having received the External Abort. Depending on the |
| 3418 | nature of the abort (as can be inferred from the ``ea_reason`` parameter), this |
| 3419 | can be the content of either ``ESR_EL3`` or ``DISR_EL1``. |
| 3420 | |
| 3421 | The third parameter (``void *cookie``) is unused for now. The fourth parameter |
| 3422 | (``void *handle``) is a pointer to the preempted context. The fifth parameter |
| 3423 | (``uint64_t flags``) indicates the preempted security state. These parameters |
| 3424 | are received from the top-level exception handler. |
| 3425 | |
| 3426 | If ``RAS_EXTENSION`` is set to ``1``, the default implementation of this |
| 3427 | function iterates through RAS handlers registered by the platform. If any of the |
| 3428 | RAS handlers resolve the External Abort, no further action is taken. |
| 3429 | |
| 3430 | If ``RAS_EXTENSION`` is set to ``0``, or if none of the platform RAS handlers |
| 3431 | could resolve the External Abort, the default implementation prints an error |
| 3432 | message, and panics. |
| 3433 | |
| 3434 | Function : plat_handle_uncontainable_ea |
| 3435 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 3436 | |
| 3437 | :: |
| 3438 | |
| 3439 | Argument : int |
| 3440 | Argument : uint64_t |
| 3441 | Return : void |
| 3442 | |
| 3443 | This function is invoked by the RAS framework when an External Abort of |
| 3444 | Uncontainable type is received at EL3. Due to the critical nature of |
| 3445 | Uncontainable errors, the intention of this function is to initiate orderly |
| 3446 | shutdown of the system, and is not expected to return. |
| 3447 | |
| 3448 | This function must be implemented in assembly. |
| 3449 | |
| 3450 | The first and second parameters are the same as that of ``plat_ea_handler``. |
| 3451 | |
| 3452 | The default implementation of this function calls |
| 3453 | ``report_unhandled_exception``. |
| 3454 | |
| 3455 | Function : plat_handle_double_fault |
| 3456 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 3457 | |
| 3458 | :: |
| 3459 | |
| 3460 | Argument : int |
| 3461 | Argument : uint64_t |
| 3462 | Return : void |
| 3463 | |
| 3464 | This function is invoked by the RAS framework when another External Abort is |
| 3465 | received at EL3 while one is already being handled. I.e., a call to |
| 3466 | ``plat_ea_handler`` is outstanding. Due to its critical nature, the intention of |
| 3467 | this function is to initiate orderly shutdown of the system, and is not expected |
| 3468 | recover or return. |
| 3469 | |
| 3470 | This function must be implemented in assembly. |
| 3471 | |
| 3472 | The first and second parameters are the same as that of ``plat_ea_handler``. |
| 3473 | |
| 3474 | The default implementation of this function calls |
| 3475 | ``report_unhandled_exception``. |
| 3476 | |
| 3477 | Function : plat_handle_el3_ea |
| 3478 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 3479 | |
| 3480 | :: |
| 3481 | |
| 3482 | Return : void |
| 3483 | |
| 3484 | This function is invoked when an External Abort is received while executing in |
| 3485 | EL3. Due to its critical nature, the intention of this function is to initiate |
| 3486 | orderly shutdown of the system, and is not expected recover or return. |
| 3487 | |
| 3488 | This function must be implemented in assembly. |
| 3489 | |
| 3490 | The default implementation of this function calls |
| 3491 | ``report_unhandled_exception``. |
| 3492 | |
Andre Przywara | bdc76f1 | 2022-11-21 17:07:25 +0000 | [diff] [blame] | 3493 | Function : plat_handle_rng_trap |
| 3494 | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |
| 3495 | |
| 3496 | :: |
| 3497 | |
| 3498 | Argument : uint64_t |
| 3499 | Argument : cpu_context_t * |
| 3500 | Return : int |
| 3501 | |
| 3502 | This function is invoked by BL31's exception handler when there is a synchronous |
| 3503 | system register trap caused by access to the RNDR or RNDRRS registers. It allows |
| 3504 | platforms implementing ``FEAT_RNG_TRAP`` and enabling ``ENABLE_FEAT_RNG_TRAP`` to |
| 3505 | emulate those system registers by returing back some entropy to the lower EL. |
| 3506 | |
| 3507 | The first parameter (``uint64_t esr_el3``) contains the content of the ESR_EL3 |
| 3508 | syndrome register, which encodes the instruction that was trapped. The interesting |
| 3509 | information in there is the target register (``get_sysreg_iss_rt()``). |
| 3510 | |
| 3511 | The second parameter (``cpu_context_t *ctx``) represents the CPU state in the |
| 3512 | lower exception level, at the time when the execution of the ``mrs`` instruction |
| 3513 | was trapped. Its content can be changed, to put the entropy into the target |
| 3514 | register. |
| 3515 | |
| 3516 | The return value indicates how to proceed: |
| 3517 | |
| 3518 | - When returning ``TRAP_RET_UNHANDLED`` (-1), the machine will panic. |
| 3519 | - When returning ``TRAP_RET_REPEAT`` (0), the exception handler will return |
| 3520 | to the same instruction, so its execution will be repeated. |
| 3521 | - When returning ``TRAP_RET_CONTINUE`` (1), the exception handler will return |
| 3522 | to the next instruction. |
| 3523 | |
| 3524 | This function needs to be implemented by a platform if it enables FEAT_RNG_TRAP. |
| 3525 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3526 | Build flags |
| 3527 | ----------- |
| 3528 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3529 | There are some build flags which can be defined by the platform to control |
| 3530 | inclusion or exclusion of certain BL stages from the FIP image. These flags |
| 3531 | need to be defined in the platform makefile which will get included by the |
| 3532 | build system. |
| 3533 | |
Sandrine Bailleux | 8d1a055 | 2019-02-08 14:44:53 +0100 | [diff] [blame] | 3534 | - **NEED_BL33** |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3535 | By default, this flag is defined ``yes`` by the build system and ``BL33`` |
| 3536 | build option should be supplied as a build option. The platform has the |
| 3537 | option of excluding the BL33 image in the ``fip`` image by defining this flag |
| 3538 | to ``no``. If any of the options ``EL3_PAYLOAD_BASE`` or ``PRELOADED_BL33_BASE`` |
| 3539 | are used, this flag will be set to ``no`` automatically. |
| 3540 | |
Paul Beesley | 07f0a31 | 2019-05-16 13:33:18 +0100 | [diff] [blame] | 3541 | Platform include paths |
| 3542 | ---------------------- |
| 3543 | |
| 3544 | Platforms are allowed to add more include paths to be passed to the compiler. |
| 3545 | The ``PLAT_INCLUDES`` variable is used for this purpose. This is needed in |
| 3546 | particular for the file ``platform_def.h``. |
| 3547 | |
| 3548 | Example: |
| 3549 | |
| 3550 | .. code:: c |
| 3551 | |
| 3552 | PLAT_INCLUDES += -Iinclude/plat/myplat/include |
| 3553 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3554 | C Library |
| 3555 | --------- |
| 3556 | |
| 3557 | To avoid subtle toolchain behavioral dependencies, the header files provided |
| 3558 | by the compiler are not used. The software is built with the ``-nostdinc`` flag |
| 3559 | to ensure no headers are included from the toolchain inadvertently. Instead the |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3560 | required headers are included in the TF-A source tree. The library only |
| 3561 | contains those C library definitions required by the local implementation. If |
| 3562 | more functionality is required, the needed library functions will need to be |
| 3563 | added to the local implementation. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3564 | |
Antonio Nino Diaz | cf0f805 | 2018-08-17 10:45:47 +0100 | [diff] [blame] | 3565 | Some C headers have been obtained from `FreeBSD`_ and `SCC`_, while others have |
Paul Beesley | f2ec714 | 2019-10-04 16:17:46 +0000 | [diff] [blame] | 3566 | been written specifically for TF-A. Some implementation files have been obtained |
Antonio Nino Diaz | cf0f805 | 2018-08-17 10:45:47 +0100 | [diff] [blame] | 3567 | from `FreeBSD`_, others have been written specifically for TF-A as well. The |
| 3568 | files can be found in ``include/lib/libc`` and ``lib/libc``. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3569 | |
Sandrine Bailleux | 6f0ecd7 | 2019-02-08 14:46:42 +0100 | [diff] [blame] | 3570 | SCC can be found in http://www.simple-cc.org/. A copy of the `FreeBSD`_ sources |
| 3571 | can be obtained from http://github.com/freebsd/freebsd. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3572 | |
| 3573 | Storage abstraction layer |
| 3574 | ------------------------- |
| 3575 | |
Louis Mayencourt | b546900 | 2019-07-15 13:56:03 +0100 | [diff] [blame] | 3576 | In order to improve platform independence and portability a storage abstraction |
| 3577 | layer is used to load data from non-volatile platform storage. Currently |
| 3578 | storage access is only required by BL1 and BL2 phases and performed inside the |
| 3579 | ``load_image()`` function in ``bl_common.c``. |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3580 | |
Louis Mayencourt | b546900 | 2019-07-15 13:56:03 +0100 | [diff] [blame] | 3581 | .. uml:: ../resources/diagrams/plantuml/io_framework_usage_overview.puml |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3582 | |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3583 | It is mandatory to implement at least one storage driver. For the Arm |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3584 | development platforms the Firmware Image Package (FIP) driver is provided as |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 3585 | the default means to load data from storage (see :ref:`firmware_design_fip`). |
| 3586 | The storage layer is described in the header file |
| 3587 | ``include/drivers/io/io_storage.h``. The implementation of the common library is |
| 3588 | in ``drivers/io/io_storage.c`` and the driver files are located in |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3589 | ``drivers/io/``. |
| 3590 | |
Louis Mayencourt | b546900 | 2019-07-15 13:56:03 +0100 | [diff] [blame] | 3591 | .. uml:: ../resources/diagrams/plantuml/io_arm_class_diagram.puml |
| 3592 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3593 | Each IO driver must provide ``io_dev_*`` structures, as described in |
| 3594 | ``drivers/io/io_driver.h``. These are returned via a mandatory registration |
| 3595 | function that is called on platform initialization. The semi-hosting driver |
| 3596 | implementation in ``io_semihosting.c`` can be used as an example. |
| 3597 | |
Louis Mayencourt | b546900 | 2019-07-15 13:56:03 +0100 | [diff] [blame] | 3598 | Each platform should register devices and their drivers via the storage |
| 3599 | abstraction layer. These drivers then need to be initialized by bootloader |
| 3600 | phases as required in their respective ``blx_platform_setup()`` functions. |
| 3601 | |
| 3602 | .. uml:: ../resources/diagrams/plantuml/io_dev_registration.puml |
| 3603 | |
| 3604 | The storage abstraction layer provides mechanisms (``io_dev_init()``) to |
| 3605 | initialize storage devices before IO operations are called. |
| 3606 | |
| 3607 | .. uml:: ../resources/diagrams/plantuml/io_dev_init_and_check.puml |
| 3608 | |
| 3609 | The basic operations supported by the layer |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3610 | include ``open()``, ``close()``, ``read()``, ``write()``, ``size()`` and ``seek()``. |
| 3611 | Drivers do not have to implement all operations, but each platform must |
| 3612 | provide at least one driver for a device capable of supporting generic |
| 3613 | operations such as loading a bootloader image. |
| 3614 | |
| 3615 | The current implementation only allows for known images to be loaded by the |
| 3616 | firmware. These images are specified by using their identifiers, as defined in |
Antonio Nino Diaz | 645feb4 | 2019-02-13 14:07:38 +0000 | [diff] [blame] | 3617 | ``include/plat/common/common_def.h`` (or a separate header file included from |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3618 | there). The platform layer (``plat_get_image_source()``) then returns a reference |
| 3619 | to a device and a driver-specific ``spec`` which will be understood by the driver |
| 3620 | to allow access to the image data. |
| 3621 | |
| 3622 | The layer is designed in such a way that is it possible to chain drivers with |
| 3623 | other drivers. For example, file-system drivers may be implemented on top of |
| 3624 | physical block devices, both represented by IO devices with corresponding |
| 3625 | drivers. In such a case, the file-system "binding" with the block device may |
| 3626 | be deferred until the file-system device is initialised. |
| 3627 | |
| 3628 | The abstraction currently depends on structures being statically allocated |
| 3629 | by the drivers and callers, as the system does not yet provide a means of |
| 3630 | dynamically allocating memory. This may also have the affect of limiting the |
| 3631 | amount of open resources per driver. |
| 3632 | |
| 3633 | -------------- |
| 3634 | |
Chris Kay | 33bfc5e | 2023-02-14 11:30:04 +0000 | [diff] [blame] | 3635 | *Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.* |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3636 | |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3637 | .. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf |
Dan Handley | 610e7e1 | 2018-03-01 18:44:00 +0000 | [diff] [blame] | 3638 | .. _Arm Generic Interrupt Controller version 2.0 (GICv2): http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html |
Douglas Raillard | d7c21b7 | 2017-06-28 15:23:03 +0100 | [diff] [blame] | 3639 | .. _3.0 (GICv3): http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html |
Paul Beesley | 2437ddc | 2019-02-08 16:43:05 +0000 | [diff] [blame] | 3640 | .. _FreeBSD: https://www.freebsd.org |
Antonio Nino Diaz | cf0f805 | 2018-08-17 10:45:47 +0100 | [diff] [blame] | 3641 | .. _SCC: http://www.simple-cc.org/ |
Lucian Paul-Trifu | b93037a | 2022-06-22 18:45:36 +0100 | [diff] [blame] | 3642 | .. _DRTM: https://developer.arm.com/documentation/den0113/a |