blob: d634d2e7063b8d893fc5feb90298c5e5ebd25752 [file] [log] [blame]
Paul Beesleyfc9ee362019-03-07 15:47:15 +00001Porting Guide
2=============
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
Douglas Raillardd7c21b72017-06-28 15:23:03 +01004Introduction
5------------
6
Dan Handley610e7e12018-03-01 18:44:00 +00007Porting Trusted Firmware-A (TF-A) to a new platform involves making some
Douglas Raillardd7c21b72017-06-28 15:23:03 +01008mandatory and optional modifications for both the cold and warm boot paths.
9Modifications consist of:
10
11- Implementing a platform-specific function or variable,
12- Setting up the execution context in a certain way, or
13- Defining certain constants (for example #defines).
14
15The platform-specific functions and variables are declared in
Paul Beesleyf8640672019-04-12 14:19:42 +010016``include/plat/common/platform.h``. The firmware provides a default
17implementation of variables and functions to fulfill the optional requirements.
18These implementations are all weakly defined; they are provided to ease the
19porting effort. Each platform port can override them with its own implementation
20if the default implementation is inadequate.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
Douglas Raillardd7c21b72017-06-28 15:23:03 +010022Some modifications are common to all Boot Loader (BL) stages. Section 2
23discusses these in detail. The subsequent sections discuss the remaining
24modifications for each BL stage in detail.
25
Paul Beesleyf8640672019-04-12 14:19:42 +010026Please refer to the :ref:`Platform Compatibility Policy` for the policy
27regarding compatibility and deprecation of these porting interfaces.
Soby Mathew02bdbb92018-09-26 11:17:23 +010028
Antonio Nino Diaz645feb42019-02-13 14:07:38 +000029Only Arm development platforms (such as FVP and Juno) may use the
30functions/definitions in ``include/plat/arm/common/`` and the corresponding
31source files in ``plat/arm/common/``. This is done so that there are no
32dependencies between platforms maintained by different people/companies. If you
33want to use any of the functionality present in ``plat/arm`` files, please
34create a pull request that moves the code to ``plat/common`` so that it can be
35discussed.
36
Douglas Raillardd7c21b72017-06-28 15:23:03 +010037Common modifications
38--------------------
39
40This section covers the modifications that should be made by the platform for
41each BL stage to correctly port the firmware stack. They are categorized as
42either mandatory or optional.
43
44Common mandatory modifications
45------------------------------
46
47A platform port must enable the Memory Management Unit (MMU) as well as the
48instruction and data caches for each BL stage. Setting up the translation
49tables is the responsibility of the platform port because memory maps differ
50across platforms. A memory translation library (see ``lib/xlat_tables/``) is
Sandrine Bailleux1861b7a2017-07-20 16:11:01 +010051provided to help in this setup.
52
53Note that although this library supports non-identity mappings, this is intended
54only for re-mapping peripheral physical addresses and allows platforms with high
55I/O addresses to reduce their virtual address space. All other addresses
56corresponding to code and data must currently use an identity mapping.
57
Dan Handley610e7e12018-03-01 18:44:00 +000058Also, the only translation granule size supported in TF-A is 4KB, as various
59parts of the code assume that is the case. It is not possible to switch to
6016 KB or 64 KB granule sizes at the moment.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010061
Dan Handley610e7e12018-03-01 18:44:00 +000062In Arm standard platforms, each BL stage configures the MMU in the
Douglas Raillardd7c21b72017-06-28 15:23:03 +010063platform-specific architecture setup function, ``blX_plat_arch_setup()``, and uses
64an identity mapping for all addresses.
65
66If the build option ``USE_COHERENT_MEM`` is enabled, each platform can allocate a
67block of identity mapped secure memory with Device-nGnRE attributes aligned to
68page boundary (4K) for each BL stage. All sections which allocate coherent
69memory are grouped under ``coherent_ram``. For ex: Bakery locks are placed in a
70section identified by name ``bakery_lock`` inside ``coherent_ram`` so that its
71possible for the firmware to place variables in it using the following C code
72directive:
73
74::
75
76 __section("bakery_lock")
77
78Or alternatively the following assembler code directive:
79
80::
81
82 .section bakery_lock
83
84The ``coherent_ram`` section is a sum of all sections like ``bakery_lock`` which are
85used to allocate any data structures that are accessed both when a CPU is
86executing with its MMU and caches enabled, and when it's running with its MMU
87and caches disabled. Examples are given below.
88
89The following variables, functions and constants must be defined by the platform
90for the firmware to work correctly.
91
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +010092File : platform_def.h [mandatory]
93~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +010094
95Each platform must ensure that a header file of this name is in the system
Antonio Nino Diaz50a4d1a2019-02-01 12:22:22 +000096include path with the following constants defined. This will require updating
97the list of ``PLAT_INCLUDES`` in the ``platform.mk`` file.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010098
Paul Beesleyf8640672019-04-12 14:19:42 +010099Platform ports may optionally use the file ``include/plat/common/common_def.h``,
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100100which provides typical values for some of the constants below. These values are
101likely to be suitable for all platform ports.
102
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100103- **#define : PLATFORM_LINKER_FORMAT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100104
105 Defines the linker format used by the platform, for example
106 ``elf64-littleaarch64``.
107
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100108- **#define : PLATFORM_LINKER_ARCH**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100109
110 Defines the processor architecture for the linker by the platform, for
111 example ``aarch64``.
112
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100113- **#define : PLATFORM_STACK_SIZE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100114
115 Defines the normal stack memory available to each CPU. This constant is used
Paul Beesleyf8640672019-04-12 14:19:42 +0100116 by ``plat/common/aarch64/platform_mp_stack.S`` and
117 ``plat/common/aarch64/platform_up_stack.S``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100118
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100119- **define : CACHE_WRITEBACK_GRANULE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100120
121 Defines the size in bits of the largest cache line across all the cache
122 levels in the platform.
123
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100124- **#define : FIRMWARE_WELCOME_STR**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100125
126 Defines the character string printed by BL1 upon entry into the ``bl1_main()``
127 function.
128
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100129- **#define : PLATFORM_CORE_COUNT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100130
131 Defines the total number of CPUs implemented by the platform across all
132 clusters in the system.
133
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100134- **#define : PLAT_NUM_PWR_DOMAINS**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100135
136 Defines the total number of nodes in the power domain topology
137 tree at all the power domain levels used by the platform.
138 This macro is used by the PSCI implementation to allocate
139 data structures to represent power domain topology.
140
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100141- **#define : PLAT_MAX_PWR_LVL**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100142
143 Defines the maximum power domain level that the power management operations
144 should apply to. More often, but not always, the power domain level
145 corresponds to affinity level. This macro allows the PSCI implementation
146 to know the highest power domain level that it should consider for power
147 management operations in the system that the platform implements. For
148 example, the Base AEM FVP implements two clusters with a configurable
149 number of CPUs and it reports the maximum power domain level as 1.
150
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100151- **#define : PLAT_MAX_OFF_STATE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100152
153 Defines the local power state corresponding to the deepest power down
154 possible at every power domain level in the platform. The local power
155 states for each level may be sparsely allocated between 0 and this value
156 with 0 being reserved for the RUN state. The PSCI implementation uses this
157 value to initialize the local power states of the power domain nodes and
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100158 to specify the requested power state for a PSCI_CPU_OFF call.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100159
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100160- **#define : PLAT_MAX_RET_STATE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100161
162 Defines the local power state corresponding to the deepest retention state
163 possible at every power domain level in the platform. This macro should be
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100164 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100165 PSCI implementation to distinguish between retention and power down local
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100166 power states within PSCI_CPU_SUSPEND call.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100167
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100168- **#define : PLAT_MAX_PWR_LVL_STATES**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100169
170 Defines the maximum number of local power states per power domain level
171 that the platform supports. The default value of this macro is 2 since
172 most platforms just support a maximum of two local power states at each
173 power domain level (power-down and retention). If the platform needs to
174 account for more local power states, then it must redefine this macro.
175
176 Currently, this macro is used by the Generic PSCI implementation to size
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100177 the array used for PSCI_STAT_COUNT/RESIDENCY accounting.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100178
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100179- **#define : BL1_RO_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100180
181 Defines the base address in secure ROM where BL1 originally lives. Must be
182 aligned on a page-size boundary.
183
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100184- **#define : BL1_RO_LIMIT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100185
186 Defines the maximum address in secure ROM that BL1's actual content (i.e.
187 excluding any data section allocated at runtime) can occupy.
188
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100189- **#define : BL1_RW_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100190
191 Defines the base address in secure RAM where BL1's read-write data will live
192 at runtime. Must be aligned on a page-size boundary.
193
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100194- **#define : BL1_RW_LIMIT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100195
196 Defines the maximum address in secure RAM that BL1's read-write data can
197 occupy at runtime.
198
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100199- **#define : BL2_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100200
201 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000202 Must be aligned on a page-size boundary. This constant is not applicable
203 when BL2_IN_XIP_MEM is set to '1'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100204
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100205- **#define : BL2_LIMIT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100206
207 Defines the maximum address in secure RAM that the BL2 image can occupy.
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000208 This constant is not applicable when BL2_IN_XIP_MEM is set to '1'.
209
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100210- **#define : BL2_RO_BASE**
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000211
212 Defines the base address in secure XIP memory where BL2 RO section originally
213 lives. Must be aligned on a page-size boundary. This constant is only needed
214 when BL2_IN_XIP_MEM is set to '1'.
215
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100216- **#define : BL2_RO_LIMIT**
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000217
218 Defines the maximum address in secure XIP memory that BL2's actual content
219 (i.e. excluding any data section allocated at runtime) can occupy. This
220 constant is only needed when BL2_IN_XIP_MEM is set to '1'.
221
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100222- **#define : BL2_RW_BASE**
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000223
224 Defines the base address in secure RAM where BL2's read-write data will live
225 at runtime. Must be aligned on a page-size boundary. This constant is only
226 needed when BL2_IN_XIP_MEM is set to '1'.
227
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100228- **#define : BL2_RW_LIMIT**
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000229
230 Defines the maximum address in secure RAM that BL2's read-write data can
231 occupy at runtime. This constant is only needed when BL2_IN_XIP_MEM is set
232 to '1'.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100233
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100234- **#define : BL31_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100235
236 Defines the base address in secure RAM where BL2 loads the BL31 binary
237 image. Must be aligned on a page-size boundary.
238
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100239- **#define : BL31_LIMIT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100240
241 Defines the maximum address in secure RAM that the BL31 image can occupy.
242
243For every image, the platform must define individual identifiers that will be
244used by BL1 or BL2 to load the corresponding image into memory from non-volatile
245storage. For the sake of performance, integer numbers will be used as
246identifiers. The platform will use those identifiers to return the relevant
247information about the image to be loaded (file handler, load address,
248authentication information, etc.). The following image identifiers are
249mandatory:
250
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100251- **#define : BL2_IMAGE_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100252
253 BL2 image identifier, used by BL1 to load BL2.
254
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100255- **#define : BL31_IMAGE_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100256
257 BL31 image identifier, used by BL2 to load BL31.
258
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100259- **#define : BL33_IMAGE_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100260
261 BL33 image identifier, used by BL2 to load BL33.
262
263If Trusted Board Boot is enabled, the following certificate identifiers must
264also be defined:
265
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100266- **#define : TRUSTED_BOOT_FW_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100267
268 BL2 content certificate identifier, used by BL1 to load the BL2 content
269 certificate.
270
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100271- **#define : TRUSTED_KEY_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100272
273 Trusted key certificate identifier, used by BL2 to load the trusted key
274 certificate.
275
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100276- **#define : SOC_FW_KEY_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277
278 BL31 key certificate identifier, used by BL2 to load the BL31 key
279 certificate.
280
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100281- **#define : SOC_FW_CONTENT_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100282
283 BL31 content certificate identifier, used by BL2 to load the BL31 content
284 certificate.
285
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100286- **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100287
288 BL33 key certificate identifier, used by BL2 to load the BL33 key
289 certificate.
290
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100291- **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100292
293 BL33 content certificate identifier, used by BL2 to load the BL33 content
294 certificate.
295
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100296- **#define : FWU_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100297
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100298 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100299 FWU content certificate.
300
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100301- **#define : PLAT_CRYPTOCELL_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100302
Dan Handley610e7e12018-03-01 18:44:00 +0000303 This defines the base address of Arm® TrustZone® CryptoCell and must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100304 defined if CryptoCell crypto driver is used for Trusted Board Boot. For
Dan Handley610e7e12018-03-01 18:44:00 +0000305 capable Arm platforms, this driver is used if ``ARM_CRYPTOCELL_INTEG`` is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100306 set.
307
308If the AP Firmware Updater Configuration image, BL2U is used, the following
309must also be defined:
310
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100311- **#define : BL2U_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100312
313 Defines the base address in secure memory where BL1 copies the BL2U binary
314 image. Must be aligned on a page-size boundary.
315
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100316- **#define : BL2U_LIMIT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100317
318 Defines the maximum address in secure memory that the BL2U image can occupy.
319
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100320- **#define : BL2U_IMAGE_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100321
322 BL2U image identifier, used by BL1 to fetch an image descriptor
323 corresponding to BL2U.
324
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100325If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100326must also be defined:
327
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100328- **#define : SCP_BL2U_IMAGE_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100329
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100330 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
331 corresponding to SCP_BL2U.
Paul Beesleyba3ed402019-03-13 16:20:44 +0000332
333 .. note::
334 TF-A does not provide source code for this image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100335
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100336If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100337also be defined:
338
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100339- **#define : NS_BL1U_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100340
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100341 Defines the base address in non-secure ROM where NS_BL1U executes.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100342 Must be aligned on a page-size boundary.
Paul Beesleyba3ed402019-03-13 16:20:44 +0000343
344 .. note::
345 TF-A does not provide source code for this image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100346
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100347- **#define : NS_BL1U_IMAGE_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100348
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100349 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
350 corresponding to NS_BL1U.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100351
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100352If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100353be defined:
354
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100355- **#define : NS_BL2U_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100356
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100357 Defines the base address in non-secure memory where NS_BL2U executes.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100358 Must be aligned on a page-size boundary.
Paul Beesleyba3ed402019-03-13 16:20:44 +0000359
360 .. note::
361 TF-A does not provide source code for this image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100362
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100363- **#define : NS_BL2U_IMAGE_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100364
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100365 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
366 corresponding to NS_BL2U.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100367
368For the the Firmware update capability of TRUSTED BOARD BOOT, the following
369macros may also be defined:
370
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100371- **#define : PLAT_FWU_MAX_SIMULTANEOUS_IMAGES**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100372
373 Total number of images that can be loaded simultaneously. If the platform
374 doesn't specify any value, it defaults to 10.
375
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100376If a SCP_BL2 image is supported by the platform, the following constants must
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100377also be defined:
378
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100379- **#define : SCP_BL2_IMAGE_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100380
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100381 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000382 from platform storage before being transferred to the SCP.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100383
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100384- **#define : SCP_FW_KEY_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100385
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100386 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100387 certificate (mandatory when Trusted Board Boot is enabled).
388
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100389- **#define : SCP_FW_CONTENT_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100390
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100391 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100392 content certificate (mandatory when Trusted Board Boot is enabled).
393
394If a BL32 image is supported by the platform, the following constants must
395also be defined:
396
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100397- **#define : BL32_IMAGE_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100398
399 BL32 image identifier, used by BL2 to load BL32.
400
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100401- **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100402
403 BL32 key certificate identifier, used by BL2 to load the BL32 key
404 certificate (mandatory when Trusted Board Boot is enabled).
405
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100406- **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100407
408 BL32 content certificate identifier, used by BL2 to load the BL32 content
409 certificate (mandatory when Trusted Board Boot is enabled).
410
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100411- **#define : BL32_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100412
413 Defines the base address in secure memory where BL2 loads the BL32 binary
414 image. Must be aligned on a page-size boundary.
415
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100416- **#define : BL32_LIMIT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100417
418 Defines the maximum address that the BL32 image can occupy.
419
420If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
421platform, the following constants must also be defined:
422
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100423- **#define : TSP_SEC_MEM_BASE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100424
425 Defines the base address of the secure memory used by the TSP image on the
426 platform. This must be at the same address or below ``BL32_BASE``.
427
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100428- **#define : TSP_SEC_MEM_SIZE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100429
430 Defines the size of the secure memory used by the BL32 image on the
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000431 platform. ``TSP_SEC_MEM_BASE`` and ``TSP_SEC_MEM_SIZE`` must fully
432 accommodate the memory required by the BL32 image, defined by ``BL32_BASE``
433 and ``BL32_LIMIT``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100434
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100435- **#define : TSP_IRQ_SEC_PHY_TIMER**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100436
437 Defines the ID of the secure physical generic timer interrupt used by the
438 TSP's interrupt handling code.
439
440If the platform port uses the translation table library code, the following
441constants must also be defined:
442
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100443- **#define : PLAT_XLAT_TABLES_DYNAMIC**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100444
445 Optional flag that can be set per-image to enable the dynamic allocation of
446 regions even when the MMU is enabled. If not defined, only static
447 functionality will be available, if defined and set to 1 it will also
448 include the dynamic functionality.
449
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100450- **#define : MAX_XLAT_TABLES**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100451
452 Defines the maximum number of translation tables that are allocated by the
453 translation table library code. To minimize the amount of runtime memory
454 used, choose the smallest value needed to map the required virtual addresses
455 for each BL stage. If ``PLAT_XLAT_TABLES_DYNAMIC`` flag is enabled for a BL
456 image, ``MAX_XLAT_TABLES`` must be defined to accommodate the dynamic regions
457 as well.
458
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100459- **#define : MAX_MMAP_REGIONS**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100460
461 Defines the maximum number of regions that are allocated by the translation
462 table library code. A region consists of physical base address, virtual base
463 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
464 defined in the ``mmap_region_t`` structure. The platform defines the regions
465 that should be mapped. Then, the translation table library will create the
466 corresponding tables and descriptors at runtime. To minimize the amount of
467 runtime memory used, choose the smallest value needed to register the
468 required regions for each BL stage. If ``PLAT_XLAT_TABLES_DYNAMIC`` flag is
469 enabled for a BL image, ``MAX_MMAP_REGIONS`` must be defined to accommodate
470 the dynamic regions as well.
471
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100472- **#define : PLAT_VIRT_ADDR_SPACE_SIZE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100473
474 Defines the total size of the virtual address space in bytes. For example,
David Cunadoc1503122018-02-16 21:12:58 +0000475 for a 32 bit virtual address space, this value should be ``(1ULL << 32)``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100476
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100477- **#define : PLAT_PHY_ADDR_SPACE_SIZE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100478
479 Defines the total size of the physical address space in bytes. For example,
David Cunadoc1503122018-02-16 21:12:58 +0000480 for a 32 bit physical address space, this value should be ``(1ULL << 32)``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100481
482If the platform port uses the IO storage framework, the following constants
483must also be defined:
484
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100485- **#define : MAX_IO_DEVICES**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100486
487 Defines the maximum number of registered IO devices. Attempting to register
488 more devices than this value using ``io_register_device()`` will fail with
489 -ENOMEM.
490
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100491- **#define : MAX_IO_HANDLES**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100492
493 Defines the maximum number of open IO handles. Attempting to open more IO
494 entities than this value using ``io_open()`` will fail with -ENOMEM.
495
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100496- **#define : MAX_IO_BLOCK_DEVICES**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100497
498 Defines the maximum number of registered IO block devices. Attempting to
499 register more devices this value using ``io_dev_open()`` will fail
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100500 with -ENOMEM. MAX_IO_BLOCK_DEVICES should be less than MAX_IO_DEVICES.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100501 With this macro, multiple block devices could be supported at the same
502 time.
503
504If the platform needs to allocate data within the per-cpu data framework in
505BL31, it should define the following macro. Currently this is only required if
506the platform decides not to use the coherent memory section by undefining the
507``USE_COHERENT_MEM`` build flag. In this case, the framework allocates the
508required memory within the the per-cpu data to minimize wastage.
509
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100510- **#define : PLAT_PCPU_DATA_SIZE**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100511
512 Defines the memory (in bytes) to be reserved within the per-cpu data
513 structure for use by the platform layer.
514
515The following constants are optional. They should be defined when the platform
Dan Handley610e7e12018-03-01 18:44:00 +0000516memory layout implies some image overlaying like in Arm standard platforms.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100517
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100518- **#define : BL31_PROGBITS_LIMIT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100519
520 Defines the maximum address in secure RAM that the BL31's progbits sections
521 can occupy.
522
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100523- **#define : TSP_PROGBITS_LIMIT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100524
525 Defines the maximum address that the TSP's progbits sections can occupy.
526
527If the platform port uses the PL061 GPIO driver, the following constant may
528optionally be defined:
529
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100530- **PLAT_PL061_MAX_GPIOS**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100531 Maximum number of GPIOs required by the platform. This allows control how
532 much memory is allocated for PL061 GPIO controllers. The default value is
533
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100534 #. $(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100535
536If the platform port uses the partition driver, the following constant may
537optionally be defined:
538
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100539- **PLAT_PARTITION_MAX_ENTRIES**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100540 Maximum number of partition entries required by the platform. This allows
541 control how much memory is allocated for partition entries. The default
542 value is 128.
Paul Beesleyf8640672019-04-12 14:19:42 +0100543 For example, define the build flag in ``platform.mk``:
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100544 PLAT_PARTITION_MAX_ENTRIES := 12
545 $(eval $(call add_define,PLAT_PARTITION_MAX_ENTRIES))
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100546
Haojian Zhuang42a746d2019-09-14 18:01:16 +0800547- **PLAT_PARTITION_BLOCK_SIZE**
548 The size of partition block. It could be either 512 bytes or 4096 bytes.
549 The default value is 512.
Paul Beesleyf2ec7142019-10-04 16:17:46 +0000550 For example, define the build flag in ``platform.mk``:
Haojian Zhuang42a746d2019-09-14 18:01:16 +0800551 PLAT_PARTITION_BLOCK_SIZE := 4096
552 $(eval $(call add_define,PLAT_PARTITION_BLOCK_SIZE))
553
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100554The following constant is optional. It should be defined to override the default
555behaviour of the ``assert()`` function (for example, to save memory).
556
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100557- **PLAT_LOG_LEVEL_ASSERT**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100558 If ``PLAT_LOG_LEVEL_ASSERT`` is higher or equal than ``LOG_LEVEL_VERBOSE``,
559 ``assert()`` prints the name of the file, the line number and the asserted
560 expression. Else if it is higher than ``LOG_LEVEL_INFO``, it prints the file
561 name and the line number. Else if it is lower than ``LOG_LEVEL_INFO``, it
562 doesn't print anything to the console. If ``PLAT_LOG_LEVEL_ASSERT`` isn't
563 defined, it defaults to ``LOG_LEVEL``.
564
Dimitris Papastamos60346db2017-12-13 10:54:37 +0000565If the platform port uses the Activity Monitor Unit, the following constants
566may be defined:
567
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100568- **PLAT_AMU_GROUP1_COUNTERS_MASK**
Dimitris Papastamos60346db2017-12-13 10:54:37 +0000569 This mask reflects the set of group counters that should be enabled. The
570 maximum number of group 1 counters supported by AMUv1 is 16 so the mask
571 can be at most 0xffff. If the platform does not define this mask, no group 1
572 counters are enabled. If the platform defines this mask, the following
573 constant needs to also be defined.
574
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100575- **PLAT_AMU_GROUP1_NR_COUNTERS**
Dimitris Papastamos60346db2017-12-13 10:54:37 +0000576 This value is used to allocate an array to save and restore the counters
577 specified by ``PLAT_AMU_GROUP1_COUNTERS_MASK`` on CPU suspend.
578 This value should be equal to the highest bit position set in the
579 mask, plus 1. The maximum number of group 1 counters in AMUv1 is 16.
580
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100581File : plat_macros.S [mandatory]
582~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100583
584Each platform must ensure a file of this name is in the system include path with
Dan Handley610e7e12018-03-01 18:44:00 +0000585the following macro defined. In the Arm development platforms, this file is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100586found in ``plat/arm/board/<plat_name>/include/plat_macros.S``.
587
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100588- **Macro : plat_crash_print_regs**
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100589
590 This macro allows the crash reporting routine to print relevant platform
591 registers in case of an unhandled exception in BL31. This aids in debugging
592 and this macro can be defined to be empty in case register reporting is not
593 desired.
594
595 For instance, GIC or interconnect registers may be helpful for
596 troubleshooting.
597
598Handling Reset
599--------------
600
601BL1 by default implements the reset vector where execution starts from a cold
602or warm boot. BL31 can be optionally set as a reset vector using the
603``RESET_TO_BL31`` make variable.
604
605For each CPU, the reset vector code is responsible for the following tasks:
606
607#. Distinguishing between a cold boot and a warm boot.
608
609#. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
610 the CPU is placed in a platform-specific state until the primary CPU
611 performs the necessary steps to remove it from this state.
612
613#. In the case of a warm boot, ensuring that the CPU jumps to a platform-
614 specific address in the BL31 image in the same processor mode as it was
615 when released from reset.
616
617The following functions need to be implemented by the platform port to enable
618reset vector code to perform the above tasks.
619
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100620Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
621~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100622
623::
624
625 Argument : void
626 Return : uintptr_t
627
628This function is called with the MMU and caches disabled
629(``SCTLR_EL3.M`` = 0 and ``SCTLR_EL3.C`` = 0). The function is responsible for
630distinguishing between a warm and cold reset for the current CPU using
631platform-specific means. If it's a warm reset, then it returns the warm
632reset entrypoint point provided to ``plat_setup_psci_ops()`` during
633BL31 initialization. If it's a cold reset then this function must return zero.
634
635This function does not follow the Procedure Call Standard used by the
Dan Handley610e7e12018-03-01 18:44:00 +0000636Application Binary Interface for the Arm 64-bit architecture. The caller should
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100637not assume that callee saved registers are preserved across a call to this
638function.
639
640This function fulfills requirement 1 and 3 listed above.
641
642Note that for platforms that support programming the reset address, it is
643expected that a CPU will start executing code directly at the right address,
644both on a cold and warm reset. In this case, there is no need to identify the
645type of reset nor to query the warm reset entrypoint. Therefore, implementing
646this function is not required on such platforms.
647
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100648Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
649~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100650
651::
652
653 Argument : void
654
655This function is called with the MMU and data caches disabled. It is responsible
656for placing the executing secondary CPU in a platform-specific state until the
657primary CPU performs the necessary actions to bring it out of that state and
658allow entry into the OS. This function must not return.
659
Dan Handley610e7e12018-03-01 18:44:00 +0000660In the Arm FVP port, when using the normal boot flow, each secondary CPU powers
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100661itself off. The primary CPU is responsible for powering up the secondary CPUs
662when normal world software requires them. When booting an EL3 payload instead,
663they stay powered on and are put in a holding pen until their mailbox gets
664populated.
665
666This function fulfills requirement 2 above.
667
668Note that for platforms that can't release secondary CPUs out of reset, only the
669primary CPU will execute the cold boot code. Therefore, implementing this
670function is not required on such platforms.
671
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100672Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
673~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100674
675::
676
677 Argument : void
678 Return : unsigned int
679
680This function identifies whether the current CPU is the primary CPU or a
681secondary CPU. A return value of zero indicates that the CPU is not the
682primary CPU, while a non-zero return value indicates that the CPU is the
683primary CPU.
684
685Note that for platforms that can't release secondary CPUs out of reset, only the
686primary CPU will execute the cold boot code. Therefore, there is no need to
687distinguish between primary and secondary CPUs and implementing this function is
688not required.
689
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100690Function : platform_mem_init() [mandatory]
691~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100692
693::
694
695 Argument : void
696 Return : void
697
698This function is called before any access to data is made by the firmware, in
699order to carry out any essential memory initialization.
700
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100701Function: plat_get_rotpk_info()
702~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100703
704::
705
706 Argument : void *, void **, unsigned int *, unsigned int *
707 Return : int
708
709This function is mandatory when Trusted Board Boot is enabled. It returns a
710pointer to the ROTPK stored in the platform (or a hash of it) and its length.
711The ROTPK must be encoded in DER format according to the following ASN.1
712structure:
713
714::
715
716 AlgorithmIdentifier ::= SEQUENCE {
717 algorithm OBJECT IDENTIFIER,
718 parameters ANY DEFINED BY algorithm OPTIONAL
719 }
720
721 SubjectPublicKeyInfo ::= SEQUENCE {
722 algorithm AlgorithmIdentifier,
723 subjectPublicKey BIT STRING
724 }
725
726In case the function returns a hash of the key:
727
728::
729
730 DigestInfo ::= SEQUENCE {
731 digestAlgorithm AlgorithmIdentifier,
732 digest OCTET STRING
733 }
734
735The function returns 0 on success. Any other value is treated as error by the
736Trusted Board Boot. The function also reports extra information related
737to the ROTPK in the flags parameter:
738
739::
740
741 ROTPK_IS_HASH : Indicates that the ROTPK returned by the platform is a
742 hash.
743 ROTPK_NOT_DEPLOYED : This allows the platform to skip certificate ROTPK
744 verification while the platform ROTPK is not deployed.
745 When this flag is set, the function does not need to
746 return a platform ROTPK, and the authentication
747 framework uses the ROTPK in the certificate without
748 verifying it against the platform value. This flag
749 must not be used in a deployed production environment.
750
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100751Function: plat_get_nv_ctr()
752~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100753
754::
755
756 Argument : void *, unsigned int *
757 Return : int
758
759This function is mandatory when Trusted Board Boot is enabled. It returns the
760non-volatile counter value stored in the platform in the second argument. The
761cookie in the first argument may be used to select the counter in case the
762platform provides more than one (for example, on platforms that use the default
763TBBR CoT, the cookie will correspond to the OID values defined in
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100764TRUSTED_FW_NVCOUNTER_OID or NON_TRUSTED_FW_NVCOUNTER_OID).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100765
766The function returns 0 on success. Any other value means the counter value could
767not be retrieved from the platform.
768
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100769Function: plat_set_nv_ctr()
770~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100771
772::
773
774 Argument : void *, unsigned int
775 Return : int
776
777This function is mandatory when Trusted Board Boot is enabled. It sets a new
778counter value in the platform. The cookie in the first argument may be used to
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100779select the counter (as explained in plat_get_nv_ctr()). The second argument is
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100780the updated counter value to be written to the NV counter.
781
782The function returns 0 on success. Any other value means the counter value could
783not be updated.
784
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100785Function: plat_set_nv_ctr2()
786~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100787
788::
789
790 Argument : void *, const auth_img_desc_t *, unsigned int
791 Return : int
792
793This function is optional when Trusted Board Boot is enabled. If this
794interface is defined, then ``plat_set_nv_ctr()`` need not be defined. The
795first argument passed is a cookie and is typically used to
796differentiate between a Non Trusted NV Counter and a Trusted NV
797Counter. The second argument is a pointer to an authentication image
798descriptor and may be used to decide if the counter is allowed to be
799updated or not. The third argument is the updated counter value to
800be written to the NV counter.
801
802The function returns 0 on success. Any other value means the counter value
803either could not be updated or the authentication image descriptor indicates
804that it is not allowed to be updated.
805
806Common mandatory function modifications
807---------------------------------------
808
809The following functions are mandatory functions which need to be implemented
810by the platform port.
811
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100812Function : plat_my_core_pos()
813~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100814
815::
816
817 Argument : void
818 Return : unsigned int
819
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000820This function returns the index of the calling CPU which is used as a
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100821CPU-specific linear index into blocks of memory (for example while allocating
822per-CPU stacks). This function will be invoked very early in the
823initialization sequence which mandates that this function should be
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000824implemented in assembly and should not rely on the availability of a C
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100825runtime environment. This function can clobber x0 - x8 and must preserve
826x9 - x29.
827
828This function plays a crucial role in the power domain topology framework in
Paul Beesleyf8640672019-04-12 14:19:42 +0100829PSCI and details of this can be found in
830:ref:`PSCI Power Domain Tree Structure`.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100831
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100832Function : plat_core_pos_by_mpidr()
833~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100834
835::
836
837 Argument : u_register_t
838 Return : int
839
840This function validates the ``MPIDR`` of a CPU and converts it to an index,
841which can be used as a CPU-specific linear index into blocks of memory. In
842case the ``MPIDR`` is invalid, this function returns -1. This function will only
843be invoked by BL31 after the power domain topology is initialized and can
Dan Handley610e7e12018-03-01 18:44:00 +0000844utilize the C runtime environment. For further details about how TF-A
845represents the power domain topology and how this relates to the linear CPU
Paul Beesleyf8640672019-04-12 14:19:42 +0100846index, please refer :ref:`PSCI Power Domain Tree Structure`.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100847
Ambroise Vincentd207f562019-04-10 12:50:27 +0100848Function : plat_get_mbedtls_heap() [when TRUSTED_BOARD_BOOT == 1]
849~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
850
851::
852
853 Arguments : void **heap_addr, size_t *heap_size
854 Return : int
855
856This function is invoked during Mbed TLS library initialisation to get a heap,
857by means of a starting address and a size. This heap will then be used
858internally by the Mbed TLS library. Hence, each BL stage that utilises Mbed TLS
859must be able to provide a heap to it.
860
861A helper function can be found in `drivers/auth/mbedtls/mbedtls_common.c` in
862which a heap is statically reserved during compile time inside every image
863(i.e. every BL stage) that utilises Mbed TLS. In this default implementation,
864the function simply returns the address and size of this "pre-allocated" heap.
865For a platform to use this default implementation, only a call to the helper
866from inside plat_get_mbedtls_heap() body is enough and nothing else is needed.
867
868However, by writting their own implementation, platforms have the potential to
869optimise memory usage. For example, on some Arm platforms, the Mbed TLS heap is
870shared between BL1 and BL2 stages and, thus, the necessary space is not reserved
871twice.
872
873On success the function should return 0 and a negative error code otherwise.
874
Sumit Gargc0c369c2019-11-15 18:47:53 +0530875Function : plat_get_enc_key_info() [when FW_ENC_STATUS == 0 or 1]
876~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
877
878::
879
880 Arguments : enum fw_enc_status_t fw_enc_status, uint8_t *key,
881 size_t *key_len, unsigned int *flags, const uint8_t *img_id,
882 size_t img_id_len
883 Return : int
884
885This function provides a symmetric key (either SSK or BSSK depending on
886fw_enc_status) which is invoked during runtime decryption of encrypted
887firmware images. `plat/common/plat_bl_common.c` provides a dummy weak
888implementation for testing purposes which must be overridden by the platform
889trying to implement a real world firmware encryption use-case.
890
891It also allows the platform to pass symmetric key identifier rather than
892actual symmetric key which is useful in cases where the crypto backend provides
893secure storage for the symmetric key. So in this case ``ENC_KEY_IS_IDENTIFIER``
894flag must be set in ``flags``.
895
896In addition to above a platform may also choose to provide an image specific
897symmetric key/identifier using img_id.
898
899On success the function should return 0 and a negative error code otherwise.
900
901Note that this API depends on ``DECRYPTION_SUPPORT`` build flag which is
902marked as experimental.
903
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100904Common optional modifications
905-----------------------------
906
907The following are helper functions implemented by the firmware that perform
908common platform-specific tasks. A platform may choose to override these
909definitions.
910
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100911Function : plat_set_my_stack()
912~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100913
914::
915
916 Argument : void
917 Return : void
918
919This function sets the current stack pointer to the normal memory stack that
920has been allocated for the current CPU. For BL images that only require a
921stack for the primary CPU, the UP version of the function is used. The size
922of the stack allocated to each CPU is specified by the platform defined
923constant ``PLATFORM_STACK_SIZE``.
924
925Common implementations of this function for the UP and MP BL images are
Paul Beesleyf8640672019-04-12 14:19:42 +0100926provided in ``plat/common/aarch64/platform_up_stack.S`` and
927``plat/common/aarch64/platform_mp_stack.S``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100928
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100929Function : plat_get_my_stack()
930~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100931
932::
933
934 Argument : void
935 Return : uintptr_t
936
937This function returns the base address of the normal memory stack that
938has been allocated for the current CPU. For BL images that only require a
939stack for the primary CPU, the UP version of the function is used. The size
940of the stack allocated to each CPU is specified by the platform defined
941constant ``PLATFORM_STACK_SIZE``.
942
943Common implementations of this function for the UP and MP BL images are
Paul Beesleyf8640672019-04-12 14:19:42 +0100944provided in ``plat/common/aarch64/platform_up_stack.S`` and
945``plat/common/aarch64/platform_mp_stack.S``
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100946
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100947Function : plat_report_exception()
948~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100949
950::
951
952 Argument : unsigned int
953 Return : void
954
955A platform may need to report various information about its status when an
956exception is taken, for example the current exception level, the CPU security
957state (secure/non-secure), the exception type, and so on. This function is
958called in the following circumstances:
959
960- In BL1, whenever an exception is taken.
961- In BL2, whenever an exception is taken.
962
963The default implementation doesn't do anything, to avoid making assumptions
964about the way the platform displays its status information.
965
966For AArch64, this function receives the exception type as its argument.
967Possible values for exceptions types are listed in the
Paul Beesleyf8640672019-04-12 14:19:42 +0100968``include/common/bl_common.h`` header file. Note that these constants are not
Dan Handley610e7e12018-03-01 18:44:00 +0000969related to any architectural exception code; they are just a TF-A convention.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100970
971For AArch32, this function receives the exception mode as its argument.
972Possible values for exception modes are listed in the
Paul Beesleyf8640672019-04-12 14:19:42 +0100973``include/lib/aarch32/arch.h`` header file.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100974
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100975Function : plat_reset_handler()
976~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100977
978::
979
980 Argument : void
981 Return : void
982
983A platform may need to do additional initialization after reset. This function
Paul Beesleyf2ec7142019-10-04 16:17:46 +0000984allows the platform to do the platform specific initializations. Platform
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000985specific errata workarounds could also be implemented here. The API should
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100986preserve the values of callee saved registers x19 to x29.
987
988The default implementation doesn't do anything. If a platform needs to override
Paul Beesleyf8640672019-04-12 14:19:42 +0100989the default implementation, refer to the :ref:`Firmware Design` for general
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100990guidelines.
991
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +0100992Function : plat_disable_acp()
993~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100994
995::
996
997 Argument : void
998 Return : void
999
John Tsichritzis6dda9762018-07-23 09:18:04 +01001000This API allows a platform to disable the Accelerator Coherency Port (if
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001001present) during a cluster power down sequence. The default weak implementation
John Tsichritzis6dda9762018-07-23 09:18:04 +01001002doesn't do anything. Since this API is called during the power down sequence,
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001003it has restrictions for stack usage and it can use the registers x0 - x17 as
1004scratch registers. It should preserve the value in x18 register as it is used
1005by the caller to store the return address.
1006
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001007Function : plat_error_handler()
1008~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001009
1010::
1011
1012 Argument : int
1013 Return : void
1014
1015This API is called when the generic code encounters an error situation from
1016which it cannot continue. It allows the platform to perform error reporting or
1017recovery actions (for example, reset the system). This function must not return.
1018
1019The parameter indicates the type of error using standard codes from ``errno.h``.
1020Possible errors reported by the generic code are:
1021
1022- ``-EAUTH``: a certificate or image could not be authenticated (when Trusted
1023 Board Boot is enabled)
1024- ``-ENOENT``: the requested image or certificate could not be found or an IO
1025 error was detected
Dan Handley610e7e12018-03-01 18:44:00 +00001026- ``-ENOMEM``: resources exhausted. TF-A does not use dynamic memory, so this
1027 error is usually an indication of an incorrect array size
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001028
1029The default implementation simply spins.
1030
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001031Function : plat_panic_handler()
1032~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001033
1034::
1035
1036 Argument : void
1037 Return : void
1038
1039This API is called when the generic code encounters an unexpected error
1040situation from which it cannot recover. This function must not return,
1041and must be implemented in assembly because it may be called before the C
1042environment is initialized.
1043
Paul Beesleyba3ed402019-03-13 16:20:44 +00001044.. note::
1045 The address from where it was called is stored in x30 (Link Register).
1046 The default implementation simply spins.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001047
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001048Function : plat_get_bl_image_load_info()
1049~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001050
1051::
1052
1053 Argument : void
1054 Return : bl_load_info_t *
1055
1056This function returns pointer to the list of images that the platform has
Soby Mathew97b1bff2018-09-27 16:46:41 +01001057populated to load. This function is invoked in BL2 to load the
1058BL3xx images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001059
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001060Function : plat_get_next_bl_params()
1061~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001062
1063::
1064
1065 Argument : void
1066 Return : bl_params_t *
1067
1068This function returns a pointer to the shared memory that the platform has
Dan Handley610e7e12018-03-01 18:44:00 +00001069kept aside to pass TF-A related information that next BL image needs. This
Soby Mathew97b1bff2018-09-27 16:46:41 +01001070function is invoked in BL2 to pass this information to the next BL
1071image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001072
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001073Function : plat_get_stack_protector_canary()
1074~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001075
1076::
1077
1078 Argument : void
1079 Return : u_register_t
1080
1081This function returns a random value that is used to initialize the canary used
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001082when the stack protector is enabled with ENABLE_STACK_PROTECTOR. A predictable
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001083value will weaken the protection as the attacker could easily write the right
1084value as part of the attack most of the time. Therefore, it should return a
1085true random number.
1086
Paul Beesleyba3ed402019-03-13 16:20:44 +00001087.. warning::
1088 For the protection to be effective, the global data need to be placed at
1089 a lower address than the stack bases. Failure to do so would allow an
1090 attacker to overwrite the canary as part of the stack buffer overflow attack.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001091
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001092Function : plat_flush_next_bl_params()
1093~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001094
1095::
1096
1097 Argument : void
1098 Return : void
1099
1100This function flushes to main memory all the image params that are passed to
Soby Mathew97b1bff2018-09-27 16:46:41 +01001101next image. This function is invoked in BL2 to flush this information
1102to the next BL image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001103
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001104Function : plat_log_get_prefix()
1105~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Soby Mathewaaf15f52017-09-04 11:49:29 +01001106
1107::
1108
1109 Argument : unsigned int
1110 Return : const char *
1111
1112This function defines the prefix string corresponding to the `log_level` to be
Dan Handley610e7e12018-03-01 18:44:00 +00001113prepended to all the log output from TF-A. The `log_level` (argument) will
1114correspond to one of the standard log levels defined in debug.h. The platform
1115can override the common implementation to define a different prefix string for
John Tsichritzis30f89642018-06-07 16:31:34 +01001116the log output. The implementation should be robust to future changes that
Dan Handley610e7e12018-03-01 18:44:00 +00001117increase the number of log levels.
Soby Mathewaaf15f52017-09-04 11:49:29 +01001118
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001119Modifications specific to a Boot Loader stage
1120---------------------------------------------
1121
1122Boot Loader Stage 1 (BL1)
1123-------------------------
1124
1125BL1 implements the reset vector where execution starts from after a cold or
1126warm boot. For each CPU, BL1 is responsible for the following tasks:
1127
1128#. Handling the reset as described in section 2.2
1129
1130#. In the case of a cold boot and the CPU being the primary CPU, ensuring that
1131 only this CPU executes the remaining BL1 code, including loading and passing
1132 control to the BL2 stage.
1133
1134#. Identifying and starting the Firmware Update process (if required).
1135
1136#. Loading the BL2 image from non-volatile storage into secure memory at the
1137 address specified by the platform defined constant ``BL2_BASE``.
1138
1139#. Populating a ``meminfo`` structure with the following information in memory,
1140 accessible by BL2 immediately upon entry.
1141
1142 ::
1143
1144 meminfo.total_base = Base address of secure RAM visible to BL2
1145 meminfo.total_size = Size of secure RAM visible to BL2
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001146
Soby Mathew97b1bff2018-09-27 16:46:41 +01001147 By default, BL1 places this ``meminfo`` structure at the end of secure
1148 memory visible to BL2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001149
Soby Mathewb1bf0442018-02-16 14:52:52 +00001150 It is possible for the platform to decide where it wants to place the
1151 ``meminfo`` structure for BL2 or restrict the amount of memory visible to
1152 BL2 by overriding the weak default implementation of
1153 ``bl1_plat_handle_post_image_load`` API.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001154
1155The following functions need to be implemented by the platform port to enable
1156BL1 to perform the above tasks.
1157
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001158Function : bl1_early_platform_setup() [mandatory]
1159~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001160
1161::
1162
1163 Argument : void
1164 Return : void
1165
1166This function executes with the MMU and data caches disabled. It is only called
1167by the primary CPU.
1168
Dan Handley610e7e12018-03-01 18:44:00 +00001169On Arm standard platforms, this function:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001170
1171- Enables a secure instance of SP805 to act as the Trusted Watchdog.
1172
1173- Initializes a UART (PL011 console), which enables access to the ``printf``
1174 family of functions in BL1.
1175
1176- Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to
1177 the CCI slave interface corresponding to the cluster that includes the
1178 primary CPU.
1179
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001180Function : bl1_plat_arch_setup() [mandatory]
1181~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001182
1183::
1184
1185 Argument : void
1186 Return : void
1187
1188This function performs any platform-specific and architectural setup that the
1189platform requires. Platform-specific setup might include configuration of
1190memory controllers and the interconnect.
1191
Dan Handley610e7e12018-03-01 18:44:00 +00001192In Arm standard platforms, this function enables the MMU.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001193
1194This function helps fulfill requirement 2 above.
1195
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001196Function : bl1_platform_setup() [mandatory]
1197~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001198
1199::
1200
1201 Argument : void
1202 Return : void
1203
1204This function executes with the MMU and data caches enabled. It is responsible
1205for performing any remaining platform-specific setup that can occur after the
1206MMU and data cache have been enabled.
1207
Roberto Vargas0cd866c2017-12-12 10:39:44 +00001208if support for multiple boot sources is required, it initializes the boot
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001209sequence used by plat_try_next_boot_source().
Roberto Vargas0cd866c2017-12-12 10:39:44 +00001210
Dan Handley610e7e12018-03-01 18:44:00 +00001211In Arm standard platforms, this function initializes the storage abstraction
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001212layer used to load the next bootloader image.
1213
1214This function helps fulfill requirement 4 above.
1215
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001216Function : bl1_plat_sec_mem_layout() [mandatory]
1217~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001218
1219::
1220
1221 Argument : void
1222 Return : meminfo *
1223
1224This function should only be called on the cold boot path. It executes with the
1225MMU and data caches enabled. The pointer returned by this function must point to
1226a ``meminfo`` structure containing the extents and availability of secure RAM for
1227the BL1 stage.
1228
1229::
1230
1231 meminfo.total_base = Base address of secure RAM visible to BL1
1232 meminfo.total_size = Size of secure RAM visible to BL1
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001233
1234This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
1235populates a similar structure to tell BL2 the extents of memory available for
1236its own use.
1237
1238This function helps fulfill requirements 4 and 5 above.
1239
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001240Function : bl1_plat_prepare_exit() [optional]
1241~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001242
1243::
1244
1245 Argument : entry_point_info_t *
1246 Return : void
1247
1248This function is called prior to exiting BL1 in response to the
1249``BL1_SMC_RUN_IMAGE`` SMC request raised by BL2. It should be used to perform
1250platform specific clean up or bookkeeping operations before transferring
1251control to the next image. It receives the address of the ``entry_point_info_t``
1252structure passed from BL2. This function runs with MMU disabled.
1253
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001254Function : bl1_plat_set_ep_info() [optional]
1255~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001256
1257::
1258
1259 Argument : unsigned int image_id, entry_point_info_t *ep_info
1260 Return : void
1261
1262This function allows platforms to override ``ep_info`` for the given ``image_id``.
1263
1264The default implementation just returns.
1265
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001266Function : bl1_plat_get_next_image_id() [optional]
1267~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001268
1269::
1270
1271 Argument : void
1272 Return : unsigned int
1273
1274This and the following function must be overridden to enable the FWU feature.
1275
1276BL1 calls this function after platform setup to identify the next image to be
1277loaded and executed. If the platform returns ``BL2_IMAGE_ID`` then BL1 proceeds
1278with the normal boot sequence, which loads and executes BL2. If the platform
1279returns a different image id, BL1 assumes that Firmware Update is required.
1280
Dan Handley610e7e12018-03-01 18:44:00 +00001281The default implementation always returns ``BL2_IMAGE_ID``. The Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001282platforms override this function to detect if firmware update is required, and
1283if so, return the first image in the firmware update process.
1284
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001285Function : bl1_plat_get_image_desc() [optional]
1286~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001287
1288::
1289
1290 Argument : unsigned int image_id
1291 Return : image_desc_t *
1292
1293BL1 calls this function to get the image descriptor information ``image_desc_t``
1294for the provided ``image_id`` from the platform.
1295
Dan Handley610e7e12018-03-01 18:44:00 +00001296The default implementation always returns a common BL2 image descriptor. Arm
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001297standard platforms return an image descriptor corresponding to BL2 or one of
1298the firmware update images defined in the Trusted Board Boot Requirements
1299specification.
1300
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001301Function : bl1_plat_handle_pre_image_load() [optional]
1302~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Masahiro Yamada43d20b32018-02-01 16:46:18 +09001303
1304::
1305
Soby Mathew2f38ce32018-02-08 17:45:12 +00001306 Argument : unsigned int image_id
Masahiro Yamada43d20b32018-02-01 16:46:18 +09001307 Return : int
1308
1309This function can be used by the platforms to update/use image information
Soby Mathew2f38ce32018-02-08 17:45:12 +00001310corresponding to ``image_id``. This function is invoked in BL1, both in cold
1311boot and FWU code path, before loading the image.
Masahiro Yamada43d20b32018-02-01 16:46:18 +09001312
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001313Function : bl1_plat_handle_post_image_load() [optional]
1314~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Masahiro Yamada43d20b32018-02-01 16:46:18 +09001315
1316::
1317
Soby Mathew2f38ce32018-02-08 17:45:12 +00001318 Argument : unsigned int image_id
Masahiro Yamada43d20b32018-02-01 16:46:18 +09001319 Return : int
1320
1321This function can be used by the platforms to update/use image information
Soby Mathew2f38ce32018-02-08 17:45:12 +00001322corresponding to ``image_id``. This function is invoked in BL1, both in cold
1323boot and FWU code path, after loading and authenticating the image.
Masahiro Yamada43d20b32018-02-01 16:46:18 +09001324
Soby Mathewb1bf0442018-02-16 14:52:52 +00001325The default weak implementation of this function calculates the amount of
1326Trusted SRAM that can be used by BL2 and allocates a ``meminfo_t``
1327structure at the beginning of this free memory and populates it. The address
1328of ``meminfo_t`` structure is updated in ``arg1`` of the entrypoint
1329information to BL2.
1330
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001331Function : bl1_plat_fwu_done() [optional]
1332~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001333
1334::
1335
1336 Argument : unsigned int image_id, uintptr_t image_src,
1337 unsigned int image_size
1338 Return : void
1339
1340BL1 calls this function when the FWU process is complete. It must not return.
1341The platform may override this function to take platform specific action, for
1342example to initiate the normal boot flow.
1343
1344The default implementation spins forever.
1345
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001346Function : bl1_plat_mem_check() [mandatory]
1347~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001348
1349::
1350
1351 Argument : uintptr_t mem_base, unsigned int mem_size,
1352 unsigned int flags
1353 Return : int
1354
1355BL1 calls this function while handling FWU related SMCs, more specifically when
1356copying or authenticating an image. Its responsibility is to ensure that the
1357region of memory identified by ``mem_base`` and ``mem_size`` is mapped in BL1, and
1358that this memory corresponds to either a secure or non-secure memory region as
1359indicated by the security state of the ``flags`` argument.
1360
1361This function can safely assume that the value resulting from the addition of
1362``mem_base`` and ``mem_size`` fits into a ``uintptr_t`` type variable and does not
1363overflow.
1364
1365This function must return 0 on success, a non-null error code otherwise.
1366
1367The default implementation of this function asserts therefore platforms must
1368override it when using the FWU feature.
1369
1370Boot Loader Stage 2 (BL2)
1371-------------------------
1372
1373The BL2 stage is executed only by the primary CPU, which is determined in BL1
1374using the ``platform_is_primary_cpu()`` function. BL1 passed control to BL2 at
Soby Mathew97b1bff2018-09-27 16:46:41 +01001375``BL2_BASE``. BL2 executes in Secure EL1 and and invokes
1376``plat_get_bl_image_load_info()`` to retrieve the list of images to load from
1377non-volatile storage to secure/non-secure RAM. After all the images are loaded
1378then BL2 invokes ``plat_get_next_bl_params()`` to get the list of executable
1379images to be passed to the next BL image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001380
1381The following functions must be implemented by the platform port to enable BL2
1382to perform the above tasks.
1383
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001384Function : bl2_early_platform_setup2() [mandatory]
1385~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001386
1387::
1388
Soby Mathew97b1bff2018-09-27 16:46:41 +01001389 Argument : u_register_t, u_register_t, u_register_t, u_register_t
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001390 Return : void
1391
1392This function executes with the MMU and data caches disabled. It is only called
Soby Mathew97b1bff2018-09-27 16:46:41 +01001393by the primary CPU. The 4 arguments are passed by BL1 to BL2 and these arguments
1394are platform specific.
1395
1396On Arm standard platforms, the arguments received are :
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001397
Soby Mathew97b1bff2018-09-27 16:46:41 +01001398 arg0 - Points to load address of HW_CONFIG if present
1399
1400 arg1 - ``meminfo`` structure populated by BL1. The platform copies
1401 the contents of ``meminfo`` as it may be subsequently overwritten by BL2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001402
Dan Handley610e7e12018-03-01 18:44:00 +00001403On Arm standard platforms, this function also:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001404
1405- Initializes a UART (PL011 console), which enables access to the ``printf``
1406 family of functions in BL2.
1407
1408- Initializes the storage abstraction layer used to load further bootloader
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001409 images. It is necessary to do this early on platforms with a SCP_BL2 image,
1410 since the later ``bl2_platform_setup`` must be done after SCP_BL2 is loaded.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001411
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001412Function : bl2_plat_arch_setup() [mandatory]
1413~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001414
1415::
1416
1417 Argument : void
1418 Return : void
1419
1420This function executes with the MMU and data caches disabled. It is only called
1421by the primary CPU.
1422
1423The purpose of this function is to perform any architectural initialization
1424that varies across platforms.
1425
Dan Handley610e7e12018-03-01 18:44:00 +00001426On Arm standard platforms, this function enables the MMU.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001427
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001428Function : bl2_platform_setup() [mandatory]
1429~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001430
1431::
1432
1433 Argument : void
1434 Return : void
1435
1436This function may execute with the MMU and data caches enabled if the platform
1437port does the necessary initialization in ``bl2_plat_arch_setup()``. It is only
1438called by the primary CPU.
1439
1440The purpose of this function is to perform any platform initialization
1441specific to BL2.
1442
Dan Handley610e7e12018-03-01 18:44:00 +00001443In Arm standard platforms, this function performs security setup, including
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001444configuration of the TrustZone controller to allow non-secure masters access
1445to most of DRAM. Part of DRAM is reserved for secure world use.
1446
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001447Function : bl2_plat_handle_pre_image_load() [optional]
1448~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001449
1450::
1451
1452 Argument : unsigned int
1453 Return : int
1454
1455This function can be used by the platforms to update/use image information
Masahiro Yamada02a0d3d2018-02-01 16:45:51 +09001456for given ``image_id``. This function is currently invoked in BL2 before
Soby Mathew97b1bff2018-09-27 16:46:41 +01001457loading each image.
Masahiro Yamada02a0d3d2018-02-01 16:45:51 +09001458
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001459Function : bl2_plat_handle_post_image_load() [optional]
1460~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Masahiro Yamada02a0d3d2018-02-01 16:45:51 +09001461
1462::
1463
1464 Argument : unsigned int
1465 Return : int
1466
1467This function can be used by the platforms to update/use image information
1468for given ``image_id``. This function is currently invoked in BL2 after
Soby Mathew97b1bff2018-09-27 16:46:41 +01001469loading each image.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001470
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001471Function : bl2_plat_preload_setup [optional]
1472~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Roberto Vargasbc1ae1f2017-09-26 12:53:01 +01001473
1474::
John Tsichritzisee10e792018-06-06 09:38:10 +01001475
Roberto Vargasbc1ae1f2017-09-26 12:53:01 +01001476 Argument : void
1477 Return : void
1478
1479This optional function performs any BL2 platform initialization
1480required before image loading, that is not done later in
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001481bl2_platform_setup(). Specifically, if support for multiple
Roberto Vargasbc1ae1f2017-09-26 12:53:01 +01001482boot sources is required, it initializes the boot sequence used by
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001483plat_try_next_boot_source().
Roberto Vargasbc1ae1f2017-09-26 12:53:01 +01001484
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001485Function : plat_try_next_boot_source() [optional]
1486~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Roberto Vargasbc1ae1f2017-09-26 12:53:01 +01001487
1488::
John Tsichritzisee10e792018-06-06 09:38:10 +01001489
Roberto Vargasbc1ae1f2017-09-26 12:53:01 +01001490 Argument : void
1491 Return : int
1492
1493This optional function passes to the next boot source in the redundancy
1494sequence.
1495
1496This function moves the current boot redundancy source to the next
1497element in the boot sequence. If there are no more boot sources then it
1498must return 0, otherwise it must return 1. The default implementation
1499of this always returns 0.
1500
Roberto Vargasb1584272017-11-20 13:36:10 +00001501Boot Loader Stage 2 (BL2) at EL3
1502--------------------------------
1503
Dan Handley610e7e12018-03-01 18:44:00 +00001504When the platform has a non-TF-A Boot ROM it is desirable to jump
1505directly to BL2 instead of TF-A BL1. In this case BL2 is expected to
Paul Beesleyf8640672019-04-12 14:19:42 +01001506execute at EL3 instead of executing at EL1. Refer to the :ref:`Firmware Design`
1507document for more information.
Roberto Vargasb1584272017-11-20 13:36:10 +00001508
1509All mandatory functions of BL2 must be implemented, except the functions
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001510bl2_early_platform_setup and bl2_el3_plat_arch_setup, because
1511their work is done now by bl2_el3_early_platform_setup and
1512bl2_el3_plat_arch_setup. These functions should generally implement
1513the bl1_plat_xxx() and bl2_plat_xxx() functionality combined.
Roberto Vargasb1584272017-11-20 13:36:10 +00001514
1515
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001516Function : bl2_el3_early_platform_setup() [mandatory]
1517~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Roberto Vargasb1584272017-11-20 13:36:10 +00001518
1519::
John Tsichritzisee10e792018-06-06 09:38:10 +01001520
Roberto Vargasb1584272017-11-20 13:36:10 +00001521 Argument : u_register_t, u_register_t, u_register_t, u_register_t
1522 Return : void
1523
1524This function executes with the MMU and data caches disabled. It is only called
1525by the primary CPU. This function receives four parameters which can be used
1526by the platform to pass any needed information from the Boot ROM to BL2.
1527
Dan Handley610e7e12018-03-01 18:44:00 +00001528On Arm standard platforms, this function does the following:
Roberto Vargasb1584272017-11-20 13:36:10 +00001529
1530- Initializes a UART (PL011 console), which enables access to the ``printf``
1531 family of functions in BL2.
1532
1533- Initializes the storage abstraction layer used to load further bootloader
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001534 images. It is necessary to do this early on platforms with a SCP_BL2 image,
1535 since the later ``bl2_platform_setup`` must be done after SCP_BL2 is loaded.
Roberto Vargasb1584272017-11-20 13:36:10 +00001536
1537- Initializes the private variables that define the memory layout used.
1538
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001539Function : bl2_el3_plat_arch_setup() [mandatory]
1540~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Roberto Vargasb1584272017-11-20 13:36:10 +00001541
1542::
John Tsichritzisee10e792018-06-06 09:38:10 +01001543
Roberto Vargasb1584272017-11-20 13:36:10 +00001544 Argument : void
1545 Return : void
1546
1547This function executes with the MMU and data caches disabled. It is only called
1548by the primary CPU.
1549
1550The purpose of this function is to perform any architectural initialization
1551that varies across platforms.
1552
Dan Handley610e7e12018-03-01 18:44:00 +00001553On Arm standard platforms, this function enables the MMU.
Roberto Vargasb1584272017-11-20 13:36:10 +00001554
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001555Function : bl2_el3_plat_prepare_exit() [optional]
1556~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Roberto Vargasb1584272017-11-20 13:36:10 +00001557
1558::
John Tsichritzisee10e792018-06-06 09:38:10 +01001559
Roberto Vargasb1584272017-11-20 13:36:10 +00001560 Argument : void
1561 Return : void
1562
1563This function is called prior to exiting BL2 and run the next image.
1564It should be used to perform platform specific clean up or bookkeeping
1565operations before transferring control to the next image. This function
1566runs with MMU disabled.
1567
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001568FWU Boot Loader Stage 2 (BL2U)
1569------------------------------
1570
1571The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1572process and is executed only by the primary CPU. BL1 passes control to BL2U at
1573``BL2U_BASE``. BL2U executes in Secure-EL1 and is responsible for:
1574
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001575#. (Optional) Transferring the optional SCP_BL2U binary image from AP secure
1576 memory to SCP RAM. BL2U uses the SCP_BL2U ``image_info`` passed by BL1.
1577 ``SCP_BL2U_BASE`` defines the address in AP secure memory where SCP_BL2U
1578 should be copied from. Subsequent handling of the SCP_BL2U image is
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001579 implemented by the platform specific ``bl2u_plat_handle_scp_bl2u()`` function.
1580 If ``SCP_BL2U_BASE`` is not defined then this step is not performed.
1581
1582#. Any platform specific setup required to perform the FWU process. For
Dan Handley610e7e12018-03-01 18:44:00 +00001583 example, Arm standard platforms initialize the TZC controller so that the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001584 normal world can access DDR memory.
1585
1586The following functions must be implemented by the platform port to enable
1587BL2U to perform the tasks mentioned above.
1588
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001589Function : bl2u_early_platform_setup() [mandatory]
1590~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001591
1592::
1593
1594 Argument : meminfo *mem_info, void *plat_info
1595 Return : void
1596
1597This function executes with the MMU and data caches disabled. It is only
1598called by the primary CPU. The arguments to this function is the address
1599of the ``meminfo`` structure and platform specific info provided by BL1.
1600
1601The platform may copy the contents of the ``mem_info`` and ``plat_info`` into
1602private storage as the original memory may be subsequently overwritten by BL2U.
1603
Dan Handley610e7e12018-03-01 18:44:00 +00001604On Arm CSS platforms ``plat_info`` is interpreted as an ``image_info_t`` structure,
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001605to extract SCP_BL2U image information, which is then copied into a private
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001606variable.
1607
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001608Function : bl2u_plat_arch_setup() [mandatory]
1609~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001610
1611::
1612
1613 Argument : void
1614 Return : void
1615
1616This function executes with the MMU and data caches disabled. It is only
1617called by the primary CPU.
1618
1619The purpose of this function is to perform any architectural initialization
1620that varies across platforms, for example enabling the MMU (since the memory
1621map differs across platforms).
1622
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001623Function : bl2u_platform_setup() [mandatory]
1624~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001625
1626::
1627
1628 Argument : void
1629 Return : void
1630
1631This function may execute with the MMU and data caches enabled if the platform
1632port does the necessary initialization in ``bl2u_plat_arch_setup()``. It is only
1633called by the primary CPU.
1634
1635The purpose of this function is to perform any platform initialization
1636specific to BL2U.
1637
Dan Handley610e7e12018-03-01 18:44:00 +00001638In Arm standard platforms, this function performs security setup, including
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001639configuration of the TrustZone controller to allow non-secure masters access
1640to most of DRAM. Part of DRAM is reserved for secure world use.
1641
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001642Function : bl2u_plat_handle_scp_bl2u() [optional]
1643~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001644
1645::
1646
1647 Argument : void
1648 Return : int
1649
1650This function is used to perform any platform-specific actions required to
1651handle the SCP firmware. Typically it transfers the image into SCP memory using
1652a platform-specific protocol and waits until SCP executes it and signals to the
1653Application Processor (AP) for BL2U execution to continue.
1654
1655This function returns 0 on success, a negative error code otherwise.
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001656This function is included if SCP_BL2U_BASE is defined.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001657
1658Boot Loader Stage 3-1 (BL31)
1659----------------------------
1660
1661During cold boot, the BL31 stage is executed only by the primary CPU. This is
1662determined in BL1 using the ``platform_is_primary_cpu()`` function. BL1 passes
1663control to BL31 at ``BL31_BASE``. During warm boot, BL31 is executed by all
1664CPUs. BL31 executes at EL3 and is responsible for:
1665
1666#. Re-initializing all architectural and platform state. Although BL1 performs
1667 some of this initialization, BL31 remains resident in EL3 and must ensure
1668 that EL3 architectural and platform state is completely initialized. It
1669 should make no assumptions about the system state when it receives control.
1670
1671#. Passing control to a normal world BL image, pre-loaded at a platform-
Soby Mathew97b1bff2018-09-27 16:46:41 +01001672 specific address by BL2. On ARM platforms, BL31 uses the ``bl_params`` list
1673 populated by BL2 in memory to do this.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001674
1675#. Providing runtime firmware services. Currently, BL31 only implements a
1676 subset of the Power State Coordination Interface (PSCI) API as a runtime
1677 service. See Section 3.3 below for details of porting the PSCI
1678 implementation.
1679
1680#. Optionally passing control to the BL32 image, pre-loaded at a platform-
Paul Beesley1fbc97b2019-01-11 18:26:51 +00001681 specific address by BL2. BL31 exports a set of APIs that allow runtime
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001682 services to specify the security state in which the next image should be
Soby Mathew97b1bff2018-09-27 16:46:41 +01001683 executed and run the corresponding image. On ARM platforms, BL31 uses the
1684 ``bl_params`` list populated by BL2 in memory to do this.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001685
1686If BL31 is a reset vector, It also needs to handle the reset as specified in
1687section 2.2 before the tasks described above.
1688
1689The following functions must be implemented by the platform port to enable BL31
1690to perform the above tasks.
1691
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001692Function : bl31_early_platform_setup2() [mandatory]
1693~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001694
1695::
1696
Soby Mathew97b1bff2018-09-27 16:46:41 +01001697 Argument : u_register_t, u_register_t, u_register_t, u_register_t
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001698 Return : void
1699
1700This function executes with the MMU and data caches disabled. It is only called
Soby Mathew97b1bff2018-09-27 16:46:41 +01001701by the primary CPU. BL2 can pass 4 arguments to BL31 and these arguments are
1702platform specific.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001703
Soby Mathew97b1bff2018-09-27 16:46:41 +01001704In Arm standard platforms, the arguments received are :
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001705
Soby Mathew97b1bff2018-09-27 16:46:41 +01001706 arg0 - The pointer to the head of `bl_params_t` list
1707 which is list of executable images following BL31,
1708
1709 arg1 - Points to load address of SOC_FW_CONFIG if present
1710
1711 arg2 - Points to load address of HW_CONFIG if present
1712
1713 arg3 - A special value to verify platform parameters from BL2 to BL31. Not
1714 used in release builds.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001715
Soby Mathew97b1bff2018-09-27 16:46:41 +01001716The function runs through the `bl_param_t` list and extracts the entry point
1717information for BL32 and BL33. It also performs the following:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001718
1719- Initialize a UART (PL011 console), which enables access to the ``printf``
1720 family of functions in BL31.
1721
1722- Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the
1723 CCI slave interface corresponding to the cluster that includes the primary
1724 CPU.
1725
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001726Function : bl31_plat_arch_setup() [mandatory]
1727~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001728
1729::
1730
1731 Argument : void
1732 Return : void
1733
1734This function executes with the MMU and data caches disabled. It is only called
1735by the primary CPU.
1736
1737The purpose of this function is to perform any architectural initialization
1738that varies across platforms.
1739
Dan Handley610e7e12018-03-01 18:44:00 +00001740On Arm standard platforms, this function enables the MMU.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001741
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001742Function : bl31_platform_setup() [mandatory]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001743~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1744
1745::
1746
1747 Argument : void
1748 Return : void
1749
1750This function may execute with the MMU and data caches enabled if the platform
1751port does the necessary initialization in ``bl31_plat_arch_setup()``. It is only
1752called by the primary CPU.
1753
1754The purpose of this function is to complete platform initialization so that both
1755BL31 runtime services and normal world software can function correctly.
1756
Dan Handley610e7e12018-03-01 18:44:00 +00001757On Arm standard platforms, this function does the following:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001758
1759- Initialize the generic interrupt controller.
1760
1761 Depending on the GIC driver selected by the platform, the appropriate GICv2
1762 or GICv3 initialization will be done, which mainly consists of:
1763
1764 - Enable secure interrupts in the GIC CPU interface.
1765 - Disable the legacy interrupt bypass mechanism.
1766 - Configure the priority mask register to allow interrupts of all priorities
1767 to be signaled to the CPU interface.
1768 - Mark SGIs 8-15 and the other secure interrupts on the platform as secure.
1769 - Target all secure SPIs to CPU0.
1770 - Enable these secure interrupts in the GIC distributor.
1771 - Configure all other interrupts as non-secure.
1772 - Enable signaling of secure interrupts in the GIC distributor.
1773
1774- Enable system-level implementation of the generic timer counter through the
1775 memory mapped interface.
1776
1777- Grant access to the system counter timer module
1778
1779- Initialize the power controller device.
1780
1781 In particular, initialise the locks that prevent concurrent accesses to the
1782 power controller device.
1783
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001784Function : bl31_plat_runtime_setup() [optional]
1785~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001786
1787::
1788
1789 Argument : void
1790 Return : void
1791
1792The purpose of this function is allow the platform to perform any BL31 runtime
1793setup just prior to BL31 exit during cold boot. The default weak
Julius Werneraae9bb12017-09-18 16:49:48 -07001794implementation of this function will invoke ``console_switch_state()`` to switch
1795console output to consoles marked for use in the ``runtime`` state.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001796
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001797Function : bl31_plat_get_next_image_ep_info() [mandatory]
1798~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001799
1800::
1801
Sandrine Bailleux842117d2018-05-14 14:25:47 +02001802 Argument : uint32_t
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001803 Return : entry_point_info *
1804
1805This function may execute with the MMU and data caches enabled if the platform
1806port does the necessary initializations in ``bl31_plat_arch_setup()``.
1807
1808This function is called by ``bl31_main()`` to retrieve information provided by
1809BL2 for the next image in the security state specified by the argument. BL31
1810uses this information to pass control to that image in the specified security
1811state. This function must return a pointer to the ``entry_point_info`` structure
1812(that was copied during ``bl31_early_platform_setup()``) if the image exists. It
1813should return NULL otherwise.
1814
Jeenu Viswambharane834ee12018-04-27 15:17:03 +01001815Function : bl31_plat_enable_mmu [optional]
1816~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1817
1818::
1819
1820 Argument : uint32_t
1821 Return : void
1822
1823This function enables the MMU. The boot code calls this function with MMU and
1824caches disabled. This function should program necessary registers to enable
1825translation, and upon return, the MMU on the calling PE must be enabled.
1826
1827The function must honor flags passed in the first argument. These flags are
1828defined by the translation library, and can be found in the file
1829``include/lib/xlat_tables/xlat_mmu_helpers.h``.
1830
1831On DynamIQ systems, this function must not use stack while enabling MMU, which
Paul Beesley1fbc97b2019-01-11 18:26:51 +00001832is how the function in xlat table library version 2 is implemented.
Jeenu Viswambharane834ee12018-04-27 15:17:03 +01001833
Alexei Fedorovf41355c2019-09-13 14:11:59 +01001834Function : plat_init_apkey [optional]
1835~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Antonio Nino Diaz25cda672019-02-19 11:53:51 +00001836
1837::
1838
1839 Argument : void
Alexei Fedorovf41355c2019-09-13 14:11:59 +01001840 Return : uint128_t
Antonio Nino Diaz25cda672019-02-19 11:53:51 +00001841
Alexei Fedorovf41355c2019-09-13 14:11:59 +01001842This function returns the 128-bit value which can be used to program ARMv8.3
1843pointer authentication keys.
Antonio Nino Diaz25cda672019-02-19 11:53:51 +00001844
1845The value should be obtained from a reliable source of randomness.
1846
1847This function is only needed if ARMv8.3 pointer authentication is used in the
Alexei Fedorovf41355c2019-09-13 14:11:59 +01001848Trusted Firmware by building with ``BRANCH_PROTECTION`` option set to non-zero.
Antonio Nino Diaz25cda672019-02-19 11:53:51 +00001849
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001850Function : plat_get_syscnt_freq2() [mandatory]
1851~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001852
1853::
1854
1855 Argument : void
1856 Return : unsigned int
1857
1858This function is used by the architecture setup code to retrieve the counter
1859frequency for the CPU's generic timer. This value will be programmed into the
Dan Handley610e7e12018-03-01 18:44:00 +00001860``CNTFRQ_EL0`` register. In Arm standard platforms, it returns the base frequency
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001861of the system counter, which is retrieved from the first entry in the frequency
1862modes table.
1863
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001864#define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
1865~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001866
1867When ``USE_COHERENT_MEM = 0``, this constant defines the total memory (in
1868bytes) aligned to the cache line boundary that should be allocated per-cpu to
1869accommodate all the bakery locks.
1870
1871If this constant is not defined when ``USE_COHERENT_MEM = 0``, the linker
1872calculates the size of the ``bakery_lock`` input section, aligns it to the
1873nearest ``CACHE_WRITEBACK_GRANULE``, multiplies it with ``PLATFORM_CORE_COUNT``
1874and stores the result in a linker symbol. This constant prevents a platform
1875from relying on the linker and provide a more efficient mechanism for
1876accessing per-cpu bakery lock information.
1877
1878If this constant is defined and its value is not equal to the value
1879calculated by the linker then a link time assertion is raised. A compile time
1880assertion is raised if the value of the constant is not aligned to the cache
1881line boundary.
1882
Paul Beesleyf8640672019-04-12 14:19:42 +01001883.. _porting_guide_sdei_requirements:
1884
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +01001885SDEI porting requirements
1886~~~~~~~~~~~~~~~~~~~~~~~~~
1887
Paul Beesley606d8072019-03-13 13:58:02 +00001888The |SDEI| dispatcher requires the platform to provide the following macros
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +01001889and functions, of which some are optional, and some others mandatory.
1890
1891Macros
1892......
1893
1894Macro: PLAT_SDEI_NORMAL_PRI [mandatory]
1895^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1896
1897This macro must be defined to the EL3 exception priority level associated with
Paul Beesley606d8072019-03-13 13:58:02 +00001898Normal |SDEI| events on the platform. This must have a higher value
1899(therefore of lower priority) than ``PLAT_SDEI_CRITICAL_PRI``.
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +01001900
1901Macro: PLAT_SDEI_CRITICAL_PRI [mandatory]
1902^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1903
1904This macro must be defined to the EL3 exception priority level associated with
Paul Beesley606d8072019-03-13 13:58:02 +00001905Critical |SDEI| events on the platform. This must have a lower value
1906(therefore of higher priority) than ``PLAT_SDEI_NORMAL_PRI``.
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +01001907
Paul Beesley606d8072019-03-13 13:58:02 +00001908**Note**: |SDEI| exception priorities must be the lowest among Secure
1909priorities. Among the |SDEI| exceptions, Critical |SDEI| priority must
1910be higher than Normal |SDEI| priority.
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +01001911
1912Functions
1913.........
1914
1915Function: int plat_sdei_validate_entry_point(uintptr_t ep) [optional]
1916^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1917
1918::
1919
1920 Argument: uintptr_t
1921 Return: int
1922
1923This function validates the address of client entry points provided for both
Paul Beesley606d8072019-03-13 13:58:02 +00001924event registration and *Complete and Resume* |SDEI| calls. The function
1925takes one argument, which is the address of the handler the |SDEI| client
1926requested to register. The function must return ``0`` for successful validation,
1927or ``-1`` upon failure.
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +01001928
Dan Handley610e7e12018-03-01 18:44:00 +00001929The default implementation always returns ``0``. On Arm platforms, this function
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +01001930is implemented to translate the entry point to physical address, and further to
1931ensure that the address is located in Non-secure DRAM.
1932
1933Function: void plat_sdei_handle_masked_trigger(uint64_t mpidr, unsigned int intr) [optional]
1934^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1935
1936::
1937
1938 Argument: uint64_t
1939 Argument: unsigned int
1940 Return: void
1941
Paul Beesley606d8072019-03-13 13:58:02 +00001942|SDEI| specification requires that a PE comes out of reset with the events
1943masked. The client therefore is expected to call ``PE_UNMASK`` to unmask
1944|SDEI| events on the PE. No |SDEI| events can be dispatched until such
1945time.
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +01001946
Paul Beesley606d8072019-03-13 13:58:02 +00001947Should a PE receive an interrupt that was bound to an |SDEI| event while the
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +01001948events are masked on the PE, the dispatcher implementation invokes the function
1949``plat_sdei_handle_masked_trigger``. The MPIDR of the PE that received the
1950interrupt and the interrupt ID are passed as parameters.
1951
1952The default implementation only prints out a warning message.
1953
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001954Power State Coordination Interface (in BL31)
1955--------------------------------------------
1956
Dan Handley610e7e12018-03-01 18:44:00 +00001957The TF-A implementation of the PSCI API is based around the concept of a
1958*power domain*. A *power domain* is a CPU or a logical group of CPUs which
1959share some state on which power management operations can be performed as
1960specified by `PSCI`_. Each CPU in the system is assigned a cpu index which is
1961a unique number between ``0`` and ``PLATFORM_CORE_COUNT - 1``. The
1962*power domains* are arranged in a hierarchical tree structure and each
1963*power domain* can be identified in a system by the cpu index of any CPU that
1964is part of that domain and a *power domain level*. A processing element (for
1965example, a CPU) is at level 0. If the *power domain* node above a CPU is a
1966logical grouping of CPUs that share some state, then level 1 is that group of
1967CPUs (for example, a cluster), and level 2 is a group of clusters (for
1968example, the system). More details on the power domain topology and its
Paul Beesleyf8640672019-04-12 14:19:42 +01001969organization can be found in :ref:`PSCI Power Domain Tree Structure`.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001970
1971BL31's platform initialization code exports a pointer to the platform-specific
1972power management operations required for the PSCI implementation to function
1973correctly. This information is populated in the ``plat_psci_ops`` structure. The
1974PSCI implementation calls members of the ``plat_psci_ops`` structure for performing
1975power management operations on the power domains. For example, the target
1976CPU is specified by its ``MPIDR`` in a PSCI ``CPU_ON`` call. The ``pwr_domain_on()``
1977handler (if present) is called for the CPU power domain.
1978
1979The ``power-state`` parameter of a PSCI ``CPU_SUSPEND`` call can be used to
1980describe composite power states specific to a platform. The PSCI implementation
Antonio Nino Diaz56b68ad2019-02-28 13:35:21 +00001981defines a generic representation of the power-state parameter, which is an
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001982array of local power states where each index corresponds to a power domain
1983level. Each entry contains the local power state the power domain at that power
1984level could enter. It depends on the ``validate_power_state()`` handler to
1985convert the power-state parameter (possibly encoding a composite power state)
1986passed in a PSCI ``CPU_SUSPEND`` call to this representation.
1987
1988The following functions form part of platform port of PSCI functionality.
1989
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01001990Function : plat_psci_stat_accounting_start() [optional]
1991~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001992
1993::
1994
1995 Argument : const psci_power_state_t *
1996 Return : void
1997
1998This is an optional hook that platforms can implement for residency statistics
1999accounting before entering a low power state. The ``pwr_domain_state`` field of
2000``state_info`` (first argument) can be inspected if stat accounting is done
2001differently at CPU level versus higher levels. As an example, if the element at
2002index 0 (CPU power level) in the ``pwr_domain_state`` array indicates a power down
2003state, special hardware logic may be programmed in order to keep track of the
2004residency statistics. For higher levels (array indices > 0), the residency
2005statistics could be tracked in software using PMF. If ``ENABLE_PMF`` is set, the
2006default implementation will use PMF to capture timestamps.
2007
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002008Function : plat_psci_stat_accounting_stop() [optional]
2009~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002010
2011::
2012
2013 Argument : const psci_power_state_t *
2014 Return : void
2015
2016This is an optional hook that platforms can implement for residency statistics
2017accounting after exiting from a low power state. The ``pwr_domain_state`` field
2018of ``state_info`` (first argument) can be inspected if stat accounting is done
2019differently at CPU level versus higher levels. As an example, if the element at
2020index 0 (CPU power level) in the ``pwr_domain_state`` array indicates a power down
2021state, special hardware logic may be programmed in order to keep track of the
2022residency statistics. For higher levels (array indices > 0), the residency
2023statistics could be tracked in software using PMF. If ``ENABLE_PMF`` is set, the
2024default implementation will use PMF to capture timestamps.
2025
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002026Function : plat_psci_stat_get_residency() [optional]
2027~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002028
2029::
2030
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -06002031 Argument : unsigned int, const psci_power_state_t *, unsigned int
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002032 Return : u_register_t
2033
2034This is an optional interface that is is invoked after resuming from a low power
2035state and provides the time spent resident in that low power state by the power
2036domain at a particular power domain level. When a CPU wakes up from suspend,
2037all its parent power domain levels are also woken up. The generic PSCI code
2038invokes this function for each parent power domain that is resumed and it
2039identified by the ``lvl`` (first argument) parameter. The ``state_info`` (second
2040argument) describes the low power state that the power domain has resumed from.
2041The current CPU is the first CPU in the power domain to resume from the low
2042power state and the ``last_cpu_idx`` (third parameter) is the index of the last
2043CPU in the power domain to suspend and may be needed to calculate the residency
2044for that power domain.
2045
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002046Function : plat_get_target_pwr_state() [optional]
2047~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002048
2049::
2050
2051 Argument : unsigned int, const plat_local_state_t *, unsigned int
2052 Return : plat_local_state_t
2053
2054The PSCI generic code uses this function to let the platform participate in
2055state coordination during a power management operation. The function is passed
2056a pointer to an array of platform specific local power state ``states`` (second
2057argument) which contains the requested power state for each CPU at a particular
2058power domain level ``lvl`` (first argument) within the power domain. The function
2059is expected to traverse this array of upto ``ncpus`` (third argument) and return
2060a coordinated target power state by the comparing all the requested power
2061states. The target power state should not be deeper than any of the requested
2062power states.
2063
2064A weak definition of this API is provided by default wherein it assumes
2065that the platform assigns a local state value in order of increasing depth
2066of the power state i.e. for two power states X & Y, if X < Y
2067then X represents a shallower power state than Y. As a result, the
2068coordinated target local power state for a power domain will be the minimum
2069of the requested local power state values.
2070
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002071Function : plat_get_power_domain_tree_desc() [mandatory]
2072~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002073
2074::
2075
2076 Argument : void
2077 Return : const unsigned char *
2078
2079This function returns a pointer to the byte array containing the power domain
2080topology tree description. The format and method to construct this array are
Paul Beesleyf8640672019-04-12 14:19:42 +01002081described in :ref:`PSCI Power Domain Tree Structure`. The BL31 PSCI
2082initialization code requires this array to be described by the platform, either
2083statically or dynamically, to initialize the power domain topology tree. In case
2084the array is populated dynamically, then plat_core_pos_by_mpidr() and
2085plat_my_core_pos() should also be implemented suitably so that the topology tree
2086description matches the CPU indices returned by these APIs. These APIs together
2087form the platform interface for the PSCI topology framework.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002088
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002089Function : plat_setup_psci_ops() [mandatory]
2090~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002091
2092::
2093
2094 Argument : uintptr_t, const plat_psci_ops **
2095 Return : int
2096
2097This function may execute with the MMU and data caches enabled if the platform
2098port does the necessary initializations in ``bl31_plat_arch_setup()``. It is only
2099called by the primary CPU.
2100
2101This function is called by PSCI initialization code. Its purpose is to let
2102the platform layer know about the warm boot entrypoint through the
2103``sec_entrypoint`` (first argument) and to export handler routines for
2104platform-specific psci power management actions by populating the passed
2105pointer with a pointer to BL31's private ``plat_psci_ops`` structure.
2106
2107A description of each member of this structure is given below. Please refer to
Dan Handley610e7e12018-03-01 18:44:00 +00002108the Arm FVP specific implementation of these handlers in
Paul Beesleyf8640672019-04-12 14:19:42 +01002109``plat/arm/board/fvp/fvp_pm.c`` as an example. For each PSCI function that the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002110platform wants to support, the associated operation or operations in this
2111structure must be provided and implemented (Refer section 4 of
Paul Beesleyf8640672019-04-12 14:19:42 +01002112:ref:`Firmware Design` for the PSCI API supported in TF-A). To disable a PSCI
Dan Handley610e7e12018-03-01 18:44:00 +00002113function in a platform port, the operation should be removed from this
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002114structure instead of providing an empty implementation.
2115
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002116plat_psci_ops.cpu_standby()
2117...........................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002118
2119Perform the platform-specific actions to enter the standby state for a cpu
2120indicated by the passed argument. This provides a fast path for CPU standby
Paul Beesley1fbc97b2019-01-11 18:26:51 +00002121wherein overheads of PSCI state management and lock acquisition is avoided.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002122For this handler to be invoked by the PSCI ``CPU_SUSPEND`` API implementation,
2123the suspend state type specified in the ``power-state`` parameter should be
2124STANDBY and the target power domain level specified should be the CPU. The
2125handler should put the CPU into a low power retention state (usually by
2126issuing a wfi instruction) and ensure that it can be woken up from that
2127state by a normal interrupt. The generic code expects the handler to succeed.
2128
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002129plat_psci_ops.pwr_domain_on()
2130.............................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002131
2132Perform the platform specific actions to power on a CPU, specified
2133by the ``MPIDR`` (first argument). The generic code expects the platform to
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002134return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002135
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002136plat_psci_ops.pwr_domain_off()
2137..............................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002138
2139Perform the platform specific actions to prepare to power off the calling CPU
2140and its higher parent power domain levels as indicated by the ``target_state``
2141(first argument). It is called by the PSCI ``CPU_OFF`` API implementation.
2142
2143The ``target_state`` encodes the platform coordinated target local power states
2144for the CPU power domain and its parent power domain levels. The handler
2145needs to perform power management operation corresponding to the local state
2146at each power level.
2147
2148For this handler, the local power state for the CPU power domain will be a
2149power down state where as it could be either power down, retention or run state
2150for the higher power domain levels depending on the result of state
2151coordination. The generic code expects the handler to succeed.
2152
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002153plat_psci_ops.pwr_domain_suspend_pwrdown_early() [optional]
2154...........................................................
Varun Wadekarae87f4b2017-07-10 16:02:05 -07002155
2156This optional function may be used as a performance optimization to replace
2157or complement pwr_domain_suspend() on some platforms. Its calling semantics
2158are identical to pwr_domain_suspend(), except the PSCI implementation only
2159calls this function when suspending to a power down state, and it guarantees
2160that data caches are enabled.
2161
2162When HW_ASSISTED_COHERENCY = 0, the PSCI implementation disables data caches
2163before calling pwr_domain_suspend(). If the target_state corresponds to a
2164power down state and it is safe to perform some or all of the platform
2165specific actions in that function with data caches enabled, it may be more
2166efficient to move those actions to this function. When HW_ASSISTED_COHERENCY
2167= 1, data caches remain enabled throughout, and so there is no advantage to
2168moving platform specific actions to this function.
2169
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002170plat_psci_ops.pwr_domain_suspend()
2171..................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002172
2173Perform the platform specific actions to prepare to suspend the calling
2174CPU and its higher parent power domain levels as indicated by the
2175``target_state`` (first argument). It is called by the PSCI ``CPU_SUSPEND``
2176API implementation.
2177
2178The ``target_state`` has a similar meaning as described in
2179the ``pwr_domain_off()`` operation. It encodes the platform coordinated
2180target local power states for the CPU power domain and its parent
2181power domain levels. The handler needs to perform power management operation
2182corresponding to the local state at each power level. The generic code
2183expects the handler to succeed.
2184
Douglas Raillarda84996b2017-08-02 16:57:32 +01002185The difference between turning a power domain off versus suspending it is that
2186in the former case, the power domain is expected to re-initialize its state
2187when it is next powered on (see ``pwr_domain_on_finish()``). In the latter
2188case, the power domain is expected to save enough state so that it can resume
2189execution by restoring this state when its powered on (see
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002190``pwr_domain_suspend_finish()``).
2191
Douglas Raillarda84996b2017-08-02 16:57:32 +01002192When suspending a core, the platform can also choose to power off the GICv3
2193Redistributor and ITS through an implementation-defined sequence. To achieve
2194this safely, the ITS context must be saved first. The architectural part is
2195implemented by the ``gicv3_its_save_disable()`` helper, but most of the needed
2196sequence is implementation defined and it is therefore the responsibility of
2197the platform code to implement the necessary sequence. Then the GIC
2198Redistributor context can be saved using the ``gicv3_rdistif_save()`` helper.
2199Powering off the Redistributor requires the implementation to support it and it
2200is the responsibility of the platform code to execute the right implementation
2201defined sequence.
2202
2203When a system suspend is requested, the platform can also make use of the
2204``gicv3_distif_save()`` helper to save the context of the GIC Distributor after
2205it has saved the context of the Redistributors and ITS of all the cores in the
2206system. The context of the Distributor can be large and may require it to be
2207allocated in a special area if it cannot fit in the platform's global static
2208data, for example in DRAM. The Distributor can then be powered down using an
2209implementation-defined sequence.
2210
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002211plat_psci_ops.pwr_domain_pwr_down_wfi()
2212.......................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002213
2214This is an optional function and, if implemented, is expected to perform
2215platform specific actions including the ``wfi`` invocation which allows the
2216CPU to powerdown. Since this function is invoked outside the PSCI locks,
2217the actions performed in this hook must be local to the CPU or the platform
2218must ensure that races between multiple CPUs cannot occur.
2219
2220The ``target_state`` has a similar meaning as described in the ``pwr_domain_off()``
2221operation and it encodes the platform coordinated target local power states for
2222the CPU power domain and its parent power domain levels. This function must
2223not return back to the caller.
2224
2225If this function is not implemented by the platform, PSCI generic
2226implementation invokes ``psci_power_down_wfi()`` for power down.
2227
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002228plat_psci_ops.pwr_domain_on_finish()
2229....................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002230
2231This function is called by the PSCI implementation after the calling CPU is
2232powered on and released from reset in response to an earlier PSCI ``CPU_ON`` call.
2233It performs the platform-specific setup required to initialize enough state for
2234this CPU to enter the normal world and also provide secure runtime firmware
2235services.
2236
2237The ``target_state`` (first argument) is the prior state of the power domains
2238immediately before the CPU was turned on. It indicates which power domains
2239above the CPU might require initialization due to having previously been in
2240low power states. The generic code expects the handler to succeed.
2241
Madhukar Pappireddy33bd5142019-08-12 18:31:33 -05002242plat_psci_ops.pwr_domain_on_finish_late() [optional]
2243...........................................................
2244
2245This optional function is called by the PSCI implementation after the calling
2246CPU is fully powered on with respective data caches enabled. The calling CPU and
2247the associated cluster are guaranteed to be participating in coherency. This
2248function gives the flexibility to perform any platform-specific actions safely,
2249such as initialization or modification of shared data structures, without the
2250overhead of explicit cache maintainace operations.
2251
2252The ``target_state`` has a similar meaning as described in the ``pwr_domain_on_finish()``
2253operation. The generic code expects the handler to succeed.
2254
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002255plat_psci_ops.pwr_domain_suspend_finish()
2256.........................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002257
2258This function is called by the PSCI implementation after the calling CPU is
2259powered on and released from reset in response to an asynchronous wakeup
2260event, for example a timer interrupt that was programmed by the CPU during the
2261``CPU_SUSPEND`` call or ``SYSTEM_SUSPEND`` call. It performs the platform-specific
2262setup required to restore the saved state for this CPU to resume execution
2263in the normal world and also provide secure runtime firmware services.
2264
2265The ``target_state`` (first argument) has a similar meaning as described in
2266the ``pwr_domain_on_finish()`` operation. The generic code expects the platform
2267to succeed.
2268
Douglas Raillarda84996b2017-08-02 16:57:32 +01002269If the Distributor, Redistributors or ITS have been powered off as part of a
2270suspend, their context must be restored in this function in the reverse order
2271to how they were saved during suspend sequence.
2272
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002273plat_psci_ops.system_off()
2274..........................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002275
2276This function is called by PSCI implementation in response to a ``SYSTEM_OFF``
2277call. It performs the platform-specific system poweroff sequence after
2278notifying the Secure Payload Dispatcher.
2279
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002280plat_psci_ops.system_reset()
2281............................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002282
2283This function is called by PSCI implementation in response to a ``SYSTEM_RESET``
2284call. It performs the platform-specific system reset sequence after
2285notifying the Secure Payload Dispatcher.
2286
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002287plat_psci_ops.validate_power_state()
2288....................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002289
2290This function is called by the PSCI implementation during the ``CPU_SUSPEND``
2291call to validate the ``power_state`` parameter of the PSCI API and if valid,
2292populate it in ``req_state`` (second argument) array as power domain level
2293specific local states. If the ``power_state`` is invalid, the platform must
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002294return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002295normal world PSCI client.
2296
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002297plat_psci_ops.validate_ns_entrypoint()
2298......................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002299
2300This function is called by the PSCI implementation during the ``CPU_SUSPEND``,
2301``SYSTEM_SUSPEND`` and ``CPU_ON`` calls to validate the non-secure ``entry_point``
2302parameter passed by the normal world. If the ``entry_point`` is invalid,
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002303the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002304propagated back to the normal world PSCI client.
2305
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002306plat_psci_ops.get_sys_suspend_power_state()
2307...........................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002308
2309This function is called by the PSCI implementation during the ``SYSTEM_SUSPEND``
2310call to get the ``req_state`` parameter from platform which encodes the power
2311domain level specific local states to suspend to system affinity level. The
2312``req_state`` will be utilized to do the PSCI state coordination and
2313``pwr_domain_suspend()`` will be invoked with the coordinated target state to
2314enter system suspend.
2315
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002316plat_psci_ops.get_pwr_lvl_state_idx()
2317.....................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002318
2319This is an optional function and, if implemented, is invoked by the PSCI
2320implementation to convert the ``local_state`` (first argument) at a specified
2321``pwr_lvl`` (second argument) to an index between 0 and
2322``PLAT_MAX_PWR_LVL_STATES`` - 1. This function is only needed if the platform
2323supports more than two local power states at each power domain level, that is
2324``PLAT_MAX_PWR_LVL_STATES`` is greater than 2, and needs to account for these
2325local power states.
2326
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002327plat_psci_ops.translate_power_state_by_mpidr()
2328..............................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002329
2330This is an optional function and, if implemented, verifies the ``power_state``
2331(second argument) parameter of the PSCI API corresponding to a target power
2332domain. The target power domain is identified by using both ``MPIDR`` (first
2333argument) and the power domain level encoded in ``power_state``. The power domain
2334level specific local states are to be extracted from ``power_state`` and be
2335populated in the ``output_state`` (third argument) array. The functionality
2336is similar to the ``validate_power_state`` function described above and is
2337envisaged to be used in case the validity of ``power_state`` depend on the
2338targeted power domain. If the ``power_state`` is invalid for the targeted power
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002339domain, the platform must return PSCI_E_INVALID_PARAMS as error. If this
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002340function is not implemented, then the generic implementation relies on
2341``validate_power_state`` function to translate the ``power_state``.
2342
2343This function can also be used in case the platform wants to support local
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002344power state encoding for ``power_state`` parameter of PSCI_STAT_COUNT/RESIDENCY
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002345APIs as described in Section 5.18 of `PSCI`_.
2346
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002347plat_psci_ops.get_node_hw_state()
2348.................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002349
2350This is an optional function. If implemented this function is intended to return
2351the power state of a node (identified by the first parameter, the ``MPIDR``) in
2352the power domain topology (identified by the second parameter, ``power_level``),
2353as retrieved from a power controller or equivalent component on the platform.
2354Upon successful completion, the implementation must map and return the final
2355status among ``HW_ON``, ``HW_OFF`` or ``HW_STANDBY``. Upon encountering failures, it
2356must return either ``PSCI_E_INVALID_PARAMS`` or ``PSCI_E_NOT_SUPPORTED`` as
2357appropriate.
2358
2359Implementations are not expected to handle ``power_levels`` greater than
2360``PLAT_MAX_PWR_LVL``.
2361
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002362plat_psci_ops.system_reset2()
2363.............................
Roberto Vargasd963e3e2017-09-12 10:28:35 +01002364
2365This is an optional function. If implemented this function is
2366called during the ``SYSTEM_RESET2`` call to perform a reset
2367based on the first parameter ``reset_type`` as specified in
2368`PSCI`_. The parameter ``cookie`` can be used to pass additional
2369reset information. If the ``reset_type`` is not supported, the
2370function must return ``PSCI_E_NOT_SUPPORTED``. For architectural
2371resets, all failures must return ``PSCI_E_INVALID_PARAMETERS``
2372and vendor reset can return other PSCI error codes as defined
2373in `PSCI`_. On success this function will not return.
2374
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002375plat_psci_ops.write_mem_protect()
2376.................................
Roberto Vargasd963e3e2017-09-12 10:28:35 +01002377
2378This is an optional function. If implemented it enables or disables the
2379``MEM_PROTECT`` functionality based on the value of ``val``.
2380A non-zero value enables ``MEM_PROTECT`` and a value of zero
2381disables it. Upon encountering failures it must return a negative value
2382and on success it must return 0.
2383
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002384plat_psci_ops.read_mem_protect()
2385................................
Roberto Vargasd963e3e2017-09-12 10:28:35 +01002386
2387This is an optional function. If implemented it returns the current
2388state of ``MEM_PROTECT`` via the ``val`` parameter. Upon encountering
2389failures it must return a negative value and on success it must
2390return 0.
2391
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002392plat_psci_ops.mem_protect_chk()
2393...............................
Roberto Vargasd963e3e2017-09-12 10:28:35 +01002394
2395This is an optional function. If implemented it checks if a memory
2396region defined by a base address ``base`` and with a size of ``length``
2397bytes is protected by ``MEM_PROTECT``. If the region is protected
2398then it must return 0, otherwise it must return a negative number.
2399
Paul Beesleyf8640672019-04-12 14:19:42 +01002400.. _porting_guide_imf_in_bl31:
2401
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002402Interrupt Management framework (in BL31)
2403----------------------------------------
2404
2405BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
2406generated in either security state and targeted to EL1 or EL2 in the non-secure
2407state or EL3/S-EL1 in the secure state. The design of this framework is
Paul Beesleyf8640672019-04-12 14:19:42 +01002408described in the :ref:`Interrupt Management Framework`
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002409
2410A platform should export the following APIs to support the IMF. The following
Paul Beesley1fbc97b2019-01-11 18:26:51 +00002411text briefly describes each API and its implementation in Arm standard
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002412platforms. The API implementation depends upon the type of interrupt controller
Dan Handley610e7e12018-03-01 18:44:00 +00002413present in the platform. Arm standard platform layer supports both
2414`Arm Generic Interrupt Controller version 2.0 (GICv2)`_
2415and `3.0 (GICv3)`_. Juno builds the Arm platform layer to use GICv2 and the
2416FVP can be configured to use either GICv2 or GICv3 depending on the build flag
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01002417``FVP_USE_GIC_DRIVER`` (See :ref:`build_options_arm_fvp_platform` for more
2418details).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002419
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +01002420See also: `Interrupt Controller Abstraction APIs`__.
2421
Paul Beesleyea225122019-02-11 17:54:45 +00002422.. __: ../design/platform-interrupt-controller-API.rst
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +01002423
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002424Function : plat_interrupt_type_to_line() [mandatory]
2425~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002426
2427::
2428
2429 Argument : uint32_t, uint32_t
2430 Return : uint32_t
2431
Dan Handley610e7e12018-03-01 18:44:00 +00002432The Arm processor signals an interrupt exception either through the IRQ or FIQ
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002433interrupt line. The specific line that is signaled depends on how the interrupt
2434controller (IC) reports different interrupt types from an execution context in
2435either security state. The IMF uses this API to determine which interrupt line
2436the platform IC uses to signal each type of interrupt supported by the framework
2437from a given security state. This API must be invoked at EL3.
2438
2439The first parameter will be one of the ``INTR_TYPE_*`` values (see
Paul Beesleyf8640672019-04-12 14:19:42 +01002440:ref:`Interrupt Management Framework`) indicating the target type of the
2441interrupt, the second parameter is the security state of the originating
2442execution context. The return result is the bit position in the ``SCR_EL3``
2443register of the respective interrupt trap: IRQ=1, FIQ=2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002444
Dan Handley610e7e12018-03-01 18:44:00 +00002445In the case of Arm standard platforms using GICv2, S-EL1 interrupts are
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002446configured as FIQs and Non-secure interrupts as IRQs from either security
2447state.
2448
Dan Handley610e7e12018-03-01 18:44:00 +00002449In the case of Arm standard platforms using GICv3, the interrupt line to be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002450configured depends on the security state of the execution context when the
2451interrupt is signalled and are as follows:
2452
2453- The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
2454 NS-EL0/1/2 context.
2455- The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
2456 in the NS-EL0/1/2 context.
2457- The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
2458 context.
2459
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002460Function : plat_ic_get_pending_interrupt_type() [mandatory]
2461~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002462
2463::
2464
2465 Argument : void
2466 Return : uint32_t
2467
2468This API returns the type of the highest priority pending interrupt at the
2469platform IC. The IMF uses the interrupt type to retrieve the corresponding
2470handler function. ``INTR_TYPE_INVAL`` is returned when there is no interrupt
2471pending. The valid interrupt types that can be returned are ``INTR_TYPE_EL3``,
2472``INTR_TYPE_S_EL1`` and ``INTR_TYPE_NS``. This API must be invoked at EL3.
2473
Dan Handley610e7e12018-03-01 18:44:00 +00002474In the case of Arm standard platforms using GICv2, the *Highest Priority
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002475Pending Interrupt Register* (``GICC_HPPIR``) is read to determine the id of
2476the pending interrupt. The type of interrupt depends upon the id value as
2477follows.
2478
2479#. id < 1022 is reported as a S-EL1 interrupt
2480#. id = 1022 is reported as a Non-secure interrupt.
2481#. id = 1023 is reported as an invalid interrupt type.
2482
Dan Handley610e7e12018-03-01 18:44:00 +00002483In the case of Arm standard platforms using GICv3, the system register
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002484``ICC_HPPIR0_EL1``, *Highest Priority Pending group 0 Interrupt Register*,
2485is read to determine the id of the pending interrupt. The type of interrupt
2486depends upon the id value as follows.
2487
2488#. id = ``PENDING_G1S_INTID`` (1020) is reported as a S-EL1 interrupt
2489#. id = ``PENDING_G1NS_INTID`` (1021) is reported as a Non-secure interrupt.
2490#. id = ``GIC_SPURIOUS_INTERRUPT`` (1023) is reported as an invalid interrupt type.
2491#. All other interrupt id's are reported as EL3 interrupt.
2492
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002493Function : plat_ic_get_pending_interrupt_id() [mandatory]
2494~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002495
2496::
2497
2498 Argument : void
2499 Return : uint32_t
2500
2501This API returns the id of the highest priority pending interrupt at the
2502platform IC. ``INTR_ID_UNAVAILABLE`` is returned when there is no interrupt
2503pending.
2504
Dan Handley610e7e12018-03-01 18:44:00 +00002505In the case of Arm standard platforms using GICv2, the *Highest Priority
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002506Pending Interrupt Register* (``GICC_HPPIR``) is read to determine the id of the
2507pending interrupt. The id that is returned by API depends upon the value of
2508the id read from the interrupt controller as follows.
2509
2510#. id < 1022. id is returned as is.
2511#. id = 1022. The *Aliased Highest Priority Pending Interrupt Register*
2512 (``GICC_AHPPIR``) is read to determine the id of the non-secure interrupt.
2513 This id is returned by the API.
2514#. id = 1023. ``INTR_ID_UNAVAILABLE`` is returned.
2515
Dan Handley610e7e12018-03-01 18:44:00 +00002516In the case of Arm standard platforms using GICv3, if the API is invoked from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002517EL3, the system register ``ICC_HPPIR0_EL1``, *Highest Priority Pending Interrupt
2518group 0 Register*, is read to determine the id of the pending interrupt. The id
2519that is returned by API depends upon the value of the id read from the
2520interrupt controller as follows.
2521
2522#. id < ``PENDING_G1S_INTID`` (1020). id is returned as is.
2523#. id = ``PENDING_G1S_INTID`` (1020) or ``PENDING_G1NS_INTID`` (1021). The system
2524 register ``ICC_HPPIR1_EL1``, *Highest Priority Pending Interrupt group 1
2525 Register* is read to determine the id of the group 1 interrupt. This id
2526 is returned by the API as long as it is a valid interrupt id
2527#. If the id is any of the special interrupt identifiers,
2528 ``INTR_ID_UNAVAILABLE`` is returned.
2529
2530When the API invoked from S-EL1 for GICv3 systems, the id read from system
2531register ``ICC_HPPIR1_EL1``, *Highest Priority Pending group 1 Interrupt
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002532Register*, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002533``INTR_ID_UNAVAILABLE`` is returned.
2534
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002535Function : plat_ic_acknowledge_interrupt() [mandatory]
2536~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002537
2538::
2539
2540 Argument : void
2541 Return : uint32_t
2542
2543This API is used by the CPU to indicate to the platform IC that processing of
Jeenu Viswambharan055af4b2017-10-24 15:13:59 +01002544the highest pending interrupt has begun. It should return the raw, unmodified
2545value obtained from the interrupt controller when acknowledging an interrupt.
2546The actual interrupt number shall be extracted from this raw value using the API
2547`plat_ic_get_interrupt_id()`__.
2548
Paul Beesleyea225122019-02-11 17:54:45 +00002549.. __: ../design/platform-interrupt-controller-API.rst#function-unsigned-int-plat-ic-get-interrupt-id-unsigned-int-raw-optional
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002550
Dan Handley610e7e12018-03-01 18:44:00 +00002551This function in Arm standard platforms using GICv2, reads the *Interrupt
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002552Acknowledge Register* (``GICC_IAR``). This changes the state of the highest
2553priority pending interrupt from pending to active in the interrupt controller.
Jeenu Viswambharan055af4b2017-10-24 15:13:59 +01002554It returns the value read from the ``GICC_IAR``, unmodified.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002555
Dan Handley610e7e12018-03-01 18:44:00 +00002556In the case of Arm standard platforms using GICv3, if the API is invoked
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002557from EL3, the function reads the system register ``ICC_IAR0_EL1``, *Interrupt
2558Acknowledge Register group 0*. If the API is invoked from S-EL1, the function
2559reads the system register ``ICC_IAR1_EL1``, *Interrupt Acknowledge Register
2560group 1*. The read changes the state of the highest pending interrupt from
2561pending to active in the interrupt controller. The value read is returned
Jeenu Viswambharan055af4b2017-10-24 15:13:59 +01002562unmodified.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002563
2564The TSP uses this API to start processing of the secure physical timer
2565interrupt.
2566
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002567Function : plat_ic_end_of_interrupt() [mandatory]
2568~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002569
2570::
2571
2572 Argument : uint32_t
2573 Return : void
2574
2575This API is used by the CPU to indicate to the platform IC that processing of
2576the interrupt corresponding to the id (passed as the parameter) has
2577finished. The id should be the same as the id returned by the
2578``plat_ic_acknowledge_interrupt()`` API.
2579
Dan Handley610e7e12018-03-01 18:44:00 +00002580Arm standard platforms write the id to the *End of Interrupt Register*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002581(``GICC_EOIR``) in case of GICv2, and to ``ICC_EOIR0_EL1`` or ``ICC_EOIR1_EL1``
2582system register in case of GICv3 depending on where the API is invoked from,
2583EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
2584controller.
2585
2586The TSP uses this API to finish processing of the secure physical timer
2587interrupt.
2588
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002589Function : plat_ic_get_interrupt_type() [mandatory]
2590~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002591
2592::
2593
2594 Argument : uint32_t
2595 Return : uint32_t
2596
2597This API returns the type of the interrupt id passed as the parameter.
2598``INTR_TYPE_INVAL`` is returned if the id is invalid. If the id is valid, a valid
2599interrupt type (one of ``INTR_TYPE_EL3``, ``INTR_TYPE_S_EL1`` and ``INTR_TYPE_NS``) is
2600returned depending upon how the interrupt has been configured by the platform
2601IC. This API must be invoked at EL3.
2602
Dan Handley610e7e12018-03-01 18:44:00 +00002603Arm standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002604and Non-secure interrupts as Group1 interrupts. It reads the group value
2605corresponding to the interrupt id from the relevant *Interrupt Group Register*
2606(``GICD_IGROUPRn``). It uses the group value to determine the type of interrupt.
2607
Dan Handley610e7e12018-03-01 18:44:00 +00002608In the case of Arm standard platforms using GICv3, both the *Interrupt Group
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002609Register* (``GICD_IGROUPRn``) and *Interrupt Group Modifier Register*
2610(``GICD_IGRPMODRn``) is read to figure out whether the interrupt is configured
2611as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
2612
2613Crash Reporting mechanism (in BL31)
2614-----------------------------------
2615
2616BL31 implements a crash reporting mechanism which prints the various registers
Antonio Nino Diaz4bac0452018-10-16 14:32:34 +01002617of the CPU to enable quick crash analysis and debugging. This mechanism relies
Paul Beesley1fbc97b2019-01-11 18:26:51 +00002618on the platform implementing ``plat_crash_console_init``,
Antonio Nino Diaz4bac0452018-10-16 14:32:34 +01002619``plat_crash_console_putc`` and ``plat_crash_console_flush``.
2620
2621The file ``plat/common/aarch64/crash_console_helpers.S`` contains sample
2622implementation of all of them. Platforms may include this file to their
2623makefiles in order to benefit from them. By default, they will cause the crash
Julius Werneraae9bb12017-09-18 16:49:48 -07002624output to be routed over the normal console infrastructure and get printed on
2625consoles configured to output in crash state. ``console_set_scope()`` can be
2626used to control whether a console is used for crash output.
Paul Beesleyba3ed402019-03-13 16:20:44 +00002627
2628.. note::
2629 Platforms are responsible for making sure that they only mark consoles for
2630 use in the crash scope that are able to support this, i.e. that are written
2631 in assembly and conform with the register clobber rules for putc()
2632 (x0-x2, x16-x17) and flush() (x0-x3, x16-x17) crash callbacks.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002633
Julius Werneraae9bb12017-09-18 16:49:48 -07002634In some cases (such as debugging very early crashes that happen before the
2635normal boot console can be set up), platforms may want to control crash output
Julius Werner1338c9c2018-11-19 14:25:55 -08002636more explicitly. These platforms may instead provide custom implementations for
2637these. They are executed outside of a C environment and without a stack. Many
2638console drivers provide functions named ``console_xxx_core_init/putc/flush``
2639that are designed to be used by these functions. See Arm platforms (like juno)
2640for an example of this.
Antonio Nino Diaz4bac0452018-10-16 14:32:34 +01002641
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002642Function : plat_crash_console_init [mandatory]
2643~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002644
2645::
2646
2647 Argument : void
2648 Return : int
2649
2650This API is used by the crash reporting mechanism to initialize the crash
Julius Werneraae9bb12017-09-18 16:49:48 -07002651console. It must only use the general purpose registers x0 through x7 to do the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002652initialization and returns 1 on success.
2653
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002654Function : plat_crash_console_putc [mandatory]
2655~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002656
2657::
2658
2659 Argument : int
2660 Return : int
2661
2662This API is used by the crash reporting mechanism to print a character on the
2663designated crash console. It must only use general purpose registers x1 and
2664x2 to do its work. The parameter and the return value are in general purpose
2665register x0.
2666
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002667Function : plat_crash_console_flush [mandatory]
2668~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002669
2670::
2671
2672 Argument : void
2673 Return : int
2674
2675This API is used by the crash reporting mechanism to force write of all buffered
2676data on the designated crash console. It should only use general purpose
Julius Werneraae9bb12017-09-18 16:49:48 -07002677registers x0 through x5 to do its work. The return value is 0 on successful
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002678completion; otherwise the return value is -1.
2679
Jeenu Viswambharane34bf582018-10-12 08:48:36 +01002680External Abort handling and RAS Support
2681---------------------------------------
Jeenu Viswambharanbf235bc2018-07-12 10:00:01 +01002682
2683Function : plat_ea_handler
2684~~~~~~~~~~~~~~~~~~~~~~~~~~
2685
2686::
2687
2688 Argument : int
2689 Argument : uint64_t
2690 Argument : void *
2691 Argument : void *
2692 Argument : uint64_t
2693 Return : void
2694
2695This function is invoked by the RAS framework for the platform to handle an
2696External Abort received at EL3. The intention of the function is to attempt to
2697resolve the cause of External Abort and return; if that's not possible, to
2698initiate orderly shutdown of the system.
2699
2700The first parameter (``int ea_reason``) indicates the reason for External Abort.
2701Its value is one of ``ERROR_EA_*`` constants defined in ``ea_handle.h``.
2702
2703The second parameter (``uint64_t syndrome``) is the respective syndrome
2704presented to EL3 after having received the External Abort. Depending on the
2705nature of the abort (as can be inferred from the ``ea_reason`` parameter), this
2706can be the content of either ``ESR_EL3`` or ``DISR_EL1``.
2707
2708The third parameter (``void *cookie``) is unused for now. The fourth parameter
2709(``void *handle``) is a pointer to the preempted context. The fifth parameter
2710(``uint64_t flags``) indicates the preempted security state. These parameters
2711are received from the top-level exception handler.
2712
2713If ``RAS_EXTENSION`` is set to ``1``, the default implementation of this
2714function iterates through RAS handlers registered by the platform. If any of the
2715RAS handlers resolve the External Abort, no further action is taken.
2716
2717If ``RAS_EXTENSION`` is set to ``0``, or if none of the platform RAS handlers
2718could resolve the External Abort, the default implementation prints an error
2719message, and panics.
2720
2721Function : plat_handle_uncontainable_ea
2722~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2723
2724::
2725
2726 Argument : int
2727 Argument : uint64_t
2728 Return : void
2729
2730This function is invoked by the RAS framework when an External Abort of
2731Uncontainable type is received at EL3. Due to the critical nature of
2732Uncontainable errors, the intention of this function is to initiate orderly
2733shutdown of the system, and is not expected to return.
2734
2735This function must be implemented in assembly.
2736
2737The first and second parameters are the same as that of ``plat_ea_handler``.
2738
2739The default implementation of this function calls
2740``report_unhandled_exception``.
2741
2742Function : plat_handle_double_fault
2743~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2744
2745::
2746
2747 Argument : int
2748 Argument : uint64_t
2749 Return : void
2750
2751This function is invoked by the RAS framework when another External Abort is
2752received at EL3 while one is already being handled. I.e., a call to
2753``plat_ea_handler`` is outstanding. Due to its critical nature, the intention of
2754this function is to initiate orderly shutdown of the system, and is not expected
2755recover or return.
2756
2757This function must be implemented in assembly.
2758
2759The first and second parameters are the same as that of ``plat_ea_handler``.
2760
2761The default implementation of this function calls
2762``report_unhandled_exception``.
2763
2764Function : plat_handle_el3_ea
2765~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2766
2767::
2768
2769 Return : void
2770
2771This function is invoked when an External Abort is received while executing in
2772EL3. Due to its critical nature, the intention of this function is to initiate
2773orderly shutdown of the system, and is not expected recover or return.
2774
2775This function must be implemented in assembly.
2776
2777The default implementation of this function calls
2778``report_unhandled_exception``.
2779
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002780Build flags
2781-----------
2782
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002783There are some build flags which can be defined by the platform to control
2784inclusion or exclusion of certain BL stages from the FIP image. These flags
2785need to be defined in the platform makefile which will get included by the
2786build system.
2787
Sandrine Bailleux8d1a0552019-02-08 14:44:53 +01002788- **NEED_BL33**
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002789 By default, this flag is defined ``yes`` by the build system and ``BL33``
2790 build option should be supplied as a build option. The platform has the
2791 option of excluding the BL33 image in the ``fip`` image by defining this flag
2792 to ``no``. If any of the options ``EL3_PAYLOAD_BASE`` or ``PRELOADED_BL33_BASE``
2793 are used, this flag will be set to ``no`` automatically.
2794
Paul Beesley07f0a312019-05-16 13:33:18 +01002795Platform include paths
2796----------------------
2797
2798Platforms are allowed to add more include paths to be passed to the compiler.
2799The ``PLAT_INCLUDES`` variable is used for this purpose. This is needed in
2800particular for the file ``platform_def.h``.
2801
2802Example:
2803
2804.. code:: c
2805
2806 PLAT_INCLUDES += -Iinclude/plat/myplat/include
2807
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002808C Library
2809---------
2810
2811To avoid subtle toolchain behavioral dependencies, the header files provided
2812by the compiler are not used. The software is built with the ``-nostdinc`` flag
2813to ensure no headers are included from the toolchain inadvertently. Instead the
Dan Handley610e7e12018-03-01 18:44:00 +00002814required headers are included in the TF-A source tree. The library only
2815contains those C library definitions required by the local implementation. If
2816more functionality is required, the needed library functions will need to be
2817added to the local implementation.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002818
Antonio Nino Diazcf0f8052018-08-17 10:45:47 +01002819Some C headers have been obtained from `FreeBSD`_ and `SCC`_, while others have
Paul Beesleyf2ec7142019-10-04 16:17:46 +00002820been written specifically for TF-A. Some implementation files have been obtained
Antonio Nino Diazcf0f8052018-08-17 10:45:47 +01002821from `FreeBSD`_, others have been written specifically for TF-A as well. The
2822files can be found in ``include/lib/libc`` and ``lib/libc``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002823
Sandrine Bailleux6f0ecd72019-02-08 14:46:42 +01002824SCC can be found in http://www.simple-cc.org/. A copy of the `FreeBSD`_ sources
2825can be obtained from http://github.com/freebsd/freebsd.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002826
2827Storage abstraction layer
2828-------------------------
2829
Louis Mayencourtb5469002019-07-15 13:56:03 +01002830In order to improve platform independence and portability a storage abstraction
2831layer is used to load data from non-volatile platform storage. Currently
2832storage access is only required by BL1 and BL2 phases and performed inside the
2833``load_image()`` function in ``bl_common.c``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002834
Louis Mayencourtb5469002019-07-15 13:56:03 +01002835.. uml:: ../resources/diagrams/plantuml/io_framework_usage_overview.puml
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002836
Dan Handley610e7e12018-03-01 18:44:00 +00002837It is mandatory to implement at least one storage driver. For the Arm
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002838development platforms the Firmware Image Package (FIP) driver is provided as
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01002839the default means to load data from storage (see :ref:`firmware_design_fip`).
2840The storage layer is described in the header file
2841``include/drivers/io/io_storage.h``. The implementation of the common library is
2842in ``drivers/io/io_storage.c`` and the driver files are located in
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002843``drivers/io/``.
2844
Louis Mayencourtb5469002019-07-15 13:56:03 +01002845.. uml:: ../resources/diagrams/plantuml/io_arm_class_diagram.puml
2846
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002847Each IO driver must provide ``io_dev_*`` structures, as described in
2848``drivers/io/io_driver.h``. These are returned via a mandatory registration
2849function that is called on platform initialization. The semi-hosting driver
2850implementation in ``io_semihosting.c`` can be used as an example.
2851
Louis Mayencourtb5469002019-07-15 13:56:03 +01002852Each platform should register devices and their drivers via the storage
2853abstraction layer. These drivers then need to be initialized by bootloader
2854phases as required in their respective ``blx_platform_setup()`` functions.
2855
2856.. uml:: ../resources/diagrams/plantuml/io_dev_registration.puml
2857
2858The storage abstraction layer provides mechanisms (``io_dev_init()``) to
2859initialize storage devices before IO operations are called.
2860
2861.. uml:: ../resources/diagrams/plantuml/io_dev_init_and_check.puml
2862
2863The basic operations supported by the layer
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002864include ``open()``, ``close()``, ``read()``, ``write()``, ``size()`` and ``seek()``.
2865Drivers do not have to implement all operations, but each platform must
2866provide at least one driver for a device capable of supporting generic
2867operations such as loading a bootloader image.
2868
2869The current implementation only allows for known images to be loaded by the
2870firmware. These images are specified by using their identifiers, as defined in
Antonio Nino Diaz645feb42019-02-13 14:07:38 +00002871``include/plat/common/common_def.h`` (or a separate header file included from
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002872there). The platform layer (``plat_get_image_source()``) then returns a reference
2873to a device and a driver-specific ``spec`` which will be understood by the driver
2874to allow access to the image data.
2875
2876The layer is designed in such a way that is it possible to chain drivers with
2877other drivers. For example, file-system drivers may be implemented on top of
2878physical block devices, both represented by IO devices with corresponding
2879drivers. In such a case, the file-system "binding" with the block device may
2880be deferred until the file-system device is initialised.
2881
2882The abstraction currently depends on structures being statically allocated
2883by the drivers and callers, as the system does not yet provide a means of
2884dynamically allocating memory. This may also have the affect of limiting the
2885amount of open resources per driver.
2886
2887--------------
2888
Paul Beesley07f0a312019-05-16 13:33:18 +01002889*Copyright (c) 2013-2020, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002890
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002891.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
Dan Handley610e7e12018-03-01 18:44:00 +00002892.. _Arm Generic Interrupt Controller version 2.0 (GICv2): http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002893.. _3.0 (GICv3): http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Paul Beesley2437ddc2019-02-08 16:43:05 +00002894.. _FreeBSD: https://www.freebsd.org
Antonio Nino Diazcf0f8052018-08-17 10:45:47 +01002895.. _SCC: http://www.simple-cc.org/