blob: 979856669a83d72ef53f23a6dd2ffd2d4513cf80 [file] [log] [blame]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
10--------------
11
12Introduction
13------------
14
15Please note that this document has been updated for the new platform API
16as required by the PSCI v1.0 implementation. Please refer to the
17`Migration Guide`_ for the previous platform API.
18
19Porting the ARM Trusted Firmware to a new platform involves making some
20mandatory and optional modifications for both the cold and warm boot paths.
21Modifications consist of:
22
23- Implementing a platform-specific function or variable,
24- Setting up the execution context in a certain way, or
25- Defining certain constants (for example #defines).
26
27The platform-specific functions and variables are declared in
28`include/plat/common/platform.h`_. The firmware provides a default implementation
29of variables and functions to fulfill the optional requirements. These
30implementations are all weakly defined; they are provided to ease the porting
31effort. Each platform port can override them with its own implementation if the
32default implementation is inadequate.
33
34Platform ports that want to be aligned with standard ARM platforms (for example
35FVP and Juno) may also use `include/plat/arm/common/plat\_arm.h`_ and the
36corresponding source files in ``plat/arm/common/``. These provide standard
37implementations for some of the required platform porting functions. However,
38using these functions requires the platform port to implement additional
39ARM standard platform porting functions. These additional functions are not
40documented here.
41
42Some modifications are common to all Boot Loader (BL) stages. Section 2
43discusses these in detail. The subsequent sections discuss the remaining
44modifications for each BL stage in detail.
45
46This document should be read in conjunction with the ARM Trusted Firmware
47`User Guide`_.
48
49Common modifications
50--------------------
51
52This section covers the modifications that should be made by the platform for
53each BL stage to correctly port the firmware stack. They are categorized as
54either mandatory or optional.
55
56Common mandatory modifications
57------------------------------
58
59A platform port must enable the Memory Management Unit (MMU) as well as the
60instruction and data caches for each BL stage. Setting up the translation
61tables is the responsibility of the platform port because memory maps differ
62across platforms. A memory translation library (see ``lib/xlat_tables/``) is
Sandrine Bailleux1861b7a2017-07-20 16:11:01 +010063provided to help in this setup.
64
65Note that although this library supports non-identity mappings, this is intended
66only for re-mapping peripheral physical addresses and allows platforms with high
67I/O addresses to reduce their virtual address space. All other addresses
68corresponding to code and data must currently use an identity mapping.
69
70Also, the only translation granule size supported in Trusted Firmware is 4KB, as
71various parts of the code assume that is the case. It is not possible to switch
72to 16 KB or 64 KB granule sizes at the moment.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010073
74In ARM standard platforms, each BL stage configures the MMU in the
75platform-specific architecture setup function, ``blX_plat_arch_setup()``, and uses
76an identity mapping for all addresses.
77
78If the build option ``USE_COHERENT_MEM`` is enabled, each platform can allocate a
79block of identity mapped secure memory with Device-nGnRE attributes aligned to
80page boundary (4K) for each BL stage. All sections which allocate coherent
81memory are grouped under ``coherent_ram``. For ex: Bakery locks are placed in a
82section identified by name ``bakery_lock`` inside ``coherent_ram`` so that its
83possible for the firmware to place variables in it using the following C code
84directive:
85
86::
87
88 __section("bakery_lock")
89
90Or alternatively the following assembler code directive:
91
92::
93
94 .section bakery_lock
95
96The ``coherent_ram`` section is a sum of all sections like ``bakery_lock`` which are
97used to allocate any data structures that are accessed both when a CPU is
98executing with its MMU and caches enabled, and when it's running with its MMU
99and caches disabled. Examples are given below.
100
101The following variables, functions and constants must be defined by the platform
102for the firmware to work correctly.
103
104File : platform\_def.h [mandatory]
105~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
106
107Each platform must ensure that a header file of this name is in the system
108include path with the following constants defined. This may require updating the
109list of ``PLAT_INCLUDES`` in the ``platform.mk`` file. In the ARM development
110platforms, this file is found in ``plat/arm/board/<plat_name>/include/``.
111
112Platform ports may optionally use the file `include/plat/common/common\_def.h`_,
113which provides typical values for some of the constants below. These values are
114likely to be suitable for all platform ports.
115
116Platform ports that want to be aligned with standard ARM platforms (for example
117FVP and Juno) may also use `include/plat/arm/common/arm\_def.h`_, which provides
118standard values for some of the constants below. However, this requires the
119platform port to define additional platform porting constants in
120``platform_def.h``. These additional constants are not documented here.
121
122- **#define : PLATFORM\_LINKER\_FORMAT**
123
124 Defines the linker format used by the platform, for example
125 ``elf64-littleaarch64``.
126
127- **#define : PLATFORM\_LINKER\_ARCH**
128
129 Defines the processor architecture for the linker by the platform, for
130 example ``aarch64``.
131
132- **#define : PLATFORM\_STACK\_SIZE**
133
134 Defines the normal stack memory available to each CPU. This constant is used
135 by `plat/common/aarch64/platform\_mp\_stack.S`_ and
136 `plat/common/aarch64/platform\_up\_stack.S`_.
137
138- **define : CACHE\_WRITEBACK\_GRANULE**
139
140 Defines the size in bits of the largest cache line across all the cache
141 levels in the platform.
142
143- **#define : FIRMWARE\_WELCOME\_STR**
144
145 Defines the character string printed by BL1 upon entry into the ``bl1_main()``
146 function.
147
148- **#define : PLATFORM\_CORE\_COUNT**
149
150 Defines the total number of CPUs implemented by the platform across all
151 clusters in the system.
152
153- **#define : PLAT\_NUM\_PWR\_DOMAINS**
154
155 Defines the total number of nodes in the power domain topology
156 tree at all the power domain levels used by the platform.
157 This macro is used by the PSCI implementation to allocate
158 data structures to represent power domain topology.
159
160- **#define : PLAT\_MAX\_PWR\_LVL**
161
162 Defines the maximum power domain level that the power management operations
163 should apply to. More often, but not always, the power domain level
164 corresponds to affinity level. This macro allows the PSCI implementation
165 to know the highest power domain level that it should consider for power
166 management operations in the system that the platform implements. For
167 example, the Base AEM FVP implements two clusters with a configurable
168 number of CPUs and it reports the maximum power domain level as 1.
169
170- **#define : PLAT\_MAX\_OFF\_STATE**
171
172 Defines the local power state corresponding to the deepest power down
173 possible at every power domain level in the platform. The local power
174 states for each level may be sparsely allocated between 0 and this value
175 with 0 being reserved for the RUN state. The PSCI implementation uses this
176 value to initialize the local power states of the power domain nodes and
177 to specify the requested power state for a PSCI\_CPU\_OFF call.
178
179- **#define : PLAT\_MAX\_RET\_STATE**
180
181 Defines the local power state corresponding to the deepest retention state
182 possible at every power domain level in the platform. This macro should be
183 a value less than PLAT\_MAX\_OFF\_STATE and greater than 0. It is used by the
184 PSCI implementation to distinguish between retention and power down local
185 power states within PSCI\_CPU\_SUSPEND call.
186
187- **#define : PLAT\_MAX\_PWR\_LVL\_STATES**
188
189 Defines the maximum number of local power states per power domain level
190 that the platform supports. The default value of this macro is 2 since
191 most platforms just support a maximum of two local power states at each
192 power domain level (power-down and retention). If the platform needs to
193 account for more local power states, then it must redefine this macro.
194
195 Currently, this macro is used by the Generic PSCI implementation to size
196 the array used for PSCI\_STAT\_COUNT/RESIDENCY accounting.
197
198- **#define : BL1\_RO\_BASE**
199
200 Defines the base address in secure ROM where BL1 originally lives. Must be
201 aligned on a page-size boundary.
202
203- **#define : BL1\_RO\_LIMIT**
204
205 Defines the maximum address in secure ROM that BL1's actual content (i.e.
206 excluding any data section allocated at runtime) can occupy.
207
208- **#define : BL1\_RW\_BASE**
209
210 Defines the base address in secure RAM where BL1's read-write data will live
211 at runtime. Must be aligned on a page-size boundary.
212
213- **#define : BL1\_RW\_LIMIT**
214
215 Defines the maximum address in secure RAM that BL1's read-write data can
216 occupy at runtime.
217
218- **#define : BL2\_BASE**
219
220 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
221 Must be aligned on a page-size boundary.
222
223- **#define : BL2\_LIMIT**
224
225 Defines the maximum address in secure RAM that the BL2 image can occupy.
226
227- **#define : BL31\_BASE**
228
229 Defines the base address in secure RAM where BL2 loads the BL31 binary
230 image. Must be aligned on a page-size boundary.
231
232- **#define : BL31\_LIMIT**
233
234 Defines the maximum address in secure RAM that the BL31 image can occupy.
235
236For every image, the platform must define individual identifiers that will be
237used by BL1 or BL2 to load the corresponding image into memory from non-volatile
238storage. For the sake of performance, integer numbers will be used as
239identifiers. The platform will use those identifiers to return the relevant
240information about the image to be loaded (file handler, load address,
241authentication information, etc.). The following image identifiers are
242mandatory:
243
244- **#define : BL2\_IMAGE\_ID**
245
246 BL2 image identifier, used by BL1 to load BL2.
247
248- **#define : BL31\_IMAGE\_ID**
249
250 BL31 image identifier, used by BL2 to load BL31.
251
252- **#define : BL33\_IMAGE\_ID**
253
254 BL33 image identifier, used by BL2 to load BL33.
255
256If Trusted Board Boot is enabled, the following certificate identifiers must
257also be defined:
258
259- **#define : TRUSTED\_BOOT\_FW\_CERT\_ID**
260
261 BL2 content certificate identifier, used by BL1 to load the BL2 content
262 certificate.
263
264- **#define : TRUSTED\_KEY\_CERT\_ID**
265
266 Trusted key certificate identifier, used by BL2 to load the trusted key
267 certificate.
268
269- **#define : SOC\_FW\_KEY\_CERT\_ID**
270
271 BL31 key certificate identifier, used by BL2 to load the BL31 key
272 certificate.
273
274- **#define : SOC\_FW\_CONTENT\_CERT\_ID**
275
276 BL31 content certificate identifier, used by BL2 to load the BL31 content
277 certificate.
278
279- **#define : NON\_TRUSTED\_FW\_KEY\_CERT\_ID**
280
281 BL33 key certificate identifier, used by BL2 to load the BL33 key
282 certificate.
283
284- **#define : NON\_TRUSTED\_FW\_CONTENT\_CERT\_ID**
285
286 BL33 content certificate identifier, used by BL2 to load the BL33 content
287 certificate.
288
289- **#define : FWU\_CERT\_ID**
290
291 Firmware Update (FWU) certificate identifier, used by NS\_BL1U to load the
292 FWU content certificate.
293
294- **#define : PLAT\_CRYPTOCELL\_BASE**
295
296 This defines the base address of ARM® TrustZone® CryptoCell and must be
297 defined if CryptoCell crypto driver is used for Trusted Board Boot. For
298 capable ARM platforms, this driver is used if ``ARM_CRYPTOCELL_INTEG`` is
299 set.
300
301If the AP Firmware Updater Configuration image, BL2U is used, the following
302must also be defined:
303
304- **#define : BL2U\_BASE**
305
306 Defines the base address in secure memory where BL1 copies the BL2U binary
307 image. Must be aligned on a page-size boundary.
308
309- **#define : BL2U\_LIMIT**
310
311 Defines the maximum address in secure memory that the BL2U image can occupy.
312
313- **#define : BL2U\_IMAGE\_ID**
314
315 BL2U image identifier, used by BL1 to fetch an image descriptor
316 corresponding to BL2U.
317
318If the SCP Firmware Update Configuration Image, SCP\_BL2U is used, the following
319must also be defined:
320
321- **#define : SCP\_BL2U\_IMAGE\_ID**
322
323 SCP\_BL2U image identifier, used by BL1 to fetch an image descriptor
324 corresponding to SCP\_BL2U.
325 NOTE: TF does not provide source code for this image.
326
327If the Non-Secure Firmware Updater ROM, NS\_BL1U is used, the following must
328also be defined:
329
330- **#define : NS\_BL1U\_BASE**
331
332 Defines the base address in non-secure ROM where NS\_BL1U executes.
333 Must be aligned on a page-size boundary.
334 NOTE: TF does not provide source code for this image.
335
336- **#define : NS\_BL1U\_IMAGE\_ID**
337
338 NS\_BL1U image identifier, used by BL1 to fetch an image descriptor
339 corresponding to NS\_BL1U.
340
341If the Non-Secure Firmware Updater, NS\_BL2U is used, the following must also
342be defined:
343
344- **#define : NS\_BL2U\_BASE**
345
346 Defines the base address in non-secure memory where NS\_BL2U executes.
347 Must be aligned on a page-size boundary.
348 NOTE: TF does not provide source code for this image.
349
350- **#define : NS\_BL2U\_IMAGE\_ID**
351
352 NS\_BL2U image identifier, used by BL1 to fetch an image descriptor
353 corresponding to NS\_BL2U.
354
355For the the Firmware update capability of TRUSTED BOARD BOOT, the following
356macros may also be defined:
357
358- **#define : PLAT\_FWU\_MAX\_SIMULTANEOUS\_IMAGES**
359
360 Total number of images that can be loaded simultaneously. If the platform
361 doesn't specify any value, it defaults to 10.
362
363If a SCP\_BL2 image is supported by the platform, the following constants must
364also be defined:
365
366- **#define : SCP\_BL2\_IMAGE\_ID**
367
368 SCP\_BL2 image identifier, used by BL2 to load SCP\_BL2 into secure memory
369 from platform storage before being transfered to the SCP.
370
371- **#define : SCP\_FW\_KEY\_CERT\_ID**
372
373 SCP\_BL2 key certificate identifier, used by BL2 to load the SCP\_BL2 key
374 certificate (mandatory when Trusted Board Boot is enabled).
375
376- **#define : SCP\_FW\_CONTENT\_CERT\_ID**
377
378 SCP\_BL2 content certificate identifier, used by BL2 to load the SCP\_BL2
379 content certificate (mandatory when Trusted Board Boot is enabled).
380
381If a BL32 image is supported by the platform, the following constants must
382also be defined:
383
384- **#define : BL32\_IMAGE\_ID**
385
386 BL32 image identifier, used by BL2 to load BL32.
387
388- **#define : TRUSTED\_OS\_FW\_KEY\_CERT\_ID**
389
390 BL32 key certificate identifier, used by BL2 to load the BL32 key
391 certificate (mandatory when Trusted Board Boot is enabled).
392
393- **#define : TRUSTED\_OS\_FW\_CONTENT\_CERT\_ID**
394
395 BL32 content certificate identifier, used by BL2 to load the BL32 content
396 certificate (mandatory when Trusted Board Boot is enabled).
397
398- **#define : BL32\_BASE**
399
400 Defines the base address in secure memory where BL2 loads the BL32 binary
401 image. Must be aligned on a page-size boundary.
402
403- **#define : BL32\_LIMIT**
404
405 Defines the maximum address that the BL32 image can occupy.
406
407If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
408platform, the following constants must also be defined:
409
410- **#define : TSP\_SEC\_MEM\_BASE**
411
412 Defines the base address of the secure memory used by the TSP image on the
413 platform. This must be at the same address or below ``BL32_BASE``.
414
415- **#define : TSP\_SEC\_MEM\_SIZE**
416
417 Defines the size of the secure memory used by the BL32 image on the
418 platform. ``TSP_SEC_MEM_BASE`` and ``TSP_SEC_MEM_SIZE`` must fully accomodate
419 the memory required by the BL32 image, defined by ``BL32_BASE`` and
420 ``BL32_LIMIT``.
421
422- **#define : TSP\_IRQ\_SEC\_PHY\_TIMER**
423
424 Defines the ID of the secure physical generic timer interrupt used by the
425 TSP's interrupt handling code.
426
427If the platform port uses the translation table library code, the following
428constants must also be defined:
429
430- **#define : PLAT\_XLAT\_TABLES\_DYNAMIC**
431
432 Optional flag that can be set per-image to enable the dynamic allocation of
433 regions even when the MMU is enabled. If not defined, only static
434 functionality will be available, if defined and set to 1 it will also
435 include the dynamic functionality.
436
437- **#define : MAX\_XLAT\_TABLES**
438
439 Defines the maximum number of translation tables that are allocated by the
440 translation table library code. To minimize the amount of runtime memory
441 used, choose the smallest value needed to map the required virtual addresses
442 for each BL stage. If ``PLAT_XLAT_TABLES_DYNAMIC`` flag is enabled for a BL
443 image, ``MAX_XLAT_TABLES`` must be defined to accommodate the dynamic regions
444 as well.
445
446- **#define : MAX\_MMAP\_REGIONS**
447
448 Defines the maximum number of regions that are allocated by the translation
449 table library code. A region consists of physical base address, virtual base
450 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
451 defined in the ``mmap_region_t`` structure. The platform defines the regions
452 that should be mapped. Then, the translation table library will create the
453 corresponding tables and descriptors at runtime. To minimize the amount of
454 runtime memory used, choose the smallest value needed to register the
455 required regions for each BL stage. If ``PLAT_XLAT_TABLES_DYNAMIC`` flag is
456 enabled for a BL image, ``MAX_MMAP_REGIONS`` must be defined to accommodate
457 the dynamic regions as well.
458
459- **#define : ADDR\_SPACE\_SIZE**
460
461 Defines the total size of the address space in bytes. For example, for a 32
462 bit address space, this value should be ``(1ull << 32)``. This definition is
463 now deprecated, platforms should use ``PLAT_PHY_ADDR_SPACE_SIZE`` and
464 ``PLAT_VIRT_ADDR_SPACE_SIZE`` instead.
465
466- **#define : PLAT\_VIRT\_ADDR\_SPACE\_SIZE**
467
468 Defines the total size of the virtual address space in bytes. For example,
469 for a 32 bit virtual address space, this value should be ``(1ull << 32)``.
470
471- **#define : PLAT\_PHY\_ADDR\_SPACE\_SIZE**
472
473 Defines the total size of the physical address space in bytes. For example,
474 for a 32 bit physical address space, this value should be ``(1ull << 32)``.
475
476If the platform port uses the IO storage framework, the following constants
477must also be defined:
478
479- **#define : MAX\_IO\_DEVICES**
480
481 Defines the maximum number of registered IO devices. Attempting to register
482 more devices than this value using ``io_register_device()`` will fail with
483 -ENOMEM.
484
485- **#define : MAX\_IO\_HANDLES**
486
487 Defines the maximum number of open IO handles. Attempting to open more IO
488 entities than this value using ``io_open()`` will fail with -ENOMEM.
489
490- **#define : MAX\_IO\_BLOCK\_DEVICES**
491
492 Defines the maximum number of registered IO block devices. Attempting to
493 register more devices this value using ``io_dev_open()`` will fail
494 with -ENOMEM. MAX\_IO\_BLOCK\_DEVICES should be less than MAX\_IO\_DEVICES.
495 With this macro, multiple block devices could be supported at the same
496 time.
497
498If the platform needs to allocate data within the per-cpu data framework in
499BL31, it should define the following macro. Currently this is only required if
500the platform decides not to use the coherent memory section by undefining the
501``USE_COHERENT_MEM`` build flag. In this case, the framework allocates the
502required memory within the the per-cpu data to minimize wastage.
503
504- **#define : PLAT\_PCPU\_DATA\_SIZE**
505
506 Defines the memory (in bytes) to be reserved within the per-cpu data
507 structure for use by the platform layer.
508
509The following constants are optional. They should be defined when the platform
510memory layout implies some image overlaying like in ARM standard platforms.
511
512- **#define : BL31\_PROGBITS\_LIMIT**
513
514 Defines the maximum address in secure RAM that the BL31's progbits sections
515 can occupy.
516
517- **#define : TSP\_PROGBITS\_LIMIT**
518
519 Defines the maximum address that the TSP's progbits sections can occupy.
520
521If the platform port uses the PL061 GPIO driver, the following constant may
522optionally be defined:
523
524- **PLAT\_PL061\_MAX\_GPIOS**
525 Maximum number of GPIOs required by the platform. This allows control how
526 much memory is allocated for PL061 GPIO controllers. The default value is
527
528 #. $(eval $(call add\_define,PLAT\_PL061\_MAX\_GPIOS))
529
530If the platform port uses the partition driver, the following constant may
531optionally be defined:
532
533- **PLAT\_PARTITION\_MAX\_ENTRIES**
534 Maximum number of partition entries required by the platform. This allows
535 control how much memory is allocated for partition entries. The default
536 value is 128.
537 `For example, define the build flag in platform.mk`_:
538 PLAT\_PARTITION\_MAX\_ENTRIES := 12
539 $(eval $(call add\_define,PLAT\_PARTITION\_MAX\_ENTRIES))
540
541The following constant is optional. It should be defined to override the default
542behaviour of the ``assert()`` function (for example, to save memory).
543
544- **PLAT\_LOG\_LEVEL\_ASSERT**
545 If ``PLAT_LOG_LEVEL_ASSERT`` is higher or equal than ``LOG_LEVEL_VERBOSE``,
546 ``assert()`` prints the name of the file, the line number and the asserted
547 expression. Else if it is higher than ``LOG_LEVEL_INFO``, it prints the file
548 name and the line number. Else if it is lower than ``LOG_LEVEL_INFO``, it
549 doesn't print anything to the console. If ``PLAT_LOG_LEVEL_ASSERT`` isn't
550 defined, it defaults to ``LOG_LEVEL``.
551
552File : plat\_macros.S [mandatory]
553~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
554
555Each platform must ensure a file of this name is in the system include path with
556the following macro defined. In the ARM development platforms, this file is
557found in ``plat/arm/board/<plat_name>/include/plat_macros.S``.
558
559- **Macro : plat\_crash\_print\_regs**
560
561 This macro allows the crash reporting routine to print relevant platform
562 registers in case of an unhandled exception in BL31. This aids in debugging
563 and this macro can be defined to be empty in case register reporting is not
564 desired.
565
566 For instance, GIC or interconnect registers may be helpful for
567 troubleshooting.
568
569Handling Reset
570--------------
571
572BL1 by default implements the reset vector where execution starts from a cold
573or warm boot. BL31 can be optionally set as a reset vector using the
574``RESET_TO_BL31`` make variable.
575
576For each CPU, the reset vector code is responsible for the following tasks:
577
578#. Distinguishing between a cold boot and a warm boot.
579
580#. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
581 the CPU is placed in a platform-specific state until the primary CPU
582 performs the necessary steps to remove it from this state.
583
584#. In the case of a warm boot, ensuring that the CPU jumps to a platform-
585 specific address in the BL31 image in the same processor mode as it was
586 when released from reset.
587
588The following functions need to be implemented by the platform port to enable
589reset vector code to perform the above tasks.
590
591Function : plat\_get\_my\_entrypoint() [mandatory when PROGRAMMABLE\_RESET\_ADDRESS == 0]
592~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
593
594::
595
596 Argument : void
597 Return : uintptr_t
598
599This function is called with the MMU and caches disabled
600(``SCTLR_EL3.M`` = 0 and ``SCTLR_EL3.C`` = 0). The function is responsible for
601distinguishing between a warm and cold reset for the current CPU using
602platform-specific means. If it's a warm reset, then it returns the warm
603reset entrypoint point provided to ``plat_setup_psci_ops()`` during
604BL31 initialization. If it's a cold reset then this function must return zero.
605
606This function does not follow the Procedure Call Standard used by the
607Application Binary Interface for the ARM 64-bit architecture. The caller should
608not assume that callee saved registers are preserved across a call to this
609function.
610
611This function fulfills requirement 1 and 3 listed above.
612
613Note that for platforms that support programming the reset address, it is
614expected that a CPU will start executing code directly at the right address,
615both on a cold and warm reset. In this case, there is no need to identify the
616type of reset nor to query the warm reset entrypoint. Therefore, implementing
617this function is not required on such platforms.
618
619Function : plat\_secondary\_cold\_boot\_setup() [mandatory when COLD\_BOOT\_SINGLE\_CPU == 0]
620~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
621
622::
623
624 Argument : void
625
626This function is called with the MMU and data caches disabled. It is responsible
627for placing the executing secondary CPU in a platform-specific state until the
628primary CPU performs the necessary actions to bring it out of that state and
629allow entry into the OS. This function must not return.
630
631In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
632itself off. The primary CPU is responsible for powering up the secondary CPUs
633when normal world software requires them. When booting an EL3 payload instead,
634they stay powered on and are put in a holding pen until their mailbox gets
635populated.
636
637This function fulfills requirement 2 above.
638
639Note that for platforms that can't release secondary CPUs out of reset, only the
640primary CPU will execute the cold boot code. Therefore, implementing this
641function is not required on such platforms.
642
643Function : plat\_is\_my\_cpu\_primary() [mandatory when COLD\_BOOT\_SINGLE\_CPU == 0]
644~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
645
646::
647
648 Argument : void
649 Return : unsigned int
650
651This function identifies whether the current CPU is the primary CPU or a
652secondary CPU. A return value of zero indicates that the CPU is not the
653primary CPU, while a non-zero return value indicates that the CPU is the
654primary CPU.
655
656Note that for platforms that can't release secondary CPUs out of reset, only the
657primary CPU will execute the cold boot code. Therefore, there is no need to
658distinguish between primary and secondary CPUs and implementing this function is
659not required.
660
661Function : platform\_mem\_init() [mandatory]
662~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
663
664::
665
666 Argument : void
667 Return : void
668
669This function is called before any access to data is made by the firmware, in
670order to carry out any essential memory initialization.
671
672Function: plat\_get\_rotpk\_info()
673~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
674
675::
676
677 Argument : void *, void **, unsigned int *, unsigned int *
678 Return : int
679
680This function is mandatory when Trusted Board Boot is enabled. It returns a
681pointer to the ROTPK stored in the platform (or a hash of it) and its length.
682The ROTPK must be encoded in DER format according to the following ASN.1
683structure:
684
685::
686
687 AlgorithmIdentifier ::= SEQUENCE {
688 algorithm OBJECT IDENTIFIER,
689 parameters ANY DEFINED BY algorithm OPTIONAL
690 }
691
692 SubjectPublicKeyInfo ::= SEQUENCE {
693 algorithm AlgorithmIdentifier,
694 subjectPublicKey BIT STRING
695 }
696
697In case the function returns a hash of the key:
698
699::
700
701 DigestInfo ::= SEQUENCE {
702 digestAlgorithm AlgorithmIdentifier,
703 digest OCTET STRING
704 }
705
706The function returns 0 on success. Any other value is treated as error by the
707Trusted Board Boot. The function also reports extra information related
708to the ROTPK in the flags parameter:
709
710::
711
712 ROTPK_IS_HASH : Indicates that the ROTPK returned by the platform is a
713 hash.
714 ROTPK_NOT_DEPLOYED : This allows the platform to skip certificate ROTPK
715 verification while the platform ROTPK is not deployed.
716 When this flag is set, the function does not need to
717 return a platform ROTPK, and the authentication
718 framework uses the ROTPK in the certificate without
719 verifying it against the platform value. This flag
720 must not be used in a deployed production environment.
721
722Function: plat\_get\_nv\_ctr()
723~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
724
725::
726
727 Argument : void *, unsigned int *
728 Return : int
729
730This function is mandatory when Trusted Board Boot is enabled. It returns the
731non-volatile counter value stored in the platform in the second argument. The
732cookie in the first argument may be used to select the counter in case the
733platform provides more than one (for example, on platforms that use the default
734TBBR CoT, the cookie will correspond to the OID values defined in
735TRUSTED\_FW\_NVCOUNTER\_OID or NON\_TRUSTED\_FW\_NVCOUNTER\_OID).
736
737The function returns 0 on success. Any other value means the counter value could
738not be retrieved from the platform.
739
740Function: plat\_set\_nv\_ctr()
741~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
742
743::
744
745 Argument : void *, unsigned int
746 Return : int
747
748This function is mandatory when Trusted Board Boot is enabled. It sets a new
749counter value in the platform. The cookie in the first argument may be used to
750select the counter (as explained in plat\_get\_nv\_ctr()). The second argument is
751the updated counter value to be written to the NV counter.
752
753The function returns 0 on success. Any other value means the counter value could
754not be updated.
755
756Function: plat\_set\_nv\_ctr2()
757~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
758
759::
760
761 Argument : void *, const auth_img_desc_t *, unsigned int
762 Return : int
763
764This function is optional when Trusted Board Boot is enabled. If this
765interface is defined, then ``plat_set_nv_ctr()`` need not be defined. The
766first argument passed is a cookie and is typically used to
767differentiate between a Non Trusted NV Counter and a Trusted NV
768Counter. The second argument is a pointer to an authentication image
769descriptor and may be used to decide if the counter is allowed to be
770updated or not. The third argument is the updated counter value to
771be written to the NV counter.
772
773The function returns 0 on success. Any other value means the counter value
774either could not be updated or the authentication image descriptor indicates
775that it is not allowed to be updated.
776
777Common mandatory function modifications
778---------------------------------------
779
780The following functions are mandatory functions which need to be implemented
781by the platform port.
782
783Function : plat\_my\_core\_pos()
784~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
785
786::
787
788 Argument : void
789 Return : unsigned int
790
791This funtion returns the index of the calling CPU which is used as a
792CPU-specific linear index into blocks of memory (for example while allocating
793per-CPU stacks). This function will be invoked very early in the
794initialization sequence which mandates that this function should be
795implemented in assembly and should not rely on the avalability of a C
796runtime environment. This function can clobber x0 - x8 and must preserve
797x9 - x29.
798
799This function plays a crucial role in the power domain topology framework in
800PSCI and details of this can be found in `Power Domain Topology Design`_.
801
802Function : plat\_core\_pos\_by\_mpidr()
803~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
804
805::
806
807 Argument : u_register_t
808 Return : int
809
810This function validates the ``MPIDR`` of a CPU and converts it to an index,
811which can be used as a CPU-specific linear index into blocks of memory. In
812case the ``MPIDR`` is invalid, this function returns -1. This function will only
813be invoked by BL31 after the power domain topology is initialized and can
814utilize the C runtime environment. For further details about how ARM Trusted
815Firmware represents the power domain topology and how this relates to the
816linear CPU index, please refer `Power Domain Topology Design`_.
817
818Common optional modifications
819-----------------------------
820
821The following are helper functions implemented by the firmware that perform
822common platform-specific tasks. A platform may choose to override these
823definitions.
824
825Function : plat\_set\_my\_stack()
826~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
827
828::
829
830 Argument : void
831 Return : void
832
833This function sets the current stack pointer to the normal memory stack that
834has been allocated for the current CPU. For BL images that only require a
835stack for the primary CPU, the UP version of the function is used. The size
836of the stack allocated to each CPU is specified by the platform defined
837constant ``PLATFORM_STACK_SIZE``.
838
839Common implementations of this function for the UP and MP BL images are
840provided in `plat/common/aarch64/platform\_up\_stack.S`_ and
841`plat/common/aarch64/platform\_mp\_stack.S`_
842
843Function : plat\_get\_my\_stack()
844~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
845
846::
847
848 Argument : void
849 Return : uintptr_t
850
851This function returns the base address of the normal memory stack that
852has been allocated for the current CPU. For BL images that only require a
853stack for the primary CPU, the UP version of the function is used. The size
854of the stack allocated to each CPU is specified by the platform defined
855constant ``PLATFORM_STACK_SIZE``.
856
857Common implementations of this function for the UP and MP BL images are
858provided in `plat/common/aarch64/platform\_up\_stack.S`_ and
859`plat/common/aarch64/platform\_mp\_stack.S`_
860
861Function : plat\_report\_exception()
862~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
863
864::
865
866 Argument : unsigned int
867 Return : void
868
869A platform may need to report various information about its status when an
870exception is taken, for example the current exception level, the CPU security
871state (secure/non-secure), the exception type, and so on. This function is
872called in the following circumstances:
873
874- In BL1, whenever an exception is taken.
875- In BL2, whenever an exception is taken.
876
877The default implementation doesn't do anything, to avoid making assumptions
878about the way the platform displays its status information.
879
880For AArch64, this function receives the exception type as its argument.
881Possible values for exceptions types are listed in the
882`include/common/bl\_common.h`_ header file. Note that these constants are not
883related to any architectural exception code; they are just an ARM Trusted
884Firmware convention.
885
886For AArch32, this function receives the exception mode as its argument.
887Possible values for exception modes are listed in the
888`include/lib/aarch32/arch.h`_ header file.
889
890Function : plat\_reset\_handler()
891~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
892
893::
894
895 Argument : void
896 Return : void
897
898A platform may need to do additional initialization after reset. This function
899allows the platform to do the platform specific intializations. Platform
900specific errata workarounds could also be implemented here. The api should
901preserve the values of callee saved registers x19 to x29.
902
903The default implementation doesn't do anything. If a platform needs to override
904the default implementation, refer to the `Firmware Design`_ for general
905guidelines.
906
907Function : plat\_disable\_acp()
908~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
909
910::
911
912 Argument : void
913 Return : void
914
915This api allows a platform to disable the Accelerator Coherency Port (if
916present) during a cluster power down sequence. The default weak implementation
917doesn't do anything. Since this api is called during the power down sequence,
918it has restrictions for stack usage and it can use the registers x0 - x17 as
919scratch registers. It should preserve the value in x18 register as it is used
920by the caller to store the return address.
921
922Function : plat\_error\_handler()
923~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
924
925::
926
927 Argument : int
928 Return : void
929
930This API is called when the generic code encounters an error situation from
931which it cannot continue. It allows the platform to perform error reporting or
932recovery actions (for example, reset the system). This function must not return.
933
934The parameter indicates the type of error using standard codes from ``errno.h``.
935Possible errors reported by the generic code are:
936
937- ``-EAUTH``: a certificate or image could not be authenticated (when Trusted
938 Board Boot is enabled)
939- ``-ENOENT``: the requested image or certificate could not be found or an IO
940 error was detected
941- ``-ENOMEM``: resources exhausted. Trusted Firmware does not use dynamic
942 memory, so this error is usually an indication of an incorrect array size
943
944The default implementation simply spins.
945
946Function : plat\_panic\_handler()
947~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
948
949::
950
951 Argument : void
952 Return : void
953
954This API is called when the generic code encounters an unexpected error
955situation from which it cannot recover. This function must not return,
956and must be implemented in assembly because it may be called before the C
957environment is initialized.
958
959Note: The address from where it was called is stored in x30 (Link Register).
960The default implementation simply spins.
961
962Function : plat\_get\_bl\_image\_load\_info()
963~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
964
965::
966
967 Argument : void
968 Return : bl_load_info_t *
969
970This function returns pointer to the list of images that the platform has
971populated to load. This function is currently invoked in BL2 to load the
972BL3xx images, when LOAD\_IMAGE\_V2 is enabled.
973
974Function : plat\_get\_next\_bl\_params()
975~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
976
977::
978
979 Argument : void
980 Return : bl_params_t *
981
982This function returns a pointer to the shared memory that the platform has
983kept aside to pass trusted firmware related information that next BL image
984needs. This function is currently invoked in BL2 to pass this information to
985the next BL image, when LOAD\_IMAGE\_V2 is enabled.
986
987Function : plat\_get\_stack\_protector\_canary()
988~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
989
990::
991
992 Argument : void
993 Return : u_register_t
994
995This function returns a random value that is used to initialize the canary used
996when the stack protector is enabled with ENABLE\_STACK\_PROTECTOR. A predictable
997value will weaken the protection as the attacker could easily write the right
998value as part of the attack most of the time. Therefore, it should return a
999true random number.
1000
1001Note: For the protection to be effective, the global data need to be placed at
1002a lower address than the stack bases. Failure to do so would allow an attacker
1003to overwrite the canary as part of the stack buffer overflow attack.
1004
1005Function : plat\_flush\_next\_bl\_params()
1006~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1007
1008::
1009
1010 Argument : void
1011 Return : void
1012
1013This function flushes to main memory all the image params that are passed to
1014next image. This function is currently invoked in BL2 to flush this information
1015to the next BL image, when LOAD\_IMAGE\_V2 is enabled.
1016
Soby Mathewaaf15f52017-09-04 11:49:29 +01001017Function : plat\_log\_get\_prefix()
1018~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1019
1020::
1021
1022 Argument : unsigned int
1023 Return : const char *
1024
1025This function defines the prefix string corresponding to the `log_level` to be
1026prepended to all the log output from ARM Trusted Firmware. The `log_level`
1027(argument) will correspond to one of the standard log levels defined in
1028debug.h. The platform can override the common implementation to define a
1029different prefix string for the log output. The implementation should be
1030robust to future changes that increase the number of log levels.
1031
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001032Modifications specific to a Boot Loader stage
1033---------------------------------------------
1034
1035Boot Loader Stage 1 (BL1)
1036-------------------------
1037
1038BL1 implements the reset vector where execution starts from after a cold or
1039warm boot. For each CPU, BL1 is responsible for the following tasks:
1040
1041#. Handling the reset as described in section 2.2
1042
1043#. In the case of a cold boot and the CPU being the primary CPU, ensuring that
1044 only this CPU executes the remaining BL1 code, including loading and passing
1045 control to the BL2 stage.
1046
1047#. Identifying and starting the Firmware Update process (if required).
1048
1049#. Loading the BL2 image from non-volatile storage into secure memory at the
1050 address specified by the platform defined constant ``BL2_BASE``.
1051
1052#. Populating a ``meminfo`` structure with the following information in memory,
1053 accessible by BL2 immediately upon entry.
1054
1055 ::
1056
1057 meminfo.total_base = Base address of secure RAM visible to BL2
1058 meminfo.total_size = Size of secure RAM visible to BL2
1059 meminfo.free_base = Base address of secure RAM available for
1060 allocation to BL2
1061 meminfo.free_size = Size of secure RAM available for allocation to BL2
1062
1063 BL1 places this ``meminfo`` structure at the beginning of the free memory
1064 available for its use. Since BL1 cannot allocate memory dynamically at the
1065 moment, its free memory will be available for BL2's use as-is. However, this
1066 means that BL2 must read the ``meminfo`` structure before it starts using its
1067 free memory (this is discussed in Section 3.2).
1068
1069 In future releases of the ARM Trusted Firmware it will be possible for
1070 the platform to decide where it wants to place the ``meminfo`` structure for
1071 BL2.
1072
1073 BL1 implements the ``bl1_init_bl2_mem_layout()`` function to populate the
1074 BL2 ``meminfo`` structure. The platform may override this implementation, for
1075 example if the platform wants to restrict the amount of memory visible to
1076 BL2. Details of how to do this are given below.
1077
1078The following functions need to be implemented by the platform port to enable
1079BL1 to perform the above tasks.
1080
1081Function : bl1\_early\_platform\_setup() [mandatory]
1082~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1083
1084::
1085
1086 Argument : void
1087 Return : void
1088
1089This function executes with the MMU and data caches disabled. It is only called
1090by the primary CPU.
1091
1092On ARM standard platforms, this function:
1093
1094- Enables a secure instance of SP805 to act as the Trusted Watchdog.
1095
1096- Initializes a UART (PL011 console), which enables access to the ``printf``
1097 family of functions in BL1.
1098
1099- Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to
1100 the CCI slave interface corresponding to the cluster that includes the
1101 primary CPU.
1102
1103Function : bl1\_plat\_arch\_setup() [mandatory]
1104~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1105
1106::
1107
1108 Argument : void
1109 Return : void
1110
1111This function performs any platform-specific and architectural setup that the
1112platform requires. Platform-specific setup might include configuration of
1113memory controllers and the interconnect.
1114
1115In ARM standard platforms, this function enables the MMU.
1116
1117This function helps fulfill requirement 2 above.
1118
1119Function : bl1\_platform\_setup() [mandatory]
1120~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1121
1122::
1123
1124 Argument : void
1125 Return : void
1126
1127This function executes with the MMU and data caches enabled. It is responsible
1128for performing any remaining platform-specific setup that can occur after the
1129MMU and data cache have been enabled.
1130
1131In ARM standard platforms, this function initializes the storage abstraction
1132layer used to load the next bootloader image.
1133
1134This function helps fulfill requirement 4 above.
1135
1136Function : bl1\_plat\_sec\_mem\_layout() [mandatory]
1137~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1138
1139::
1140
1141 Argument : void
1142 Return : meminfo *
1143
1144This function should only be called on the cold boot path. It executes with the
1145MMU and data caches enabled. The pointer returned by this function must point to
1146a ``meminfo`` structure containing the extents and availability of secure RAM for
1147the BL1 stage.
1148
1149::
1150
1151 meminfo.total_base = Base address of secure RAM visible to BL1
1152 meminfo.total_size = Size of secure RAM visible to BL1
1153 meminfo.free_base = Base address of secure RAM available for allocation
1154 to BL1
1155 meminfo.free_size = Size of secure RAM available for allocation to BL1
1156
1157This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
1158populates a similar structure to tell BL2 the extents of memory available for
1159its own use.
1160
1161This function helps fulfill requirements 4 and 5 above.
1162
1163Function : bl1\_init\_bl2\_mem\_layout() [optional]
1164~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1165
1166::
1167
1168 Argument : meminfo *, meminfo *
1169 Return : void
1170
1171BL1 needs to tell the next stage the amount of secure RAM available
1172for it to use. This information is populated in a ``meminfo``
1173structure.
1174
1175Depending upon where BL2 has been loaded in secure RAM (determined by
1176``BL2_BASE``), BL1 calculates the amount of free memory available for BL2 to use.
1177BL1 also ensures that its data sections resident in secure RAM are not visible
1178to BL2. An illustration of how this is done in ARM standard platforms is given
1179in the **Memory layout on ARM development platforms** section in the
1180`Firmware Design`_.
1181
1182Function : bl1\_plat\_prepare\_exit() [optional]
1183~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1184
1185::
1186
1187 Argument : entry_point_info_t *
1188 Return : void
1189
1190This function is called prior to exiting BL1 in response to the
1191``BL1_SMC_RUN_IMAGE`` SMC request raised by BL2. It should be used to perform
1192platform specific clean up or bookkeeping operations before transferring
1193control to the next image. It receives the address of the ``entry_point_info_t``
1194structure passed from BL2. This function runs with MMU disabled.
1195
1196Function : bl1\_plat\_set\_ep\_info() [optional]
1197~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1198
1199::
1200
1201 Argument : unsigned int image_id, entry_point_info_t *ep_info
1202 Return : void
1203
1204This function allows platforms to override ``ep_info`` for the given ``image_id``.
1205
1206The default implementation just returns.
1207
1208Function : bl1\_plat\_get\_next\_image\_id() [optional]
1209~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1210
1211::
1212
1213 Argument : void
1214 Return : unsigned int
1215
1216This and the following function must be overridden to enable the FWU feature.
1217
1218BL1 calls this function after platform setup to identify the next image to be
1219loaded and executed. If the platform returns ``BL2_IMAGE_ID`` then BL1 proceeds
1220with the normal boot sequence, which loads and executes BL2. If the platform
1221returns a different image id, BL1 assumes that Firmware Update is required.
1222
1223The default implementation always returns ``BL2_IMAGE_ID``. The ARM development
1224platforms override this function to detect if firmware update is required, and
1225if so, return the first image in the firmware update process.
1226
1227Function : bl1\_plat\_get\_image\_desc() [optional]
1228~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1229
1230::
1231
1232 Argument : unsigned int image_id
1233 Return : image_desc_t *
1234
1235BL1 calls this function to get the image descriptor information ``image_desc_t``
1236for the provided ``image_id`` from the platform.
1237
1238The default implementation always returns a common BL2 image descriptor. ARM
1239standard platforms return an image descriptor corresponding to BL2 or one of
1240the firmware update images defined in the Trusted Board Boot Requirements
1241specification.
1242
1243Function : bl1\_plat\_fwu\_done() [optional]
1244~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1245
1246::
1247
1248 Argument : unsigned int image_id, uintptr_t image_src,
1249 unsigned int image_size
1250 Return : void
1251
1252BL1 calls this function when the FWU process is complete. It must not return.
1253The platform may override this function to take platform specific action, for
1254example to initiate the normal boot flow.
1255
1256The default implementation spins forever.
1257
1258Function : bl1\_plat\_mem\_check() [mandatory]
1259~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1260
1261::
1262
1263 Argument : uintptr_t mem_base, unsigned int mem_size,
1264 unsigned int flags
1265 Return : int
1266
1267BL1 calls this function while handling FWU related SMCs, more specifically when
1268copying or authenticating an image. Its responsibility is to ensure that the
1269region of memory identified by ``mem_base`` and ``mem_size`` is mapped in BL1, and
1270that this memory corresponds to either a secure or non-secure memory region as
1271indicated by the security state of the ``flags`` argument.
1272
1273This function can safely assume that the value resulting from the addition of
1274``mem_base`` and ``mem_size`` fits into a ``uintptr_t`` type variable and does not
1275overflow.
1276
1277This function must return 0 on success, a non-null error code otherwise.
1278
1279The default implementation of this function asserts therefore platforms must
1280override it when using the FWU feature.
1281
1282Boot Loader Stage 2 (BL2)
1283-------------------------
1284
1285The BL2 stage is executed only by the primary CPU, which is determined in BL1
1286using the ``platform_is_primary_cpu()`` function. BL1 passed control to BL2 at
1287``BL2_BASE``. BL2 executes in Secure EL1 and is responsible for:
1288
1289#. (Optional) Loading the SCP\_BL2 binary image (if present) from platform
1290 provided non-volatile storage. To load the SCP\_BL2 image, BL2 makes use of
1291 the ``meminfo`` returned by the ``bl2_plat_get_scp_bl2_meminfo()`` function.
1292 The platform also defines the address in memory where SCP\_BL2 is loaded
1293 through the optional constant ``SCP_BL2_BASE``. BL2 uses this information
1294 to determine if there is enough memory to load the SCP\_BL2 image.
1295 Subsequent handling of the SCP\_BL2 image is platform-specific and is
1296 implemented in the ``bl2_plat_handle_scp_bl2()`` function.
1297 If ``SCP_BL2_BASE`` is not defined then this step is not performed.
1298
1299#. Loading the BL31 binary image into secure RAM from non-volatile storage. To
1300 load the BL31 image, BL2 makes use of the ``meminfo`` structure passed to it
1301 by BL1. This structure allows BL2 to calculate how much secure RAM is
1302 available for its use. The platform also defines the address in secure RAM
1303 where BL31 is loaded through the constant ``BL31_BASE``. BL2 uses this
1304 information to determine if there is enough memory to load the BL31 image.
1305
1306#. (Optional) Loading the BL32 binary image (if present) from platform
1307 provided non-volatile storage. To load the BL32 image, BL2 makes use of
1308 the ``meminfo`` returned by the ``bl2_plat_get_bl32_meminfo()`` function.
1309 The platform also defines the address in memory where BL32 is loaded
1310 through the optional constant ``BL32_BASE``. BL2 uses this information
1311 to determine if there is enough memory to load the BL32 image.
1312 If ``BL32_BASE`` is not defined then this and the next step is not performed.
1313
1314#. (Optional) Arranging to pass control to the BL32 image (if present) that
1315 has been pre-loaded at ``BL32_BASE``. BL2 populates an ``entry_point_info``
1316 structure in memory provided by the platform with information about how
1317 BL31 should pass control to the BL32 image.
1318
1319#. (Optional) Loading the normal world BL33 binary image (if not loaded by
1320 other means) into non-secure DRAM from platform storage and arranging for
1321 BL31 to pass control to this image. This address is determined using the
1322 ``plat_get_ns_image_entrypoint()`` function described below.
1323
1324#. BL2 populates an ``entry_point_info`` structure in memory provided by the
1325 platform with information about how BL31 should pass control to the
1326 other BL images.
1327
1328The following functions must be implemented by the platform port to enable BL2
1329to perform the above tasks.
1330
1331Function : bl2\_early\_platform\_setup() [mandatory]
1332~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1333
1334::
1335
1336 Argument : meminfo *
1337 Return : void
1338
1339This function executes with the MMU and data caches disabled. It is only called
1340by the primary CPU. The arguments to this function is the address of the
1341``meminfo`` structure populated by BL1.
1342
1343The platform may copy the contents of the ``meminfo`` structure into a private
1344variable as the original memory may be subsequently overwritten by BL2. The
1345copied structure is made available to all BL2 code through the
1346``bl2_plat_sec_mem_layout()`` function.
1347
1348On ARM standard platforms, this function also:
1349
1350- Initializes a UART (PL011 console), which enables access to the ``printf``
1351 family of functions in BL2.
1352
1353- Initializes the storage abstraction layer used to load further bootloader
1354 images. It is necessary to do this early on platforms with a SCP\_BL2 image,
1355 since the later ``bl2_platform_setup`` must be done after SCP\_BL2 is loaded.
1356
1357Function : bl2\_plat\_arch\_setup() [mandatory]
1358~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1359
1360::
1361
1362 Argument : void
1363 Return : void
1364
1365This function executes with the MMU and data caches disabled. It is only called
1366by the primary CPU.
1367
1368The purpose of this function is to perform any architectural initialization
1369that varies across platforms.
1370
1371On ARM standard platforms, this function enables the MMU.
1372
1373Function : bl2\_platform\_setup() [mandatory]
1374~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1375
1376::
1377
1378 Argument : void
1379 Return : void
1380
1381This function may execute with the MMU and data caches enabled if the platform
1382port does the necessary initialization in ``bl2_plat_arch_setup()``. It is only
1383called by the primary CPU.
1384
1385The purpose of this function is to perform any platform initialization
1386specific to BL2.
1387
1388In ARM standard platforms, this function performs security setup, including
1389configuration of the TrustZone controller to allow non-secure masters access
1390to most of DRAM. Part of DRAM is reserved for secure world use.
1391
1392Function : bl2\_plat\_sec\_mem\_layout() [mandatory]
1393~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1394
1395::
1396
1397 Argument : void
1398 Return : meminfo *
1399
1400This function should only be called on the cold boot path. It may execute with
1401the MMU and data caches enabled if the platform port does the necessary
1402initialization in ``bl2_plat_arch_setup()``. It is only called by the primary CPU.
1403
1404The purpose of this function is to return a pointer to a ``meminfo`` structure
1405populated with the extents of secure RAM available for BL2 to use. See
1406``bl2_early_platform_setup()`` above.
1407
1408Following function is required only when LOAD\_IMAGE\_V2 is enabled.
1409
1410Function : bl2\_plat\_handle\_post\_image\_load() [mandatory]
1411~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1412
1413::
1414
1415 Argument : unsigned int
1416 Return : int
1417
1418This function can be used by the platforms to update/use image information
1419for given ``image_id``. This function is currently invoked in BL2 to handle
1420BL image specific information based on the ``image_id`` passed, when
1421LOAD\_IMAGE\_V2 is enabled.
1422
1423Following functions are required only when LOAD\_IMAGE\_V2 is disabled.
1424
1425Function : bl2\_plat\_get\_scp\_bl2\_meminfo() [mandatory]
1426~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1427
1428::
1429
1430 Argument : meminfo *
1431 Return : void
1432
1433This function is used to get the memory limits where BL2 can load the
1434SCP\_BL2 image. The meminfo provided by this is used by load\_image() to
1435validate whether the SCP\_BL2 image can be loaded within the given
1436memory from the given base.
1437
1438Function : bl2\_plat\_handle\_scp\_bl2() [mandatory]
1439~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1440
1441::
1442
1443 Argument : image_info *
1444 Return : int
1445
1446This function is called after loading SCP\_BL2 image and it is used to perform
1447any platform-specific actions required to handle the SCP firmware. Typically it
1448transfers the image into SCP memory using a platform-specific protocol and waits
1449until SCP executes it and signals to the Application Processor (AP) for BL2
1450execution to continue.
1451
1452This function returns 0 on success, a negative error code otherwise.
1453
1454Function : bl2\_plat\_get\_bl31\_params() [mandatory]
1455~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1456
1457::
1458
1459 Argument : void
1460 Return : bl31_params *
1461
1462BL2 platform code needs to return a pointer to a ``bl31_params`` structure it
1463will use for passing information to BL31. The ``bl31_params`` structure carries
1464the following information.
1465- Header describing the version information for interpreting the bl31\_param
1466structure
1467- Information about executing the BL33 image in the ``bl33_ep_info`` field
1468- Information about executing the BL32 image in the ``bl32_ep_info`` field
1469- Information about the type and extents of BL31 image in the
1470``bl31_image_info`` field
1471- Information about the type and extents of BL32 image in the
1472``bl32_image_info`` field
1473- Information about the type and extents of BL33 image in the
1474``bl33_image_info`` field
1475
1476The memory pointed by this structure and its sub-structures should be
1477accessible from BL31 initialisation code. BL31 might choose to copy the
1478necessary content, or maintain the structures until BL33 is initialised.
1479
1480Funtion : bl2\_plat\_get\_bl31\_ep\_info() [mandatory]
1481~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1482
1483::
1484
1485 Argument : void
1486 Return : entry_point_info *
1487
1488BL2 platform code returns a pointer which is used to populate the entry point
1489information for BL31 entry point. The location pointed by it should be
1490accessible from BL1 while processing the synchronous exception to run to BL31.
1491
1492In ARM standard platforms this is allocated inside a bl2\_to\_bl31\_params\_mem
1493structure in BL2 memory.
1494
1495Function : bl2\_plat\_set\_bl31\_ep\_info() [mandatory]
1496~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1497
1498::
1499
1500 Argument : image_info *, entry_point_info *
1501 Return : void
1502
1503In the normal boot flow, this function is called after loading BL31 image and
1504it can be used to overwrite the entry point set by loader and also set the
1505security state and SPSR which represents the entry point system state for BL31.
1506
1507When booting an EL3 payload instead, this function is called after populating
1508its entry point address and can be used for the same purpose for the payload
1509image. It receives a null pointer as its first argument in this case.
1510
1511Function : bl2\_plat\_set\_bl32\_ep\_info() [mandatory]
1512~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1513
1514::
1515
1516 Argument : image_info *, entry_point_info *
1517 Return : void
1518
1519This function is called after loading BL32 image and it can be used to
1520overwrite the entry point set by loader and also set the security state
1521and SPSR which represents the entry point system state for BL32.
1522
1523Function : bl2\_plat\_set\_bl33\_ep\_info() [mandatory]
1524~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1525
1526::
1527
1528 Argument : image_info *, entry_point_info *
1529 Return : void
1530
1531This function is called after loading BL33 image and it can be used to
1532overwrite the entry point set by loader and also set the security state
1533and SPSR which represents the entry point system state for BL33.
1534
1535In the preloaded BL33 alternative boot flow, this function is called after
1536populating its entry point address. It is passed a null pointer as its first
1537argument in this case.
1538
1539Function : bl2\_plat\_get\_bl32\_meminfo() [mandatory]
1540~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1541
1542::
1543
1544 Argument : meminfo *
1545 Return : void
1546
1547This function is used to get the memory limits where BL2 can load the
1548BL32 image. The meminfo provided by this is used by load\_image() to
1549validate whether the BL32 image can be loaded with in the given
1550memory from the given base.
1551
1552Function : bl2\_plat\_get\_bl33\_meminfo() [mandatory]
1553~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1554
1555::
1556
1557 Argument : meminfo *
1558 Return : void
1559
1560This function is used to get the memory limits where BL2 can load the
1561BL33 image. The meminfo provided by this is used by load\_image() to
1562validate whether the BL33 image can be loaded with in the given
1563memory from the given base.
1564
1565This function isn't needed if either ``PRELOADED_BL33_BASE`` or ``EL3_PAYLOAD_BASE``
1566build options are used.
1567
1568Function : bl2\_plat\_flush\_bl31\_params() [mandatory]
1569~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1570
1571::
1572
1573 Argument : void
1574 Return : void
1575
1576Once BL2 has populated all the structures that needs to be read by BL1
1577and BL31 including the bl31\_params structures and its sub-structures,
1578the bl31\_ep\_info structure and any platform specific data. It flushes
1579all these data to the main memory so that it is available when we jump to
1580later Bootloader stages with MMU off
1581
1582Function : plat\_get\_ns\_image\_entrypoint() [mandatory]
1583~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1584
1585::
1586
1587 Argument : void
1588 Return : uintptr_t
1589
1590As previously described, BL2 is responsible for arranging for control to be
1591passed to a normal world BL image through BL31. This function returns the
1592entrypoint of that image, which BL31 uses to jump to it.
1593
1594BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
1595
1596This function isn't needed if either ``PRELOADED_BL33_BASE`` or ``EL3_PAYLOAD_BASE``
1597build options are used.
1598
1599FWU Boot Loader Stage 2 (BL2U)
1600------------------------------
1601
1602The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1603process and is executed only by the primary CPU. BL1 passes control to BL2U at
1604``BL2U_BASE``. BL2U executes in Secure-EL1 and is responsible for:
1605
1606#. (Optional) Transfering the optional SCP\_BL2U binary image from AP secure
1607 memory to SCP RAM. BL2U uses the SCP\_BL2U ``image_info`` passed by BL1.
1608 ``SCP_BL2U_BASE`` defines the address in AP secure memory where SCP\_BL2U
1609 should be copied from. Subsequent handling of the SCP\_BL2U image is
1610 implemented by the platform specific ``bl2u_plat_handle_scp_bl2u()`` function.
1611 If ``SCP_BL2U_BASE`` is not defined then this step is not performed.
1612
1613#. Any platform specific setup required to perform the FWU process. For
1614 example, ARM standard platforms initialize the TZC controller so that the
1615 normal world can access DDR memory.
1616
1617The following functions must be implemented by the platform port to enable
1618BL2U to perform the tasks mentioned above.
1619
1620Function : bl2u\_early\_platform\_setup() [mandatory]
1621~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1622
1623::
1624
1625 Argument : meminfo *mem_info, void *plat_info
1626 Return : void
1627
1628This function executes with the MMU and data caches disabled. It is only
1629called by the primary CPU. The arguments to this function is the address
1630of the ``meminfo`` structure and platform specific info provided by BL1.
1631
1632The platform may copy the contents of the ``mem_info`` and ``plat_info`` into
1633private storage as the original memory may be subsequently overwritten by BL2U.
1634
1635On ARM CSS platforms ``plat_info`` is interpreted as an ``image_info_t`` structure,
1636to extract SCP\_BL2U image information, which is then copied into a private
1637variable.
1638
1639Function : bl2u\_plat\_arch\_setup() [mandatory]
1640~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1641
1642::
1643
1644 Argument : void
1645 Return : void
1646
1647This function executes with the MMU and data caches disabled. It is only
1648called by the primary CPU.
1649
1650The purpose of this function is to perform any architectural initialization
1651that varies across platforms, for example enabling the MMU (since the memory
1652map differs across platforms).
1653
1654Function : bl2u\_platform\_setup() [mandatory]
1655~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1656
1657::
1658
1659 Argument : void
1660 Return : void
1661
1662This function may execute with the MMU and data caches enabled if the platform
1663port does the necessary initialization in ``bl2u_plat_arch_setup()``. It is only
1664called by the primary CPU.
1665
1666The purpose of this function is to perform any platform initialization
1667specific to BL2U.
1668
1669In ARM standard platforms, this function performs security setup, including
1670configuration of the TrustZone controller to allow non-secure masters access
1671to most of DRAM. Part of DRAM is reserved for secure world use.
1672
1673Function : bl2u\_plat\_handle\_scp\_bl2u() [optional]
1674~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1675
1676::
1677
1678 Argument : void
1679 Return : int
1680
1681This function is used to perform any platform-specific actions required to
1682handle the SCP firmware. Typically it transfers the image into SCP memory using
1683a platform-specific protocol and waits until SCP executes it and signals to the
1684Application Processor (AP) for BL2U execution to continue.
1685
1686This function returns 0 on success, a negative error code otherwise.
1687This function is included if SCP\_BL2U\_BASE is defined.
1688
1689Boot Loader Stage 3-1 (BL31)
1690----------------------------
1691
1692During cold boot, the BL31 stage is executed only by the primary CPU. This is
1693determined in BL1 using the ``platform_is_primary_cpu()`` function. BL1 passes
1694control to BL31 at ``BL31_BASE``. During warm boot, BL31 is executed by all
1695CPUs. BL31 executes at EL3 and is responsible for:
1696
1697#. Re-initializing all architectural and platform state. Although BL1 performs
1698 some of this initialization, BL31 remains resident in EL3 and must ensure
1699 that EL3 architectural and platform state is completely initialized. It
1700 should make no assumptions about the system state when it receives control.
1701
1702#. Passing control to a normal world BL image, pre-loaded at a platform-
1703 specific address by BL2. BL31 uses the ``entry_point_info`` structure that BL2
1704 populated in memory to do this.
1705
1706#. Providing runtime firmware services. Currently, BL31 only implements a
1707 subset of the Power State Coordination Interface (PSCI) API as a runtime
1708 service. See Section 3.3 below for details of porting the PSCI
1709 implementation.
1710
1711#. Optionally passing control to the BL32 image, pre-loaded at a platform-
1712 specific address by BL2. BL31 exports a set of apis that allow runtime
1713 services to specify the security state in which the next image should be
1714 executed and run the corresponding image. BL31 uses the ``entry_point_info``
1715 structure populated by BL2 to do this.
1716
1717If BL31 is a reset vector, It also needs to handle the reset as specified in
1718section 2.2 before the tasks described above.
1719
1720The following functions must be implemented by the platform port to enable BL31
1721to perform the above tasks.
1722
1723Function : bl31\_early\_platform\_setup() [mandatory]
1724~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1725
1726::
1727
1728 Argument : bl31_params *, void *
1729 Return : void
1730
1731This function executes with the MMU and data caches disabled. It is only called
1732by the primary CPU. The arguments to this function are:
1733
1734- The address of the ``bl31_params`` structure populated by BL2.
1735- An opaque pointer that the platform may use as needed.
1736
1737The platform can copy the contents of the ``bl31_params`` structure and its
1738sub-structures into private variables if the original memory may be
1739subsequently overwritten by BL31 and similarly the ``void *`` pointing
1740to the platform data also needs to be saved.
1741
1742In ARM standard platforms, BL2 passes a pointer to a ``bl31_params`` structure
1743in BL2 memory. BL31 copies the information in this pointer to internal data
1744structures. It also performs the following:
1745
1746- Initialize a UART (PL011 console), which enables access to the ``printf``
1747 family of functions in BL31.
1748
1749- Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the
1750 CCI slave interface corresponding to the cluster that includes the primary
1751 CPU.
1752
1753Function : bl31\_plat\_arch\_setup() [mandatory]
1754~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1755
1756::
1757
1758 Argument : void
1759 Return : void
1760
1761This function executes with the MMU and data caches disabled. It is only called
1762by the primary CPU.
1763
1764The purpose of this function is to perform any architectural initialization
1765that varies across platforms.
1766
1767On ARM standard platforms, this function enables the MMU.
1768
1769Function : bl31\_platform\_setup() [mandatory]
1770~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1771
1772::
1773
1774 Argument : void
1775 Return : void
1776
1777This function may execute with the MMU and data caches enabled if the platform
1778port does the necessary initialization in ``bl31_plat_arch_setup()``. It is only
1779called by the primary CPU.
1780
1781The purpose of this function is to complete platform initialization so that both
1782BL31 runtime services and normal world software can function correctly.
1783
1784On ARM standard platforms, this function does the following:
1785
1786- Initialize the generic interrupt controller.
1787
1788 Depending on the GIC driver selected by the platform, the appropriate GICv2
1789 or GICv3 initialization will be done, which mainly consists of:
1790
1791 - Enable secure interrupts in the GIC CPU interface.
1792 - Disable the legacy interrupt bypass mechanism.
1793 - Configure the priority mask register to allow interrupts of all priorities
1794 to be signaled to the CPU interface.
1795 - Mark SGIs 8-15 and the other secure interrupts on the platform as secure.
1796 - Target all secure SPIs to CPU0.
1797 - Enable these secure interrupts in the GIC distributor.
1798 - Configure all other interrupts as non-secure.
1799 - Enable signaling of secure interrupts in the GIC distributor.
1800
1801- Enable system-level implementation of the generic timer counter through the
1802 memory mapped interface.
1803
1804- Grant access to the system counter timer module
1805
1806- Initialize the power controller device.
1807
1808 In particular, initialise the locks that prevent concurrent accesses to the
1809 power controller device.
1810
1811Function : bl31\_plat\_runtime\_setup() [optional]
1812~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1813
1814::
1815
1816 Argument : void
1817 Return : void
1818
1819The purpose of this function is allow the platform to perform any BL31 runtime
1820setup just prior to BL31 exit during cold boot. The default weak
1821implementation of this function will invoke ``console_uninit()`` which will
1822suppress any BL31 runtime logs.
1823
1824In ARM Standard platforms, this function will initialize the BL31 runtime
1825console which will cause all further BL31 logs to be output to the
1826runtime console.
1827
1828Function : bl31\_get\_next\_image\_info() [mandatory]
1829~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1830
1831::
1832
1833 Argument : unsigned int
1834 Return : entry_point_info *
1835
1836This function may execute with the MMU and data caches enabled if the platform
1837port does the necessary initializations in ``bl31_plat_arch_setup()``.
1838
1839This function is called by ``bl31_main()`` to retrieve information provided by
1840BL2 for the next image in the security state specified by the argument. BL31
1841uses this information to pass control to that image in the specified security
1842state. This function must return a pointer to the ``entry_point_info`` structure
1843(that was copied during ``bl31_early_platform_setup()``) if the image exists. It
1844should return NULL otherwise.
1845
1846Function : plat\_get\_syscnt\_freq2() [mandatory]
1847~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1848
1849::
1850
1851 Argument : void
1852 Return : unsigned int
1853
1854This function is used by the architecture setup code to retrieve the counter
1855frequency for the CPU's generic timer. This value will be programmed into the
1856``CNTFRQ_EL0`` register. In ARM standard platforms, it returns the base frequency
1857of the system counter, which is retrieved from the first entry in the frequency
1858modes table.
1859
1860#define : PLAT\_PERCPU\_BAKERY\_LOCK\_SIZE [optional]
1861~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1862
1863When ``USE_COHERENT_MEM = 0``, this constant defines the total memory (in
1864bytes) aligned to the cache line boundary that should be allocated per-cpu to
1865accommodate all the bakery locks.
1866
1867If this constant is not defined when ``USE_COHERENT_MEM = 0``, the linker
1868calculates the size of the ``bakery_lock`` input section, aligns it to the
1869nearest ``CACHE_WRITEBACK_GRANULE``, multiplies it with ``PLATFORM_CORE_COUNT``
1870and stores the result in a linker symbol. This constant prevents a platform
1871from relying on the linker and provide a more efficient mechanism for
1872accessing per-cpu bakery lock information.
1873
1874If this constant is defined and its value is not equal to the value
1875calculated by the linker then a link time assertion is raised. A compile time
1876assertion is raised if the value of the constant is not aligned to the cache
1877line boundary.
1878
1879Power State Coordination Interface (in BL31)
1880--------------------------------------------
1881
1882The ARM Trusted Firmware's implementation of the PSCI API is based around the
1883concept of a *power domain*. A *power domain* is a CPU or a logical group of
1884CPUs which share some state on which power management operations can be
1885performed as specified by `PSCI`_. Each CPU in the system is assigned a cpu
1886index which is a unique number between ``0`` and ``PLATFORM_CORE_COUNT - 1``.
1887The *power domains* are arranged in a hierarchical tree structure and
1888each *power domain* can be identified in a system by the cpu index of any CPU
1889that is part of that domain and a *power domain level*. A processing element
1890(for example, a CPU) is at level 0. If the *power domain* node above a CPU is
1891a logical grouping of CPUs that share some state, then level 1 is that group
1892of CPUs (for example, a cluster), and level 2 is a group of clusters
1893(for example, the system). More details on the power domain topology and its
1894organization can be found in `Power Domain Topology Design`_.
1895
1896BL31's platform initialization code exports a pointer to the platform-specific
1897power management operations required for the PSCI implementation to function
1898correctly. This information is populated in the ``plat_psci_ops`` structure. The
1899PSCI implementation calls members of the ``plat_psci_ops`` structure for performing
1900power management operations on the power domains. For example, the target
1901CPU is specified by its ``MPIDR`` in a PSCI ``CPU_ON`` call. The ``pwr_domain_on()``
1902handler (if present) is called for the CPU power domain.
1903
1904The ``power-state`` parameter of a PSCI ``CPU_SUSPEND`` call can be used to
1905describe composite power states specific to a platform. The PSCI implementation
1906defines a generic representation of the power-state parameter viz which is an
1907array of local power states where each index corresponds to a power domain
1908level. Each entry contains the local power state the power domain at that power
1909level could enter. It depends on the ``validate_power_state()`` handler to
1910convert the power-state parameter (possibly encoding a composite power state)
1911passed in a PSCI ``CPU_SUSPEND`` call to this representation.
1912
1913The following functions form part of platform port of PSCI functionality.
1914
1915Function : plat\_psci\_stat\_accounting\_start() [optional]
1916~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1917
1918::
1919
1920 Argument : const psci_power_state_t *
1921 Return : void
1922
1923This is an optional hook that platforms can implement for residency statistics
1924accounting before entering a low power state. The ``pwr_domain_state`` field of
1925``state_info`` (first argument) can be inspected if stat accounting is done
1926differently at CPU level versus higher levels. As an example, if the element at
1927index 0 (CPU power level) in the ``pwr_domain_state`` array indicates a power down
1928state, special hardware logic may be programmed in order to keep track of the
1929residency statistics. For higher levels (array indices > 0), the residency
1930statistics could be tracked in software using PMF. If ``ENABLE_PMF`` is set, the
1931default implementation will use PMF to capture timestamps.
1932
1933Function : plat\_psci\_stat\_accounting\_stop() [optional]
1934~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1935
1936::
1937
1938 Argument : const psci_power_state_t *
1939 Return : void
1940
1941This is an optional hook that platforms can implement for residency statistics
1942accounting after exiting from a low power state. The ``pwr_domain_state`` field
1943of ``state_info`` (first argument) can be inspected if stat accounting is done
1944differently at CPU level versus higher levels. As an example, if the element at
1945index 0 (CPU power level) in the ``pwr_domain_state`` array indicates a power down
1946state, special hardware logic may be programmed in order to keep track of the
1947residency statistics. For higher levels (array indices > 0), the residency
1948statistics could be tracked in software using PMF. If ``ENABLE_PMF`` is set, the
1949default implementation will use PMF to capture timestamps.
1950
1951Function : plat\_psci\_stat\_get\_residency() [optional]
1952~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1953
1954::
1955
1956 Argument : unsigned int, const psci_power_state_t *, int
1957 Return : u_register_t
1958
1959This is an optional interface that is is invoked after resuming from a low power
1960state and provides the time spent resident in that low power state by the power
1961domain at a particular power domain level. When a CPU wakes up from suspend,
1962all its parent power domain levels are also woken up. The generic PSCI code
1963invokes this function for each parent power domain that is resumed and it
1964identified by the ``lvl`` (first argument) parameter. The ``state_info`` (second
1965argument) describes the low power state that the power domain has resumed from.
1966The current CPU is the first CPU in the power domain to resume from the low
1967power state and the ``last_cpu_idx`` (third parameter) is the index of the last
1968CPU in the power domain to suspend and may be needed to calculate the residency
1969for that power domain.
1970
1971Function : plat\_get\_target\_pwr\_state() [optional]
1972~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1973
1974::
1975
1976 Argument : unsigned int, const plat_local_state_t *, unsigned int
1977 Return : plat_local_state_t
1978
1979The PSCI generic code uses this function to let the platform participate in
1980state coordination during a power management operation. The function is passed
1981a pointer to an array of platform specific local power state ``states`` (second
1982argument) which contains the requested power state for each CPU at a particular
1983power domain level ``lvl`` (first argument) within the power domain. The function
1984is expected to traverse this array of upto ``ncpus`` (third argument) and return
1985a coordinated target power state by the comparing all the requested power
1986states. The target power state should not be deeper than any of the requested
1987power states.
1988
1989A weak definition of this API is provided by default wherein it assumes
1990that the platform assigns a local state value in order of increasing depth
1991of the power state i.e. for two power states X & Y, if X < Y
1992then X represents a shallower power state than Y. As a result, the
1993coordinated target local power state for a power domain will be the minimum
1994of the requested local power state values.
1995
1996Function : plat\_get\_power\_domain\_tree\_desc() [mandatory]
1997~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1998
1999::
2000
2001 Argument : void
2002 Return : const unsigned char *
2003
2004This function returns a pointer to the byte array containing the power domain
2005topology tree description. The format and method to construct this array are
2006described in `Power Domain Topology Design`_. The BL31 PSCI initilization code
2007requires this array to be described by the platform, either statically or
2008dynamically, to initialize the power domain topology tree. In case the array
2009is populated dynamically, then plat\_core\_pos\_by\_mpidr() and
2010plat\_my\_core\_pos() should also be implemented suitably so that the topology
2011tree description matches the CPU indices returned by these APIs. These APIs
2012together form the platform interface for the PSCI topology framework.
2013
2014Function : plat\_setup\_psci\_ops() [mandatory]
Douglas Raillard0929f092017-08-02 14:44:42 +01002015~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002016
2017::
2018
2019 Argument : uintptr_t, const plat_psci_ops **
2020 Return : int
2021
2022This function may execute with the MMU and data caches enabled if the platform
2023port does the necessary initializations in ``bl31_plat_arch_setup()``. It is only
2024called by the primary CPU.
2025
2026This function is called by PSCI initialization code. Its purpose is to let
2027the platform layer know about the warm boot entrypoint through the
2028``sec_entrypoint`` (first argument) and to export handler routines for
2029platform-specific psci power management actions by populating the passed
2030pointer with a pointer to BL31's private ``plat_psci_ops`` structure.
2031
2032A description of each member of this structure is given below. Please refer to
2033the ARM FVP specific implementation of these handlers in
2034`plat/arm/board/fvp/fvp\_pm.c`_ as an example. For each PSCI function that the
2035platform wants to support, the associated operation or operations in this
2036structure must be provided and implemented (Refer section 4 of
2037`Firmware Design`_ for the PSCI API supported in Trusted Firmware). To disable
2038a PSCI function in a platform port, the operation should be removed from this
2039structure instead of providing an empty implementation.
2040
2041plat\_psci\_ops.cpu\_standby()
Douglas Raillard0929f092017-08-02 14:44:42 +01002042..............................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002043
2044Perform the platform-specific actions to enter the standby state for a cpu
2045indicated by the passed argument. This provides a fast path for CPU standby
2046wherein overheads of PSCI state management and lock acquistion is avoided.
2047For this handler to be invoked by the PSCI ``CPU_SUSPEND`` API implementation,
2048the suspend state type specified in the ``power-state`` parameter should be
2049STANDBY and the target power domain level specified should be the CPU. The
2050handler should put the CPU into a low power retention state (usually by
2051issuing a wfi instruction) and ensure that it can be woken up from that
2052state by a normal interrupt. The generic code expects the handler to succeed.
2053
2054plat\_psci\_ops.pwr\_domain\_on()
Douglas Raillard0929f092017-08-02 14:44:42 +01002055.................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002056
2057Perform the platform specific actions to power on a CPU, specified
2058by the ``MPIDR`` (first argument). The generic code expects the platform to
2059return PSCI\_E\_SUCCESS on success or PSCI\_E\_INTERN\_FAIL for any failure.
2060
2061plat\_psci\_ops.pwr\_domain\_off()
Douglas Raillard0929f092017-08-02 14:44:42 +01002062..................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002063
2064Perform the platform specific actions to prepare to power off the calling CPU
2065and its higher parent power domain levels as indicated by the ``target_state``
2066(first argument). It is called by the PSCI ``CPU_OFF`` API implementation.
2067
2068The ``target_state`` encodes the platform coordinated target local power states
2069for the CPU power domain and its parent power domain levels. The handler
2070needs to perform power management operation corresponding to the local state
2071at each power level.
2072
2073For this handler, the local power state for the CPU power domain will be a
2074power down state where as it could be either power down, retention or run state
2075for the higher power domain levels depending on the result of state
2076coordination. The generic code expects the handler to succeed.
2077
Varun Wadekarae87f4b2017-07-10 16:02:05 -07002078plat\_psci\_ops.pwr\_domain\_suspend\_pwrdown\_early() [optional]
Douglas Raillard0929f092017-08-02 14:44:42 +01002079.................................................................
Varun Wadekarae87f4b2017-07-10 16:02:05 -07002080
2081This optional function may be used as a performance optimization to replace
2082or complement pwr_domain_suspend() on some platforms. Its calling semantics
2083are identical to pwr_domain_suspend(), except the PSCI implementation only
2084calls this function when suspending to a power down state, and it guarantees
2085that data caches are enabled.
2086
2087When HW_ASSISTED_COHERENCY = 0, the PSCI implementation disables data caches
2088before calling pwr_domain_suspend(). If the target_state corresponds to a
2089power down state and it is safe to perform some or all of the platform
2090specific actions in that function with data caches enabled, it may be more
2091efficient to move those actions to this function. When HW_ASSISTED_COHERENCY
2092= 1, data caches remain enabled throughout, and so there is no advantage to
2093moving platform specific actions to this function.
2094
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002095plat\_psci\_ops.pwr\_domain\_suspend()
Douglas Raillard0929f092017-08-02 14:44:42 +01002096......................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002097
2098Perform the platform specific actions to prepare to suspend the calling
2099CPU and its higher parent power domain levels as indicated by the
2100``target_state`` (first argument). It is called by the PSCI ``CPU_SUSPEND``
2101API implementation.
2102
2103The ``target_state`` has a similar meaning as described in
2104the ``pwr_domain_off()`` operation. It encodes the platform coordinated
2105target local power states for the CPU power domain and its parent
2106power domain levels. The handler needs to perform power management operation
2107corresponding to the local state at each power level. The generic code
2108expects the handler to succeed.
2109
2110The difference between turning a power domain off versus suspending it
2111is that in the former case, the power domain is expected to re-initialize
2112its state when it is next powered on (see ``pwr_domain_on_finish()``). In the
2113latter case, the power domain is expected to save enough state so that it can
2114resume execution by restoring this state when its powered on (see
2115``pwr_domain_suspend_finish()``).
2116
2117plat\_psci\_ops.pwr\_domain\_pwr\_down\_wfi()
Douglas Raillard0929f092017-08-02 14:44:42 +01002118.............................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002119
2120This is an optional function and, if implemented, is expected to perform
2121platform specific actions including the ``wfi`` invocation which allows the
2122CPU to powerdown. Since this function is invoked outside the PSCI locks,
2123the actions performed in this hook must be local to the CPU or the platform
2124must ensure that races between multiple CPUs cannot occur.
2125
2126The ``target_state`` has a similar meaning as described in the ``pwr_domain_off()``
2127operation and it encodes the platform coordinated target local power states for
2128the CPU power domain and its parent power domain levels. This function must
2129not return back to the caller.
2130
2131If this function is not implemented by the platform, PSCI generic
2132implementation invokes ``psci_power_down_wfi()`` for power down.
2133
2134plat\_psci\_ops.pwr\_domain\_on\_finish()
Douglas Raillard0929f092017-08-02 14:44:42 +01002135.........................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002136
2137This function is called by the PSCI implementation after the calling CPU is
2138powered on and released from reset in response to an earlier PSCI ``CPU_ON`` call.
2139It performs the platform-specific setup required to initialize enough state for
2140this CPU to enter the normal world and also provide secure runtime firmware
2141services.
2142
2143The ``target_state`` (first argument) is the prior state of the power domains
2144immediately before the CPU was turned on. It indicates which power domains
2145above the CPU might require initialization due to having previously been in
2146low power states. The generic code expects the handler to succeed.
2147
2148plat\_psci\_ops.pwr\_domain\_suspend\_finish()
Douglas Raillard0929f092017-08-02 14:44:42 +01002149..............................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002150
2151This function is called by the PSCI implementation after the calling CPU is
2152powered on and released from reset in response to an asynchronous wakeup
2153event, for example a timer interrupt that was programmed by the CPU during the
2154``CPU_SUSPEND`` call or ``SYSTEM_SUSPEND`` call. It performs the platform-specific
2155setup required to restore the saved state for this CPU to resume execution
2156in the normal world and also provide secure runtime firmware services.
2157
2158The ``target_state`` (first argument) has a similar meaning as described in
2159the ``pwr_domain_on_finish()`` operation. The generic code expects the platform
2160to succeed.
2161
2162plat\_psci\_ops.system\_off()
Douglas Raillard0929f092017-08-02 14:44:42 +01002163.............................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002164
2165This function is called by PSCI implementation in response to a ``SYSTEM_OFF``
2166call. It performs the platform-specific system poweroff sequence after
2167notifying the Secure Payload Dispatcher.
2168
2169plat\_psci\_ops.system\_reset()
Douglas Raillard0929f092017-08-02 14:44:42 +01002170...............................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002171
2172This function is called by PSCI implementation in response to a ``SYSTEM_RESET``
2173call. It performs the platform-specific system reset sequence after
2174notifying the Secure Payload Dispatcher.
2175
2176plat\_psci\_ops.validate\_power\_state()
Douglas Raillard0929f092017-08-02 14:44:42 +01002177........................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002178
2179This function is called by the PSCI implementation during the ``CPU_SUSPEND``
2180call to validate the ``power_state`` parameter of the PSCI API and if valid,
2181populate it in ``req_state`` (second argument) array as power domain level
2182specific local states. If the ``power_state`` is invalid, the platform must
2183return PSCI\_E\_INVALID\_PARAMS as error, which is propagated back to the
2184normal world PSCI client.
2185
2186plat\_psci\_ops.validate\_ns\_entrypoint()
Douglas Raillard0929f092017-08-02 14:44:42 +01002187..........................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002188
2189This function is called by the PSCI implementation during the ``CPU_SUSPEND``,
2190``SYSTEM_SUSPEND`` and ``CPU_ON`` calls to validate the non-secure ``entry_point``
2191parameter passed by the normal world. If the ``entry_point`` is invalid,
2192the platform must return PSCI\_E\_INVALID\_ADDRESS as error, which is
2193propagated back to the normal world PSCI client.
2194
2195plat\_psci\_ops.get\_sys\_suspend\_power\_state()
Douglas Raillard0929f092017-08-02 14:44:42 +01002196.................................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002197
2198This function is called by the PSCI implementation during the ``SYSTEM_SUSPEND``
2199call to get the ``req_state`` parameter from platform which encodes the power
2200domain level specific local states to suspend to system affinity level. The
2201``req_state`` will be utilized to do the PSCI state coordination and
2202``pwr_domain_suspend()`` will be invoked with the coordinated target state to
2203enter system suspend.
2204
2205plat\_psci\_ops.get\_pwr\_lvl\_state\_idx()
Douglas Raillard0929f092017-08-02 14:44:42 +01002206...........................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002207
2208This is an optional function and, if implemented, is invoked by the PSCI
2209implementation to convert the ``local_state`` (first argument) at a specified
2210``pwr_lvl`` (second argument) to an index between 0 and
2211``PLAT_MAX_PWR_LVL_STATES`` - 1. This function is only needed if the platform
2212supports more than two local power states at each power domain level, that is
2213``PLAT_MAX_PWR_LVL_STATES`` is greater than 2, and needs to account for these
2214local power states.
2215
2216plat\_psci\_ops.translate\_power\_state\_by\_mpidr()
Douglas Raillard0929f092017-08-02 14:44:42 +01002217....................................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002218
2219This is an optional function and, if implemented, verifies the ``power_state``
2220(second argument) parameter of the PSCI API corresponding to a target power
2221domain. The target power domain is identified by using both ``MPIDR`` (first
2222argument) and the power domain level encoded in ``power_state``. The power domain
2223level specific local states are to be extracted from ``power_state`` and be
2224populated in the ``output_state`` (third argument) array. The functionality
2225is similar to the ``validate_power_state`` function described above and is
2226envisaged to be used in case the validity of ``power_state`` depend on the
2227targeted power domain. If the ``power_state`` is invalid for the targeted power
2228domain, the platform must return PSCI\_E\_INVALID\_PARAMS as error. If this
2229function is not implemented, then the generic implementation relies on
2230``validate_power_state`` function to translate the ``power_state``.
2231
2232This function can also be used in case the platform wants to support local
2233power state encoding for ``power_state`` parameter of PSCI\_STAT\_COUNT/RESIDENCY
2234APIs as described in Section 5.18 of `PSCI`_.
2235
2236plat\_psci\_ops.get\_node\_hw\_state()
Douglas Raillard0929f092017-08-02 14:44:42 +01002237......................................
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002238
2239This is an optional function. If implemented this function is intended to return
2240the power state of a node (identified by the first parameter, the ``MPIDR``) in
2241the power domain topology (identified by the second parameter, ``power_level``),
2242as retrieved from a power controller or equivalent component on the platform.
2243Upon successful completion, the implementation must map and return the final
2244status among ``HW_ON``, ``HW_OFF`` or ``HW_STANDBY``. Upon encountering failures, it
2245must return either ``PSCI_E_INVALID_PARAMS`` or ``PSCI_E_NOT_SUPPORTED`` as
2246appropriate.
2247
2248Implementations are not expected to handle ``power_levels`` greater than
2249``PLAT_MAX_PWR_LVL``.
2250
2251Interrupt Management framework (in BL31)
2252----------------------------------------
2253
2254BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
2255generated in either security state and targeted to EL1 or EL2 in the non-secure
2256state or EL3/S-EL1 in the secure state. The design of this framework is
2257described in the `IMF Design Guide`_
2258
2259A platform should export the following APIs to support the IMF. The following
2260text briefly describes each api and its implementation in ARM standard
2261platforms. The API implementation depends upon the type of interrupt controller
2262present in the platform. ARM standard platform layer supports both
2263`ARM Generic Interrupt Controller version 2.0 (GICv2)`_
2264and `3.0 (GICv3)`_. Juno builds the ARM
2265Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
2266GICv3 depending on the build flag ``FVP_USE_GIC_DRIVER`` (See FVP platform
2267specific build options in `User Guide`_ for more details).
2268
2269Function : plat\_interrupt\_type\_to\_line() [mandatory]
2270~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2271
2272::
2273
2274 Argument : uint32_t, uint32_t
2275 Return : uint32_t
2276
2277The ARM processor signals an interrupt exception either through the IRQ or FIQ
2278interrupt line. The specific line that is signaled depends on how the interrupt
2279controller (IC) reports different interrupt types from an execution context in
2280either security state. The IMF uses this API to determine which interrupt line
2281the platform IC uses to signal each type of interrupt supported by the framework
2282from a given security state. This API must be invoked at EL3.
2283
2284The first parameter will be one of the ``INTR_TYPE_*`` values (see
2285`IMF Design Guide`_) indicating the target type of the interrupt, the second parameter is the
2286security state of the originating execution context. The return result is the
2287bit position in the ``SCR_EL3`` register of the respective interrupt trap: IRQ=1,
2288FIQ=2.
2289
2290In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
2291configured as FIQs and Non-secure interrupts as IRQs from either security
2292state.
2293
2294In the case of ARM standard platforms using GICv3, the interrupt line to be
2295configured depends on the security state of the execution context when the
2296interrupt is signalled and are as follows:
2297
2298- The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
2299 NS-EL0/1/2 context.
2300- The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
2301 in the NS-EL0/1/2 context.
2302- The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
2303 context.
2304
2305Function : plat\_ic\_get\_pending\_interrupt\_type() [mandatory]
2306~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2307
2308::
2309
2310 Argument : void
2311 Return : uint32_t
2312
2313This API returns the type of the highest priority pending interrupt at the
2314platform IC. The IMF uses the interrupt type to retrieve the corresponding
2315handler function. ``INTR_TYPE_INVAL`` is returned when there is no interrupt
2316pending. The valid interrupt types that can be returned are ``INTR_TYPE_EL3``,
2317``INTR_TYPE_S_EL1`` and ``INTR_TYPE_NS``. This API must be invoked at EL3.
2318
2319In the case of ARM standard platforms using GICv2, the *Highest Priority
2320Pending Interrupt Register* (``GICC_HPPIR``) is read to determine the id of
2321the pending interrupt. The type of interrupt depends upon the id value as
2322follows.
2323
2324#. id < 1022 is reported as a S-EL1 interrupt
2325#. id = 1022 is reported as a Non-secure interrupt.
2326#. id = 1023 is reported as an invalid interrupt type.
2327
2328In the case of ARM standard platforms using GICv3, the system register
2329``ICC_HPPIR0_EL1``, *Highest Priority Pending group 0 Interrupt Register*,
2330is read to determine the id of the pending interrupt. The type of interrupt
2331depends upon the id value as follows.
2332
2333#. id = ``PENDING_G1S_INTID`` (1020) is reported as a S-EL1 interrupt
2334#. id = ``PENDING_G1NS_INTID`` (1021) is reported as a Non-secure interrupt.
2335#. id = ``GIC_SPURIOUS_INTERRUPT`` (1023) is reported as an invalid interrupt type.
2336#. All other interrupt id's are reported as EL3 interrupt.
2337
2338Function : plat\_ic\_get\_pending\_interrupt\_id() [mandatory]
2339~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2340
2341::
2342
2343 Argument : void
2344 Return : uint32_t
2345
2346This API returns the id of the highest priority pending interrupt at the
2347platform IC. ``INTR_ID_UNAVAILABLE`` is returned when there is no interrupt
2348pending.
2349
2350In the case of ARM standard platforms using GICv2, the *Highest Priority
2351Pending Interrupt Register* (``GICC_HPPIR``) is read to determine the id of the
2352pending interrupt. The id that is returned by API depends upon the value of
2353the id read from the interrupt controller as follows.
2354
2355#. id < 1022. id is returned as is.
2356#. id = 1022. The *Aliased Highest Priority Pending Interrupt Register*
2357 (``GICC_AHPPIR``) is read to determine the id of the non-secure interrupt.
2358 This id is returned by the API.
2359#. id = 1023. ``INTR_ID_UNAVAILABLE`` is returned.
2360
2361In the case of ARM standard platforms using GICv3, if the API is invoked from
2362EL3, the system register ``ICC_HPPIR0_EL1``, *Highest Priority Pending Interrupt
2363group 0 Register*, is read to determine the id of the pending interrupt. The id
2364that is returned by API depends upon the value of the id read from the
2365interrupt controller as follows.
2366
2367#. id < ``PENDING_G1S_INTID`` (1020). id is returned as is.
2368#. id = ``PENDING_G1S_INTID`` (1020) or ``PENDING_G1NS_INTID`` (1021). The system
2369 register ``ICC_HPPIR1_EL1``, *Highest Priority Pending Interrupt group 1
2370 Register* is read to determine the id of the group 1 interrupt. This id
2371 is returned by the API as long as it is a valid interrupt id
2372#. If the id is any of the special interrupt identifiers,
2373 ``INTR_ID_UNAVAILABLE`` is returned.
2374
2375When the API invoked from S-EL1 for GICv3 systems, the id read from system
2376register ``ICC_HPPIR1_EL1``, *Highest Priority Pending group 1 Interrupt
2377Register*, is returned if is not equal to GIC\_SPURIOUS\_INTERRUPT (1023) else
2378``INTR_ID_UNAVAILABLE`` is returned.
2379
2380Function : plat\_ic\_acknowledge\_interrupt() [mandatory]
2381~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2382
2383::
2384
2385 Argument : void
2386 Return : uint32_t
2387
2388This API is used by the CPU to indicate to the platform IC that processing of
2389the highest pending interrupt has begun. It should return the id of the
2390interrupt which is being processed.
2391
2392This function in ARM standard platforms using GICv2, reads the *Interrupt
2393Acknowledge Register* (``GICC_IAR``). This changes the state of the highest
2394priority pending interrupt from pending to active in the interrupt controller.
2395It returns the value read from the ``GICC_IAR``. This value is the id of the
2396interrupt whose state has been changed.
2397
2398In the case of ARM standard platforms using GICv3, if the API is invoked
2399from EL3, the function reads the system register ``ICC_IAR0_EL1``, *Interrupt
2400Acknowledge Register group 0*. If the API is invoked from S-EL1, the function
2401reads the system register ``ICC_IAR1_EL1``, *Interrupt Acknowledge Register
2402group 1*. The read changes the state of the highest pending interrupt from
2403pending to active in the interrupt controller. The value read is returned
2404and is the id of the interrupt whose state has been changed.
2405
2406The TSP uses this API to start processing of the secure physical timer
2407interrupt.
2408
2409Function : plat\_ic\_end\_of\_interrupt() [mandatory]
2410~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2411
2412::
2413
2414 Argument : uint32_t
2415 Return : void
2416
2417This API is used by the CPU to indicate to the platform IC that processing of
2418the interrupt corresponding to the id (passed as the parameter) has
2419finished. The id should be the same as the id returned by the
2420``plat_ic_acknowledge_interrupt()`` API.
2421
2422ARM standard platforms write the id to the *End of Interrupt Register*
2423(``GICC_EOIR``) in case of GICv2, and to ``ICC_EOIR0_EL1`` or ``ICC_EOIR1_EL1``
2424system register in case of GICv3 depending on where the API is invoked from,
2425EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
2426controller.
2427
2428The TSP uses this API to finish processing of the secure physical timer
2429interrupt.
2430
2431Function : plat\_ic\_get\_interrupt\_type() [mandatory]
2432~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2433
2434::
2435
2436 Argument : uint32_t
2437 Return : uint32_t
2438
2439This API returns the type of the interrupt id passed as the parameter.
2440``INTR_TYPE_INVAL`` is returned if the id is invalid. If the id is valid, a valid
2441interrupt type (one of ``INTR_TYPE_EL3``, ``INTR_TYPE_S_EL1`` and ``INTR_TYPE_NS``) is
2442returned depending upon how the interrupt has been configured by the platform
2443IC. This API must be invoked at EL3.
2444
2445ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
2446and Non-secure interrupts as Group1 interrupts. It reads the group value
2447corresponding to the interrupt id from the relevant *Interrupt Group Register*
2448(``GICD_IGROUPRn``). It uses the group value to determine the type of interrupt.
2449
2450In the case of ARM standard platforms using GICv3, both the *Interrupt Group
2451Register* (``GICD_IGROUPRn``) and *Interrupt Group Modifier Register*
2452(``GICD_IGRPMODRn``) is read to figure out whether the interrupt is configured
2453as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
2454
2455Crash Reporting mechanism (in BL31)
2456-----------------------------------
2457
2458BL31 implements a crash reporting mechanism which prints the various registers
2459of the CPU to enable quick crash analysis and debugging. It requires that a
2460console is designated as the crash console by the platform which will be used to
2461print the register dump.
2462
2463The following functions must be implemented by the platform if it wants crash
2464reporting mechanism in BL31. The functions are implemented in assembly so that
2465they can be invoked without a C Runtime stack.
2466
2467Function : plat\_crash\_console\_init
2468~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2469
2470::
2471
2472 Argument : void
2473 Return : int
2474
2475This API is used by the crash reporting mechanism to initialize the crash
2476console. It must only use the general purpose registers x0 to x4 to do the
2477initialization and returns 1 on success.
2478
2479Function : plat\_crash\_console\_putc
2480~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2481
2482::
2483
2484 Argument : int
2485 Return : int
2486
2487This API is used by the crash reporting mechanism to print a character on the
2488designated crash console. It must only use general purpose registers x1 and
2489x2 to do its work. The parameter and the return value are in general purpose
2490register x0.
2491
2492Function : plat\_crash\_console\_flush
2493~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2494
2495::
2496
2497 Argument : void
2498 Return : int
2499
2500This API is used by the crash reporting mechanism to force write of all buffered
2501data on the designated crash console. It should only use general purpose
2502registers x0 and x1 to do its work. The return value is 0 on successful
2503completion; otherwise the return value is -1.
2504
2505Build flags
2506-----------
2507
2508- **ENABLE\_PLAT\_COMPAT**
2509 All the platforms ports conforming to this API specification should define
2510 the build flag ``ENABLE_PLAT_COMPAT`` to 0 as the compatibility layer should
2511 be disabled. For more details on compatibility layer, refer
2512 `Migration Guide`_.
2513
2514There are some build flags which can be defined by the platform to control
2515inclusion or exclusion of certain BL stages from the FIP image. These flags
2516need to be defined in the platform makefile which will get included by the
2517build system.
2518
2519- **NEED\_BL33**
2520 By default, this flag is defined ``yes`` by the build system and ``BL33``
2521 build option should be supplied as a build option. The platform has the
2522 option of excluding the BL33 image in the ``fip`` image by defining this flag
2523 to ``no``. If any of the options ``EL3_PAYLOAD_BASE`` or ``PRELOADED_BL33_BASE``
2524 are used, this flag will be set to ``no`` automatically.
2525
2526C Library
2527---------
2528
2529To avoid subtle toolchain behavioral dependencies, the header files provided
2530by the compiler are not used. The software is built with the ``-nostdinc`` flag
2531to ensure no headers are included from the toolchain inadvertently. Instead the
2532required headers are included in the ARM Trusted Firmware source tree. The
2533library only contains those C library definitions required by the local
2534implementation. If more functionality is required, the needed library functions
2535will need to be added to the local implementation.
2536
2537Versions of `FreeBSD`_ headers can be found in ``include/lib/stdlib``. Some of
2538these headers have been cut down in order to simplify the implementation. In
2539order to minimize changes to the header files, the `FreeBSD`_ layout has been
2540maintained. The generic C library definitions can be found in
2541``include/lib/stdlib`` with more system and machine specific declarations in
2542``include/lib/stdlib/sys`` and ``include/lib/stdlib/machine``.
2543
2544The local C library implementations can be found in ``lib/stdlib``. In order to
2545extend the C library these files may need to be modified. It is recommended to
2546use a release version of `FreeBSD`_ as a starting point.
2547
2548The C library header files in the `FreeBSD`_ source tree are located in the
2549``include`` and ``sys/sys`` directories. `FreeBSD`_ machine specific definitions
2550can be found in the ``sys/<machine-type>`` directories. These files define things
2551like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
2552port for `FreeBSD`_ does not yet exist, the machine specific definitions are
2553based on existing machine types with similar properties (for example SPARC64).
2554
2555Where possible, C library function implementations were taken from `FreeBSD`_
2556as found in the ``lib/libc`` directory.
2557
2558A copy of the `FreeBSD`_ sources can be downloaded with ``git``.
2559
2560::
2561
2562 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
2563
2564Storage abstraction layer
2565-------------------------
2566
2567In order to improve platform independence and portability an storage abstraction
2568layer is used to load data from non-volatile platform storage.
2569
2570Each platform should register devices and their drivers via the Storage layer.
2571These drivers then need to be initialized by bootloader phases as
2572required in their respective ``blx_platform_setup()`` functions. Currently
2573storage access is only required by BL1 and BL2 phases. The ``load_image()``
2574function uses the storage layer to access non-volatile platform storage.
2575
2576It is mandatory to implement at least one storage driver. For the ARM
2577development platforms the Firmware Image Package (FIP) driver is provided as
2578the default means to load data from storage (see the "Firmware Image Package"
2579section in the `User Guide`_). The storage layer is described in the header file
2580``include/drivers/io/io_storage.h``. The implementation of the common library
2581is in ``drivers/io/io_storage.c`` and the driver files are located in
2582``drivers/io/``.
2583
2584Each IO driver must provide ``io_dev_*`` structures, as described in
2585``drivers/io/io_driver.h``. These are returned via a mandatory registration
2586function that is called on platform initialization. The semi-hosting driver
2587implementation in ``io_semihosting.c`` can be used as an example.
2588
2589The Storage layer provides mechanisms to initialize storage devices before
2590IO operations are called. The basic operations supported by the layer
2591include ``open()``, ``close()``, ``read()``, ``write()``, ``size()`` and ``seek()``.
2592Drivers do not have to implement all operations, but each platform must
2593provide at least one driver for a device capable of supporting generic
2594operations such as loading a bootloader image.
2595
2596The current implementation only allows for known images to be loaded by the
2597firmware. These images are specified by using their identifiers, as defined in
2598[include/plat/common/platform\_def.h] (or a separate header file included from
2599there). The platform layer (``plat_get_image_source()``) then returns a reference
2600to a device and a driver-specific ``spec`` which will be understood by the driver
2601to allow access to the image data.
2602
2603The layer is designed in such a way that is it possible to chain drivers with
2604other drivers. For example, file-system drivers may be implemented on top of
2605physical block devices, both represented by IO devices with corresponding
2606drivers. In such a case, the file-system "binding" with the block device may
2607be deferred until the file-system device is initialised.
2608
2609The abstraction currently depends on structures being statically allocated
2610by the drivers and callers, as the system does not yet provide a means of
2611dynamically allocating memory. This may also have the affect of limiting the
2612amount of open resources per driver.
2613
2614--------------
2615
2616*Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.*
2617
2618.. _Migration Guide: platform-migration-guide.rst
2619.. _include/plat/common/platform.h: ../include/plat/common/platform.h
2620.. _include/plat/arm/common/plat\_arm.h: ../include/plat/arm/common/plat_arm.h%5D
2621.. _User Guide: user-guide.rst
2622.. _include/plat/common/common\_def.h: ../include/plat/common/common_def.h
2623.. _include/plat/arm/common/arm\_def.h: ../include/plat/arm/common/arm_def.h
2624.. _plat/common/aarch64/platform\_mp\_stack.S: ../plat/common/aarch64/platform_mp_stack.S
2625.. _plat/common/aarch64/platform\_up\_stack.S: ../plat/common/aarch64/platform_up_stack.S
2626.. _For example, define the build flag in platform.mk: PLAT_PL061_MAX_GPIOS%20:=%20160
2627.. _Power Domain Topology Design: psci-pd-tree.rst
2628.. _include/common/bl\_common.h: ../include/common/bl_common.h
2629.. _include/lib/aarch32/arch.h: ../include/lib/aarch32/arch.h
2630.. _Firmware Design: firmware-design.rst
2631.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
2632.. _plat/arm/board/fvp/fvp\_pm.c: ../plat/arm/board/fvp/fvp_pm.c
2633.. _IMF Design Guide: interrupt-framework-design.rst
2634.. _ARM Generic Interrupt Controller version 2.0 (GICv2): http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
2635.. _3.0 (GICv3): http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
2636.. _FreeBSD: http://www.freebsd.org