blob: e11f8c0fa1a374618be9d862d476bb1ce0d2d814 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Arm CPU Specific Build Macros
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002=============================
3
Douglas Raillardd7c21b72017-06-28 15:23:03 +01004This document describes the various build options present in the CPU specific
5operations framework to enable errata workarounds and to enable optimizations
6for a specific CPU on a platform.
7
Dimitris Papastamos446f7f12017-11-30 14:53:53 +00008Security Vulnerability Workarounds
9----------------------------------
10
Dan Handley610e7e12018-03-01 18:44:00 +000011TF-A exports a series of build flags which control which security
12vulnerability workarounds should be applied at runtime.
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000013
14- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
Dimitris Papastamos6d1f4992018-03-28 12:06:40 +010015 `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
16 of the PEs in the system need the workaround. Setting this flag to 0 provides
17 no performance benefit for non-affected platforms, it just helps to comply
18 with the recommendation in the spec regarding workaround discovery.
19 Defaults to 1.
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000020
Dimitris Papastamose6625ec2018-04-05 14:38:26 +010021- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
22 `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
23 the default value of 1 even on platforms that are unaffected by
24 CVE-2018-3639, in order to comply with the recommendation in the spec
25 regarding workaround discovery.
26
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +010027- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
28 `CVE-2018-3639`_. This build option should be set to 1 if the target
29 platform contains at least 1 CPU that requires dynamic mitigation.
30 Defaults to 0.
31
Bipin Ravi86499742022-01-18 01:59:06 -060032- ``WORKAROUND_CVE_2022_23960``: Enables mitigation for `CVE-2022-23960`_.
33 This build option should be set to 1 if the target platform contains at
34 least 1 CPU that requires this mitigation. Defaults to 1.
35
Sona Mathew53b6da52024-05-20 13:48:19 -050036- ``WORKAROUND_CVE_2024_5660``: Enables mitigation for `CVE-2024-5660`.
37 The fix is to disable hardware page aggregation by setting CPUECTLR_EL1[46]
38 in EL3 FW. This build option should be set to 1 if the target platform contains
39 at least 1 CPU that requires this mitigation. Defaults to 1.
40
Arvind Ram Prakash738a5542024-09-06 11:35:56 -050041- ``WORKAROUND_CVE_2024_7881``: Enables mitigation for `CVE-2024-7881`.
42 This build option should be set to 1 if the target platform contains at
43 least 1 CPU that requires this mitigation. Defaults to 1.
44
Paul Beesleyf8640672019-04-12 14:19:42 +010045.. _arm_cpu_macros_errata_workarounds:
46
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047CPU Errata Workarounds
48----------------------
49
Dan Handley610e7e12018-03-01 18:44:00 +000050TF-A exports a series of build flags which control the errata workarounds that
51are applied to each CPU by the reset handler. The errata details can be found
52in the CPU specific errata documents published by Arm:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010053
54- `Cortex-A53 MPCore Software Developers Errata Notice`_
55- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +010056- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +010057
58The errata workarounds are implemented for a particular revision or a set of
59processor revisions. This is checked by the reset handler at runtime. Each
60errata workaround is identified by its ``ID`` as specified in the processor's
61errata notice document. The format of the define used to enable/disable the
62errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
63is for example ``A57`` for the ``Cortex_A57`` CPU.
64
Boyan Karatotevd71b5d72023-02-07 15:46:50 +000065Refer to :ref:`firmware_design_cpu_errata_implementation` for information on how to
Paul Beesleyf8640672019-04-12 14:19:42 +010066write errata workaround functions.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010067
68All workarounds are disabled by default. The platform is responsible for
69enabling these workarounds according to its requirement by defining the
70errata workaround build flags in the platform specific makefile. In case
71these workarounds are enabled for the wrong CPU revision then the errata
72workaround is not applied. In the DEBUG build, this is indicated by
73printing a warning to the crash console.
74
75In the current implementation, a platform which has more than 1 variant
76with different revisions of a processor has no runtime mechanism available
77for it to specify which errata workarounds should be enabled or not.
78
John Tsichritzis4daa1de2018-07-23 09:11:59 +010079The value of the build flags is 0 by default, that is, disabled. A value of 1
80will enable it.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010081
Joel Hutton26d16762019-04-10 12:52:52 +010082For Cortex-A9, the following errata build flags are defined :
83
Louis Mayencourte6469d52019-04-18 12:11:25 +010084- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9
Joel Hutton26d16762019-04-10 12:52:52 +010085 CPU. This needs to be enabled for all revisions of the CPU.
86
Ambroise Vincentd4a51eb2019-03-04 16:56:26 +000087For Cortex-A15, the following errata build flags are defined :
88
89- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
90 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
91
Ambroise Vincent68b38122019-03-05 09:54:21 +000092- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
93 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
94
Ambroise Vincent8cf9eef2019-02-28 16:23:53 +000095For Cortex-A17, the following errata build flags are defined :
96
97- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
98 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
99
Ambroise Vincentfa5c9512019-03-04 13:20:56 +0000100- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
101 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
102
Louis Mayencourt8a061272019-04-05 16:25:25 +0100103For Cortex-A35, the following errata build flags are defined :
104
105- ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35
106 CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35.
107
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100108For Cortex-A53, the following errata build flags are defined :
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100109
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000110- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
111 CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
112
113- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
114 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
115
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100116- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
117 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
118
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000119- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
120 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
121
Douglas Raillardb52353a2017-07-17 14:14:52 +0100122- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
123 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
124 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
125 sections.
126
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100127- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
128 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
Boyan Karatotev6f20c7f2023-04-03 16:28:10 +0100129 r0p4 and onwards, this errata is enabled by default in hardware. Identical to
130 ``A53_DISABLE_NON_TEMPORAL_HINT``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100131
Douglas Raillardb52353a2017-07-17 14:14:52 +0100132- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
133 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
134 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
135 which are 4kB aligned.
136
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100137- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
138 CPUs. Though the erratum is present in every revision of the CPU,
139 this workaround is only applied to CPUs from r0p3 onwards, which feature
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100140 a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100141 Earlier revisions of the CPU have other errata which require the same
142 workaround in software, so they should be covered anyway.
143
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100144- ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all
145 revisions of Cortex-A53 CPU.
146
Ambroise Vincent7927fa02019-02-21 16:20:43 +0000147For Cortex-A55, the following errata build flags are defined :
148
149- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
150 CPU. This needs to be enabled only for revision r0p0 of the CPU.
151
Ambroise Vincent6f319602019-02-21 16:25:37 +0000152- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
153 CPU. This needs to be enabled only for revision r0p0 of the CPU.
154
Ambroise Vincent6a77f052019-02-21 16:27:34 +0000155- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
156 CPU. This needs to be enabled only for revision r0p0 of the CPU.
157
Ambroise Vincentdd961f72019-02-21 16:29:16 +0000158- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
159 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
160
Ambroise Vincenta1d64462019-02-21 16:29:50 +0000161- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
162 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
163
Ambroise Vincentb72fe7a2019-05-28 09:52:48 +0100164- ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55
165 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
166
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100167- ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all
168 revisions of Cortex-A55 CPU.
169
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100170For Cortex-A57, the following errata build flags are defined :
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100171
172- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
173 CPU. This needs to be enabled only for revision r0p0 of the CPU.
174
175- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
176 CPU. This needs to be enabled only for revision r0p0 of the CPU.
177
178- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
179 CPU. This needs to be enabled only for revision r0p0 of the CPU.
180
Ambroise Vincent1b0db762019-02-21 16:35:07 +0000181- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
182 CPU. This needs to be enabled only for revision r0p0 of the CPU.
183
Ambroise Vincentaa2c0292019-02-21 16:35:49 +0000184- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
185 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
186
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100187- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
188 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
189
190- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
191 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
192
193- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
194 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
195
196- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
197 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
198
199- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
200 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
201
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +0100202- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
203 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
204
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100205- ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all
206 revisions of Cortex-A57 CPU.
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100207
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100208For Cortex-A72, the following errata build flags are defined :
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100209
210- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
211 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
212
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100213- ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all
214 revisions of Cortex-A72 CPU.
215
Louis Mayencourt4405de62019-02-21 16:38:16 +0000216For Cortex-A73, the following errata build flags are defined :
217
Louis Mayencourtd69722c2019-02-27 14:24:16 +0000218- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
219 CPU. This needs to be enabled only for revision r0p0 of the CPU.
220
Louis Mayencourt4405de62019-02-21 16:38:16 +0000221- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
222 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
223
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000224For Cortex-A75, the following errata build flags are defined :
225
226- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
227 CPU. This needs to be enabled only for revision r0p0 of the CPU.
228
Louis Mayencourt8d868702019-02-25 14:57:57 +0000229- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
230 CPU. This needs to be enabled only for revision r0p0 of the CPU.
231
Louis Mayencourt09924472019-02-21 17:35:07 +0000232For Cortex-A76, the following errata build flags are defined :
233
Louis Mayencourt59fa2182019-02-25 15:17:44 +0000234- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
235 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
236
Louis Mayencourt09924472019-02-21 17:35:07 +0000237- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
238 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
239
Louis Mayencourtadda9d42019-02-25 11:37:38 +0000240- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
241 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
242
Soby Mathew1d3ba1c2019-05-01 09:43:18 +0100243- ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76
244 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
245
246- ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76
247 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
248
249- ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76
250 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
251
252- ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76
253 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
254
johpow019603f982020-05-29 14:17:38 -0500255- ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76
256 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
257
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100258- ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all
259 revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to
260 limitation of errata framework this errata is applied to all revisions
261 of Cortex-A76 CPU.
262
johpow0181365e32020-09-29 17:19:09 -0500263- ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76
264 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
265
johpow013e34e922020-12-15 19:02:18 -0600266- ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76
267 CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU.
268
Bipin Ravi23e29e42022-11-02 16:50:03 -0500269- ``ERRATA_A76_2743102``: This applies errata 2743102 workaround to Cortex-A76
270 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
271 still open.
272
johpow0168aedc72020-06-03 15:23:31 -0500273For Cortex-A77, the following errata build flags are defined :
274
laurenw-arm99ad9762020-07-14 14:18:34 -0500275- ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77
276 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
277
johpow01a2fa12c2020-09-10 13:39:26 -0500278- ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77
279 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
280
laurenw-armf5dbbef2021-03-23 13:09:35 -0500281- ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77
282 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
283
johpow01eb146102021-05-03 13:37:13 -0500284- ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77
285 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
286
Bipin Ravi8e916622022-06-08 15:27:00 -0500287- ``ERRATA_A77_2356587``: This applies errata 2356587 workaround to Cortex-A77
288 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
289
Boyan Karatoteve5cf16b2022-09-27 10:37:54 +0100290 - ``ERRATA_A77_1800714``: This applies errata 1800714 workaround to Cortex-A77
291 CPU. This needs to be enabled for revisions <= r1p1 of the CPU.
292
Boyan Karatotevaaf5d292022-11-01 11:22:12 +0000293 - ``ERRATA_A77_2743100``: This applies errata 2743100 workaround to Cortex-A77
294 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
295
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500296For Cortex-A78, the following errata build flags are defined :
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600297
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500298- ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78
299 CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU.
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600300
johpow019131eb82020-10-06 17:55:25 -0500301- ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78
302 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
303
johpow0185ea43d2020-10-07 15:08:01 -0500304- ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78
305 CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same
306 issue but there is no workaround for that revision.
307
johpow01b3e82942021-04-30 18:08:52 -0500308- ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78
309 CPU. This needs to be enabled for revisions r0p0 and r1p0.
310
nayanpatel-arm80bf7a52021-08-11 13:33:00 -0700311- ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78
312 CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0.
313
johpow0145c17242021-09-02 17:53:30 -0500314- ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78
315 CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue
316 is present in r0p0 but there is no workaround. It is still open.
317
John Powell12bc0de2022-05-03 15:22:57 -0500318- ``ERRATA_A78_2376745``: This applies errata 2376745 workaround to Cortex-A78
319 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
320 it is still open.
321
John Powella93b7e52022-05-03 15:52:11 -0500322- ``ERRATA_A78_2395406``: This applies errata 2395406 workaround to Cortex-A78
323 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
324 it is still open.
325
Sona Mathewc5b386d2023-03-14 16:50:36 -0500326- ``ERRATA_A78_2712571``: This applies erratum 2712571 workaround to Cortex-A78
327 CPU, this erratum affects system configurations that do not use an ARM
328 interconnect IP. This needs to be enabled for revisions r0p0, r1p0, r1p1
329 and r1p2 and it is still open.
330
Bipin Ravi33100ef2023-02-28 14:51:28 -0600331- ``ERRATA_A78_2742426``: This applies erratum 2742426 workaround to Cortex-A78
332 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
333 it is still open.
334
Bipin Ravi8f78e0d2022-12-15 14:48:21 -0600335- ``ERRATA_A78_2772019``: This applies errata 2772019 workaround to Cortex-A78
336 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
337 it is still open.
338
Sona Mathewf13c1a92023-01-11 12:55:30 -0600339- ``ERRATA_A78_2779479``: This applies erratum 2779479 workaround to Cortex-A78
340 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
341 it is still open.
342
Sona Mathew20897752023-10-10 16:48:57 -0500343For Cortex-A78AE, the following errata build flags are defined :
Varun Wadekara3110ad2021-07-27 00:39:40 -0700344
Varun Wadekar9030a6c2022-03-09 22:04:00 +0000345- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500346 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1.
Varun Wadekar9030a6c2022-03-09 22:04:00 +0000347 This erratum is still open.
348
349- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500350 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekar9030a6c2022-03-09 22:04:00 +0000351 erratum is still open.
Varun Wadekar0914fc42021-07-27 02:32:29 -0700352
Varun Wadekar9030a6c2022-03-09 22:04:00 +0000353- ``ERRATA_A78_AE_2376748`` : This applies errata 2376748 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500354 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
355 This erratum is still open.
Varun Wadekara3110ad2021-07-27 00:39:40 -0700356
Varun Wadekarac6bf2e2022-03-09 22:20:32 +0000357- ``ERRATA_A78_AE_2395408`` : This applies errata 2395408 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500358 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekarac6bf2e2022-03-09 22:20:32 +0000359 erratum is still open.
360
Sona Mathewc5b386d2023-03-14 16:50:36 -0500361- ``ERRATA_A78_AE_2712574`` : This applies erratum 2712574 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500362 Cortex-A78AE CPU. This erratum affects system configurations that do not use
Sona Mathewc5b386d2023-03-14 16:50:36 -0500363 an ARM interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and
364 r0p2. This erratum is still open.
365
laurenw-arm4dc18872022-07-12 10:43:52 -0500366For Cortex-A78C, the following errata build flags are defined :
367
Bipin Ravibf205fc2023-03-14 10:04:23 -0500368- ``ERRATA_A78C_1827430`` : This applies errata 1827430 workaround to
369 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
370 fixed in r0p1.
371
Bipin Ravie49c7042023-03-14 11:03:24 -0500372- ``ERRATA_A78C_1827440`` : This applies errata 1827440 workaround to
373 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
374 fixed in r0p1.
375
Bipin Ravi9c36e122022-07-15 17:20:16 -0500376- ``ERRATA_A78C_2242638`` : This applies errata 2242638 workaround to
377 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
378 it is still open.
379
Akram Ahmadfbc1edb2022-09-06 11:23:25 +0100380- ``ERRATA_A78C_2376749`` : This applies errata 2376749 workaround to
381 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
382 erratum is still open.
383
Akram Ahmaddbff7cf2022-07-19 14:38:46 +0100384- ``ERRATA_A78C_2395411`` : This applies errata 2395411 workaround to
385 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
386 erratum is still open.
387
Bipin Ravi8ca7aba2023-12-20 15:40:44 -0600388- ``ERRATA_A78C_2683027`` : This applies errata 2683027 workaround to
389 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
390 erratum is still open.
391
Sona Mathewc5b386d2023-03-14 16:50:36 -0500392- ``ERRATA_A78C_2712575`` : This applies erratum 2712575 workaround to
393 Cortex-A78C CPU, this erratum affects system configurations that do not use
394 an ARM interconnect IP. This needs to be enabled for revisions r0p1 and r0p2
395 and is still open.
396
Sona Mathewdfde5042023-11-14 14:00:48 -0600397- ``ERRATA_A78C_2743232`` : This applies erratum 2743232 workaround to
398 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
399 This erratum is still open.
400
Bipin Ravie0b52cc2023-01-18 11:03:21 -0600401- ``ERRATA_A78C_2772121`` : This applies errata 2772121 workaround to
402 Cortex-A78C CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
403 This erratum is still open.
404
Bipin Ravidb091082023-02-28 16:21:51 -0600405- ``ERRATA_A78C_2779484`` : This applies errata 2779484 workaround to
406 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
407 This erratum is still open.
408
Okash Khawajabaee3902022-04-21 12:20:21 +0100409For Cortex-X1 CPU, the following errata build flags are defined:
410
411- ``ERRATA_X1_1821534`` : This applies errata 1821534 workaround to Cortex-X1
412 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
413
414- ``ERRATA_X1_1688305`` : This applies errata 1688305 workaround to Cortex-X1
415 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
416
417- ``ERRATA_X1_1827429`` : This applies errata 1827429 workaround to Cortex-X1
418 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
419
lauwal01bd555f42019-06-24 11:23:50 -0500420For Neoverse N1, the following errata build flags are defined :
421
422- ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1
423 CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU.
424
lauwal01363ee3c2019-06-24 11:28:34 -0500425- ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1
426 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
427
lauwal01f2adb132019-06-24 11:32:40 -0500428- ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1
429 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
430
lauwal01e1590442019-06-24 11:35:37 -0500431- ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1
432 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
433
lauwal01197f14c2019-06-24 11:38:53 -0500434- ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1
435 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
436
lauwal0107c2a232019-06-24 11:42:02 -0500437- ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1
438 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
439
lauwal0142771af2019-06-24 11:44:58 -0500440- ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1
441 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
442
lauwal0100396bf2019-06-24 11:47:30 -0500443- ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1
444 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
445
lauwal01644b6ed2019-06-24 11:49:01 -0500446- ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1
447 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
448
Andre Przywarab9347402019-05-20 14:57:06 +0100449- ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1
450 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
451
laurenw-arm94accd32019-08-20 15:51:24 -0500452- ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1
453 CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU.
454
johpow01e2428fd2020-08-05 12:27:12 -0500455- ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1
456 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
457
johpow01f1a84f52020-10-07 14:33:15 -0500458- ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1
459 CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for
460 revisions r0p0, r1p0, and r2p0 there is no workaround.
461
Bipin Ravi9edf2492022-11-02 16:12:01 -0500462- ``ERRATA_N1_2743102``: This applies errata 2743102 workaround to Neoverse-N1
463 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
464 still open.
465
johpow01c73b03c2021-05-03 15:33:39 -0500466For Neoverse V1, the following errata build flags are defined :
467
Juan Pablo Conde31c93372022-02-28 14:14:44 -0500468- ``ERRATA_V1_1618635``: This applies errata 1618635 workaround to Neoverse-V1
469 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
470 r1p0.
471
laurenw-arm3c86d832021-08-02 13:22:32 -0500472- ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1
473 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
474 in r1p1.
475
johpow01c73b03c2021-05-03 15:33:39 -0500476- ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1
477 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
478 in r1p1.
479
laurenw-armb1923e92021-08-02 14:40:08 -0500480- ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1
481 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
482 in r1p1.
483
laurenw-arm6b56f962021-08-02 15:00:15 -0500484- ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1
485 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
486
johpow0107acb4f2020-10-07 16:38:37 -0500487- ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1
488 CPU. This needs to be enabled only for revision r1p0 and r1p1 of the
489 CPU.
490
johpow0197db6752021-08-02 18:59:08 -0500491- ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1
492 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
493 issue is present in r0p0 as well but there is no workaround for that
494 revision. It is still open.
495
johpow01ad1ca342021-08-03 14:35:20 -0500496- ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1
497 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the
498 CPU. It is still open.
499
johpow014de29cb2021-09-02 18:29:17 -0500500- ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1
501 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
502 issue is present in r0p0 as well but there is no workaround for that
503 revision. It is still open.
504
Bipin Ravi971938f2022-06-08 16:28:46 -0500505- ``ERRATA_V1_2294912``: This applies errata 2294912 workaround to Neoverse-V1
Sona Matheweb011172023-10-16 15:12:30 -0500506 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 and r1p2 of
507 the CPU.
Bipin Ravib4cb31f2022-06-14 17:09:23 -0500508
Sona Mathewc54b3ef2023-11-07 13:46:15 -0600509- ``ERRATA_V1_2348377``: This applies errata 2348377 workaroud to Neoverse-V1
510 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
511 It has been fixed in r1p2.
512
Bipin Ravib4cb31f2022-06-14 17:09:23 -0500513- ``ERRATA_V1_2372203``: This applies errata 2372203 workaround to Neoverse-V1
514 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
Bipin Ravi971938f2022-06-08 16:28:46 -0500515 It is still open.
516
Sona Mathewc5b386d2023-03-14 16:50:36 -0500517- ``ERRATA_V1_2701953``: This applies erratum 2701953 workaround to Neoverse-V1
518 CPU, this erratum affects system configurations that do not use an ARM
519 interconnect IP. This needs to be enabled for revisions r0p0, r1p0 and r1p1.
520 It has been fixed in r1p2.
521
Bipin Ravife4b0c42022-12-15 11:57:53 -0600522- ``ERRATA_V1_2743093``: This applies errata 2743093 workaround to Neoverse-V1
523 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 of the
524 CPU. It is still open.
525
Sona Mathew2ef5db72023-03-02 15:07:55 -0600526- ``ERRATA_V1_2743233``: This applies erratum 2743233 workaround to Neoverse-V1
527 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2 of the
528 CPU. It is still open.
529
Sona Mathewfe405d02023-01-11 17:04:24 -0600530- ``ERRATA_V1_2779461``: This applies erratum 2779461 workaround to Neoverse-V1
531 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, r1p2 of the
532 CPU. It is still open.
533
Sona Mathewc5b386d2023-03-14 16:50:36 -0500534For Neoverse V2, the following errata build flags are defined :
535
Bipin Raviafcf4fe2023-10-17 19:42:15 -0500536- ``ERRATA_V2_2618597``: This applies errata 2618597 workaround to Neoverse-V2
537 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
538 r0p2.
539
Bipin Ravi4b46c782023-10-17 18:35:55 -0500540- ``ERRATA_V2_2662553``: This applies errata 2662553 workaround to Neoverse-V2
541 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
542 r0p2.
543
Sona Mathewc5b386d2023-03-14 16:50:36 -0500544- ``ERRATA_V2_2719103``: This applies errata 2719103 workaround to Neoverse-V2
545 CPU, this affects system configurations that do not use and ARM interconnect
546 IP. This needs to be enabled for revisions r0p0 and r0p1. It has been fixed
547 in r0p2.
548
Bipin Ravi90aaf982023-09-18 17:27:29 -0500549- ``ERRATA_V2_2719105``: This applies errata 2719105 workaround to Neoverse-V2
550 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
551 r0p2.
552
Bipin Ravia20d0612023-09-18 19:54:41 -0500553- ``ERRATA_V2_2743011``: This applies errata 2743011 workaround to Neoverse-V2
554 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
555 r0p2.
556
Bipin Ravi9d46b352023-09-18 19:28:32 -0500557- ``ERRATA_V2_2779510``: This applies errata 2779510 workaround to Neoverse-V2
558 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
559 r0p2.
560
Moritz Fischer98870062023-07-06 00:01:23 +0000561- ``ERRATA_V2_2801372``: This applies errata 2801372 workaround to Neoverse-V2
562 CPU, this affects all configurations. This needs to be enabled for revisions
563 r0p0 and r0p1. It has been fixed in r0p2.
564
Govindraj Raja5b216d92025-01-21 19:20:29 -0600565For Neoverse V3, the following errata build flags are defined :
566
Govindraj Rajace29c162025-02-07 14:31:39 -0600567- ``ERRATA_V3_2970647``: This applies errata 2970647 workaround to Neoverse-V3
568 CPU. This needs to be enabled for revision r0p0. It is fixed in r0p1.
569
Govindraj Raja5b216d92025-01-21 19:20:29 -0600570- ``ERRATA_V3_3701767``: This applies errata 3701767 workaround to Neoverse-V3
571 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2 of the CPU and
572 is still open.
573
nayanpatel-arme55d3252021-08-06 16:39:48 -0700574For Cortex-A710, the following errata build flags are defined :
575
John Powell252885b2025-06-09 13:14:33 -0500576- ``ERRATA_A710_1901946``: This applies errata 1901946 workaround to
577 Cortex-A710 CPU. This needs to be enabled only for revision r1p0. It has
578 been fixed in r2p0.
579
John Powell369053b2025-06-09 13:46:11 -0500580- ``ERRATA_A710_1916945``: This applies errata 1916945 workaround to
581 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0 and r1p0.
582 It has been fixed in r2p0.
583
John Powellf10ae1e2025-06-09 14:32:39 -0500584- ``ERRATA_A710_1917258``: This applies errata 1917258 workaround to
585 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0 and r1p0.
586 It has been fixed in r2p0.
587
nayanpatel-arme55d3252021-08-06 16:39:48 -0700588- ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to
589 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
590 r2p0 of the CPU. It is still open.
591
nayanpatel-arm7597d082021-08-25 17:35:15 -0700592- ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to
593 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
594 r2p0 of the CPU. It is still open.
595
Bipin Ravicd39b142021-03-31 16:45:40 -0500596- ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to
597 Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU
598 and is still open.
599
Bipin Ravi87e1d282021-03-31 18:45:55 -0500600- ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to
601 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
602 of the CPU and is still open.
603
nayanpatel-arm0b338b42021-09-16 15:27:53 -0700604- ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to
605 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and
606 is still open.
607
Bipin Ravi32705b12022-02-06 02:32:54 -0600608- ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to
609 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
610 of the CPU and is fixed in r2p1.
611
Bipin Ravid53069b2022-02-06 03:11:44 -0600612- ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to
613 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
614 of the CPU and is fixed in r2p1.
615
Akram Ahmad1714c1d2022-07-21 15:25:08 +0100616- ``ERRATA_A710_2147715``: This applies errata 2147715 workaround to
617 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU
618 and is fixed in r2p1.
619
Jayanth Dodderi Chidanandde4f5892022-09-01 22:09:54 +0100620- ``ERRATA_A710_2216384``: This applies errata 2216384 workaround to
621 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
622 of the CPU and is fixed in r2p1.
623
johpow017249fd02022-02-28 18:34:04 -0600624- ``ERRATA_A710_2282622``: This applies errata 2282622 workaround to
Bipin Ravi380c1982022-12-22 13:31:46 -0600625 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
626 r2p1 of the CPU and is still open.
johpow017249fd02022-02-28 18:34:04 -0600627
Boyan Karatotevf8de5352022-10-03 14:21:28 +0100628- ``ERRATA_A710_2291219``: This applies errata 2291219 workaround to
629 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
630 of the CPU and is fixed in r2p1.
631
johpow017d52a8f2022-03-09 16:23:04 -0600632- ``ERRATA_A710_2008768``: This applies errata 2008768 workaround to
633 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
634 of the CPU and is fixed in r2p1.
635
Bipin Ravi77eab292022-07-12 15:53:21 -0500636- ``ERRATA_A710_2371105``: This applies errata 2371105 workaround to
637 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
638 of the CPU and is fixed in r2p1.
639
Sona Mathewc5b386d2023-03-14 16:50:36 -0500640- ``ERRATA_A710_2701952``: This applies erratum 2701952 workaround to Cortex-A710
641 CPU, and applies to system configurations that do not use and ARM
642 interconnect IP. This needs to be enabled for r0p0, r1p0, r2p0 and r2p1 and
643 is still open.
644
Bipin Ravibfa14682023-10-17 07:55:55 -0500645- ``ERRATA_A710_2742423``: This applies errata 2742423 workaround to
646 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
647 r2p1 of the CPU and is still open.
648
Bipin Ravief9a1552022-12-07 13:32:35 -0600649- ``ERRATA_A710_2768515``: This applies errata 2768515 workaround to
650 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
651 r2p1 of the CPU and is still open.
652
Sona Mathewe2fea182023-12-08 20:52:17 -0600653- ``ERRATA_A710_2778471``: This applies errata 2778471 workaround to Cortex-A710
654 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
655 CPU and is still open.
656
Govindraj Rajacf7cf542025-01-21 12:32:14 -0600657- ``ERRATA_A710_3701772``: This applies errata 3701772 workaround to Cortex-A710
658 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0, r2p1 of the
659 CPU and is still open.
660
Bipin Ravieb35e852021-03-30 16:08:32 -0500661For Neoverse N2, the following errata build flags are defined :
662
nayanpatel-arm2f153992021-10-06 15:31:24 -0700663- ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500664 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm2f153992021-10-06 15:31:24 -0700665
Bipin Ravidd5bc632023-08-29 13:59:09 -0500666- ``ERRATA_N2_2009478``: This applies errata 2009478 workaround to Neoverse-N2
667 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
668
Bipin Ravieb35e852021-03-30 16:08:32 -0500669- ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500670 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravieb35e852021-03-30 16:08:32 -0500671
Bipin Ravi7f565472021-03-31 10:10:27 -0500672- ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500673 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi7f565472021-03-31 10:10:27 -0500674
Bipin Ravi7e030692021-08-30 13:02:51 -0500675- ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500676 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi0ba631c2021-09-01 01:36:43 -0500677
678- ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500679 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi7e030692021-08-30 13:02:51 -0500680
nayanpatel-arm2f153992021-10-06 15:31:24 -0700681- ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500682 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm2f153992021-10-06 15:31:24 -0700683
nayanpatel-arm8e1aa012021-10-20 18:28:58 -0700684- ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500685 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm8e1aa012021-10-20 18:28:58 -0700686
nayanpatel-armfed98132021-10-07 17:59:33 -0700687- ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500688 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-armfed98132021-10-07 17:59:33 -0700689
nayanpatel-arm45b9f6f2021-10-20 17:30:46 -0700690- ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500691 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm45b9f6f2021-10-20 17:30:46 -0700692
Boyan Karatotevd3f8b4d2022-10-03 14:07:08 +0100693- ``ERRATA_N2_2326639``: This applies errata 2326639 workaround to Neoverse-N2
694 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
695 r0p1.
696
Bipin Ravi2997ab92023-10-17 06:21:15 -0500697- ``ERRATA_N2_2340933``: This applies errata 2340933 workaround to Neoverse-N2
698 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
699 r0p1.
700
Bipin Ravi03ba5d82023-10-17 05:56:01 -0500701- ``ERRATA_N2_2346952``: This applies errata 2346952 workaround to Neoverse-N2
702 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2 of the CPU,
703 it is fixed in r0p3.
704
Akram Ahmadb621bda2022-07-18 12:27:29 +0100705- ``ERRATA_N2_2376738``: This applies errata 2376738 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500706 CPU. This needs to be enabled for revision r0p0, r0p1, r0p2, r0p3 and is still open.
Akram Ahmadb621bda2022-07-18 12:27:29 +0100707
Daniel Boulby1af2b112022-07-06 14:33:13 +0100708- ``ERRATA_N2_2388450``: This applies errata 2388450 workaround to Neoverse-N2
709 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
710 r0p1.
711
Arvind Ram Prakash465f93b2023-07-05 17:24:23 -0500712- ``ERRATA_N2_2743014``: This applies errata 2743014 workaround to Neoverse-N2
713 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
714 in r0p3.
715
Bipin Ravicc744bf2022-12-07 17:01:26 -0600716- ``ERRATA_N2_2743089``: This applies errata 2743089 workaround to Neoverse-N2
717 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
718 in r0p3.
719
Sona Mathewc5b386d2023-03-14 16:50:36 -0500720- ``ERRATA_N2_2728475``: This applies erratum 2728475 workaround to Neoverse-N2
721 CPU, this erratum affects system configurations that do not use and ARM
722 interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
723 It is fixed in r0p3.
724
Arvind Ram Prakash189622a2023-07-17 14:46:14 -0500725- ``ERRATA_N2_2779511``: This applies errata 2779511 workaround to Neoverse-N2
726 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
727 in r0p3.
728
Govindraj Rajad7461c62025-01-21 18:56:25 -0600729- ``ERRATA_N2_3701773``: This applies errata 3701773 workaround to Neoverse-N2
730 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, r0p3 and is
731 still open.
732
Govindraj Rajab1ddd6c2025-01-21 19:03:34 -0600733For Neoverse N3, the following errata build flags are defined :
734
735- ``ERRATA_N3_3699563``: This applies errata 3699563 workaround to Neoverse-N3
736 CPU. This needs to be enabled for revisions r0p0 and is still open.
737
johpow0115f10bd2021-12-01 17:40:39 -0600738For Cortex-X2, the following errata build flags are defined :
739
johpow010afef362021-12-02 13:25:50 -0600740- ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2
741 CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
742 it is still open.
743
johpow0115f10bd2021-12-01 17:40:39 -0600744- ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2
745 CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open.
746
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600747- ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to Cortex-X2
748 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
749 CPU, it is fixed in r2p1.
Bipin Ravi2f73d972022-01-20 00:01:04 -0600750
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600751- ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to Cortex-X2
752 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
753 CPU, it is fixed in r2p1.
Bipin Ravi9ad54782022-01-20 00:42:05 -0600754
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600755- ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to Cortex-X2
756 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
757 CPU, it is fixed in r2p1.
Bipin Ravi78b72082022-02-06 01:29:31 -0600758
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600759- ``ERRATA_X2_2147715``: This applies errata 2147715 workaround to Cortex-X2
760 CPU. This needs to be enabled only for revision r2p0 of the CPU, it is fixed
761 in r2p1.
Bipin Ravic6b65212022-03-08 10:37:43 -0600762
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600763- ``ERRATA_X2_2282622``: This applies errata 2282622 workaround to Cortex-X2
764 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
765 CPU and is still open.
Bipin Ravi4e315c32022-07-12 17:13:01 -0500766
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600767- ``ERRATA_X2_2371105``: This applies errata 2371105 workaround to Cortex-X2
768 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 of the CPU
769 and is fixed in r2p1.
770
Sona Mathewc5b386d2023-03-14 16:50:36 -0500771- ``ERRATA_X2_2701952``: This applies erratum 2701952 workaround to Cortex-X2
772 CPU and affects system configurations that do not use an ARM interconnect IP.
773 This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 and is
774 still open.
775
Bipin Ravi483bc9e2023-10-17 09:11:19 -0500776- ``ERRATA_X2_2742423``: This applies errata 2742423 workaround to Cortex-X2
777 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
778 CPU and is still open.
779
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600780- ``ERRATA_X2_2768515``: This applies errata 2768515 workaround to Cortex-X2
781 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
782 CPU and is still open.
Bipin Ravi86839eb2022-12-07 13:54:02 -0600783
Sona Mathewc3813332023-12-09 13:09:30 -0600784- ``ERRATA_X2_2778471``: This applies errata 2778471 workaround to Cortex-X2
785 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
786 CPU and it is still open.
787
Govindraj Rajadb514a72025-01-21 18:02:51 -0600788- ``ERRATA_X2_3701772``: This applies errata 3701772 workaround to Cortex-X2
789 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
790 CPU and it is still open.
791
Boyan Karatotev6559dbd2022-10-03 14:18:28 +0100792For Cortex-X3, the following errata build flags are defined :
793
Bipin Ravidfa4cf42023-12-20 14:53:37 -0600794- ``ERRATA_X3_2266875``: This applies errata 2266875 workaround to the Cortex-X3
795 CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU, it
796 is fixed in r1p1.
797
Bipin Ravi9cafab82023-12-20 14:32:02 -0600798- ``ERRATA_X3_2302506``: This applies errata 2302506 workaround to the Cortex-X3
799 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1, it is
800 fixed in r1p2.
801
Boyan Karatotev6559dbd2022-10-03 14:18:28 +0100802- ``ERRATA_X3_2313909``: This applies errata 2313909 workaround to
803 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
804 of the CPU, it is fixed in r1p1.
805
Bipin Ravi89b6c6a2024-02-27 15:13:17 -0600806- ``ERRATA_X3_2372204``: This applies errata 2372204 workaround to
807 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
808 of the CPU, it is fixed in r1p1.
809
Harrison Mutai82dd5ac2022-11-11 14:09:55 +0000810- ``ERRATA_X3_2615812``: This applies errata 2615812 workaround to Cortex-X3
811 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
Sona Matheweaed76b2024-03-15 11:07:33 -0500812 CPU, it is fixed in r1p2.
Harrison Mutai82dd5ac2022-11-11 14:09:55 +0000813
Bipin Ravi42c6eb52024-01-25 15:38:46 -0600814- ``ERRATA_X3_2641945``: This applies errata 2641945 workaround to Cortex-X3
815 CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU.
816 It is fixed in r1p1.
817
Sona Mathewd8b91ac2024-02-21 15:07:30 -0600818- ``ERRATA_X3_2701951``: This applies erratum 2701951 workaround to Cortex-X3
819 CPU and affects system configurations that do not use an ARM interconnect
820 IP. This needs to be applied to revisions r0p0, r1p0 and r1p1. It is fixed
821 in r1p2.
822
Sona Mathew95168582023-09-05 14:10:03 -0500823- ``ERRATA_X3_2742421``: This applies errata 2742421 workaround to
824 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
825 r1p1. It is fixed in r1p2.
826
Harrison Mutai51775542023-12-12 11:17:19 +0000827- ``ERRATA_X3_2743088``: This applies errata 2743088 workaround to Cortex-X3
828 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1. It is
829 fixed in r1p2.
830
Sona Mathew2eab9d02023-11-06 13:48:22 -0600831- ``ERRATA_X3_2779509``: This applies errata 2779509 workaround to Cortex-X3
832 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
833 CPU. It is fixed in r1p2.
834
Govindraj Rajadd6882e2025-01-21 18:12:35 -0600835- ``ERRATA_X3_3701769``: This applies errata 3701769 workaround to Cortex-X3
836 CPU. This needs to be enabled only for revisions r0p0, r1p0, r1p1 and r1p2
837 of the CPU and it is still open.
838
Sona Mathew9421e522024-03-01 13:36:21 -0600839For Cortex-X4, the following errata build flags are defined :
840
841- ``ERRATA_X4_2701112``: This applies erratum 2701112 workaround to Cortex-X4
842 CPU and affects system configurations that do not use an Arm interconnect IP.
843 This needs to be enabled for revisions r0p0 and is fixed in r0p1.
844 The workaround for this erratum is not implemented in EL3, but the flag can
845 be enabled/disabled at the platform level. The flag is used when the errata ABI
846 feature is enabled and can assist the Kernel in the process of
847 mitigation of the erratum.
848
Arvind Ram Prakash2b433932024-08-05 16:04:37 -0500849- ``ERRATA_X4_2726228``: This applies erratum 2726228 workaround to Cortex-X4
850 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
851 r0p2.
852
Bipin Ravia72cc3c2024-04-10 15:33:21 -0500853- ``ERRATA_X4_2740089``: This applies errata 2740089 workaround to Cortex-X4
854 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed
855 in r0p2.
856
Sona Mathewd9c8eff2024-04-05 16:27:07 -0500857- ``ERRATA_X4_2763018``: This applies errata 2763018 workaround to Cortex-X4
858 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
859
Sona Mathewd1cb83e2024-07-16 14:34:42 -0500860- ``ERRATA_X4_2816013``: This applies errata 2816013 workaround to Cortex-X4
861 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
862
Arvind Ram Prakash0f38c772024-08-26 17:04:27 -0500863- ``ERRATA_X4_2897503``: This applies errata 2897503 workaround to Cortex-X4
864 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
865
Arvind Ram Prakash52ac80a2024-11-27 15:02:32 -0600866- ``ERRATA_X4_2923985``: This applies errata 2923985 workaround to Cortex-X4
867 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
868
Govindraj Raja4b40c8c2025-02-07 14:21:14 -0600869- ``ERRATA_X4_2957258``: This applies errata 2957258 workaround to Cortex-X4
870 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
871
Ryan Everett89e83072024-05-21 11:56:37 +0100872- ``ERRATA_X4_3076789``: This applies errata 3076789 workaround to Cortex-X4
873 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
874
Govindraj Raja802197d2025-01-21 18:24:57 -0600875- ``ERRATA_X4_3701758``: This applies errata 3701758 workaround to Cortex-X4
876 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2 and r0p3.
877 It is still open.
878
Govindraj Raja191a64f2025-01-21 18:38:56 -0600879For Cortex-X925, the following errata build flags are defined :
880
Govindraj Rajafcb81cd2025-02-07 15:17:09 -0600881- ``ERRATA_X925_2963999``: This applies errata 2963999 workaround to Cortex-X925
882 CPU. This needs to be enabled for revision r0p0. It is fixed in r0p1.
883
Govindraj Raja191a64f2025-01-21 18:38:56 -0600884- ``ERRATA_X925_3701747``: This applies errata 3701747 workaround to Cortex-X925
885 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is still open.
886
johpow01de7b5242022-01-04 16:15:18 -0600887For Cortex-A510, the following errata build flags are defined :
888
889- ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to
890 Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is
891 fixed in r0p1.
892
johpow0149f60dd2022-01-06 14:54:49 -0600893- ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to
894 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1,
895 r0p2, r0p3 and r1p0, it is fixed in r1p1.
896
johpow018276f252022-01-07 17:12:31 -0600897- ``ERRATA_A510_2042739``: This applies errata 2042739 workaround to
898 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1 and
899 r0p2, it is fixed in r0p3.
900
johpow015a993002022-01-11 17:54:41 -0600901- ``ERRATA_A510_2041909``: This applies errata 2041909 workaround to
902 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is fixed
903 in r0p3. The issue is also present in r0p0 and r0p1 but there is no
904 workaround for those revisions.
905
Sona Mathewd273f762023-10-12 12:04:53 -0500906- ``ERRATA_A510_2080326``: This applies errata 2080326 workaround to
907 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is
908 fixed in r0p3. This issue is also present in r0p0 and r0p1 but there is no
909 workaround for those revisions.
910
johpow013ba9cb22022-02-13 21:00:10 -0600911- ``ERRATA_A510_2250311``: This applies errata 2250311 workaround to
912 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
913 r0p3 and r1p0, it is fixed in r1p1. This workaround disables MPMM even if
914 ENABLE_MPMM=1.
915
johpow013ead2952022-02-14 20:19:08 -0600916- ``ERRATA_A510_2218950``: This applies errata 2218950 workaround to
917 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
918 r0p3 and r1p0, it is fixed in r1p1.
919
johpow01ac55c012022-02-15 22:55:22 -0600920- ``ERRATA_A510_2172148``: This applies errata 2172148 workaround to
921 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
922 r0p3 and r1p0, it is fixed in r1p1.
923
Harrison Mutaie5249fe2022-12-09 12:14:25 +0000924- ``ERRATA_A510_2347730``: This applies errata 2347730 workaround to
Akram Ahmada85254e2022-07-21 14:01:33 +0100925 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
926 r0p3, r1p0 and r1p1. It is fixed in r1p2.
927
Akram Ahmad60accba2022-07-22 16:20:44 +0100928- ``ERRATA_A510_2371937``: This applies errata 2371937 workaround to
929 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
930 r0p3, r1p0, r1p1, and is fixed in r1p2.
931
Akram Ahmad89034d62022-09-21 13:59:56 +0100932- ``ERRATA_A510_2666669``: This applies errata 2666669 workaround to
933 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
934 r0p3, r1p0, r1p1. It is fixed in r1p2.
935
Harrison Mutaie5249fe2022-12-09 12:14:25 +0000936- ``ERRATA_A510_2684597``: This applies erratum 2684597 workaround to
937 Cortex-A510 CPU. This needs to be applied to revision r0p0, r0p1, r0p2,
938 r0p3, r1p0, r1p1 and r1p2. It is fixed in r1p3.
939
John Powell4cccc772025-02-19 16:39:30 -0600940- ``ERRATA_A510_2971420``: This applies erratum 2971420 workaround to
941 Cortex-A510 CPU. This needs to be applied to revisions r0p1, r0p2, r0p3,
942 r1p0, r1p1, r1p2 and r1p3 and is still open.
943
Sona Mathew87821142023-12-09 20:44:56 -0600944For Cortex-A520, the following errata build flags are defined :
945
946- ``ERRATA_A520_2630792``: This applies errata 2630792 workaround to
947 Cortex-A520 CPU. This needs to applied for revisions r0p0, r0p1 of the
948 CPU and is still open.
949
Arvind Ram Prakash512c2362023-12-08 20:19:58 -0600950- ``ERRATA_A520_2858100``: This applies errata 2858100 workaround to
951 Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1.
952 It is still open.
953
Arvind Ram Prakash2b433932024-08-05 16:04:37 -0500954- ``ERRATA_A520_2938996``: This applies errata 2938996 workaround to
955 Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1.
956 It is fixed in r0p2.
957
Sona Mathewc5b386d2023-03-14 16:50:36 -0500958For Cortex-A715, the following errata build flags are defined :
959
Bipin Ravia4ec9402024-02-27 17:49:12 -0600960- ``ERRATA_A715_2331818``: This applies errata 2331818 workaround to
961 Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0.
962 It is fixed in r1p1.
963
Harrison Mutai5af4b782024-01-02 16:55:44 +0000964- ``ERRATA_A715_2344187``: This applies errata 2344187 workaround to
965 Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0. It is
966 fixed in r1p1.
967
Sona Mathewbfcacc82024-02-20 16:59:45 -0600968- ``ERRATA_A715_2413290``: This applies errata 2413290 workaround to
969 Cortex-A715 CPU. This needs to be enabled only for revision r1p0 and
970 when SPE(Statistical profiling extension)=True. The errata is fixed
971 in r1p1.
972
Bipin Ravi7ff27422024-02-27 17:34:05 -0600973- ``ERRATA_A715_2420947``: This applies errata 2420947 workaround to
974 Cortex-A715 CPU. This needs to be enabled only for revision r1p0.
975 It is fixed in r1p1.
976
Bipin Ravi9e7e0082024-02-27 17:14:22 -0600977- ``ERRATA_A715_2429384``: This applies errata 2429384 workaround to
978 Cortex-A715 CPU. This needs to be enabled for revision r1p0. There is no
979 workaround for revision r0p0. It is fixed in r1p1.
980
Bipin Raviad767132024-01-25 16:18:20 -0600981- ``ERRATA_A715_2561034``: This applies errata 2561034 workaround to
982 Cortex-A715 CPU. This needs to be enabled only for revision r1p0.
983 It is fixed in r1p1.
984
Bipin Ravi7061d072024-04-10 15:06:11 -0500985- ``ERRATA_A715_2728106``: This applies errata 2728106 workaround to
986 Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0
987 and r1p1. It is fixed in r1p2.
988
John Powell22e475b2025-02-11 11:22:14 -0600989- ``ERRATA_A715_2804830``: This applies errata 2804830 workaround to
990 Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0,
991 r1p1 and r1p2. It is fixed in r1p3.
992
Govindraj Raja152ec362025-01-21 17:00:11 -0600993- ``ERRATA_A715_3699560``: This applies errata 3699560 workaround to
994 Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0,
John Powell22e475b2025-02-11 11:22:14 -0600995 r1p2 and r1p3. It is still open.
Govindraj Raja152ec362025-01-21 17:00:11 -0600996
Bipin Ravi38ab0b72024-03-12 10:29:16 -0500997For Cortex-A720, the following errata build flags are defined :
998
Arvind Ram Prakasha85a8ba2024-07-19 15:59:17 -0500999- ``ERRATA_A720_2792132``: This applies errata 2792132 workaround to
1000 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
1001 It is fixed in r0p2.
1002
Sona Mathew1ee6a982024-07-19 18:09:20 -05001003- ``ERRATA_A720_2844092``: This applies errata 2844092 workaround to
1004 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
1005 It is fixed in r0p2.
1006
Bipin Ravi5e039752024-03-14 16:52:21 -05001007- ``ERRATA_A720_2926083``: This applies errata 2926083 workaround to
1008 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
1009 It is fixed in r0p2.
1010
Bipin Ravi38ab0b72024-03-12 10:29:16 -05001011- ``ERRATA_A720_2940794``: This applies errata 2940794 workaround to
1012 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
1013 It is fixed in r0p2.
Sona Mathewc5b386d2023-03-14 16:50:36 -05001014
Govindraj Raja1ad24572025-01-21 17:12:33 -06001015- ``ERRATA_A720_3699561``: This applies errata 3699561 workaround to
1016 Cortex-A720 CPU. This needs to be enabled for revisions r0p0, r0p1
1017 and r0p2. It is still open.
1018
Govindraj Rajaa4c60f62025-01-21 17:23:26 -06001019For Cortex-A720_AE, the following errata build flags are defined :
1020
1021- ``ERRATA_A720_AE_3699562``: This applies errata 3699562 workaround
Govindraj Raja6dfdab82025-02-19 09:37:35 -06001022 to Cortex-A720_AE CPU. This needs to be enabled for revisions r0p0.
Govindraj Rajaa4c60f62025-01-21 17:23:26 -06001023 It is still open.
1024
Govindraj Raja3c1defc2025-01-21 17:44:17 -06001025For Cortex-A725, the following errata build flags are defined :
1026
1027- ``ERRATA_A725_3699564``: This applies errata 3699564 workaround to
1028 Cortex-A725 CPU. This needs to be enabled for revisions r0p0 and r0p1.
1029 It is fixed in r0p2.
1030
John Tsichritzis4daa1de2018-07-23 09:11:59 +01001031DSU Errata Workarounds
1032----------------------
1033
1034Similar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
1035Shared Unit) errata. The DSU errata details can be found in the respective Arm
1036documentation:
1037
1038- `Arm DSU Software Developers Errata Notice`_.
1039
1040Each erratum is identified by an ``ID``, as defined in the DSU errata notice
1041document. Thus, the build flags which enable/disable the errata workarounds
1042have the format ``ERRATA_DSU_<ID>``. The implementation and application logic
1043of DSU errata workarounds are similar to `CPU errata workarounds`_.
1044
1045For DSU errata, the following build flags are defined:
1046
Louis Mayencourt4498b152019-04-09 16:29:01 +01001047- ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the
1048 affected DSU configurations. This errata applies only for those DSUs that
1049 revision is r0p0 (on r0p1 it is fixed). However, please note that this
1050 workaround results in increased DSU power consumption on idle.
1051
John Tsichritzis4daa1de2018-07-23 09:11:59 +01001052- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
1053 affected DSU configurations. This errata applies only for those DSUs that
1054 contain the ACP interface **and** the DSU revision is older than r2p0 (on
1055 r2p0 it is fixed). However, please note that this workaround results in
1056 increased DSU power consumption on idle.
1057
Bipin Raviaf40d692021-12-22 14:35:21 -06001058- ``ERRATA_DSU_2313941``: This applies errata 2313941 workaround for the
1059 affected DSU configurations. This errata applies for those DSUs with
1060 revisions r0p0, r1p0, r2p0, r2p1, r3p0, r3p1 and is still open. However,
1061 please note that this workaround results in increased DSU power consumption
1062 on idle.
1063
Arvind Ram Prakash3e0d6c52025-05-05 16:18:14 -05001064- ``ERRATA_DSU_2900952``: This applies errata 2900952 workaround for the
1065 affected DSU-120 configurations. This erratum applies to some r2p0
1066 implementations and is fixed in r2p1. The affected r2p0 implementations
1067 are determined by reading the IMP_CLUSTERREVIDR_EL1[1] register bit
1068 and making sure it's clear.
1069
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001070CPU Specific optimizations
1071--------------------------
1072
1073This section describes some of the optimizations allowed by the CPU micro
1074architecture that can be enabled by the platform as desired.
1075
1076- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
1077 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
1078 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
1079 of the L2 by set/way flushes any dirty lines from the L1 as well. This
1080 is a known safe deviation from the Cortex-A57 TRM defined power down
1081 sequence. Each Cortex-A57 based platform must make its own decision on
1082 whether to use the optimization.
1083
1084- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
1085 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
1086 in a way most programmers expect, and will most probably result in a
Dan Handley610e7e12018-03-01 18:44:00 +00001087 significant speed degradation to any code that employs them. The Armv8-A
1088 architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001089 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
1090 flag enforces this behaviour. This needs to be enabled only for revisions
1091 <= r0p3 of the CPU and is enabled by default.
1092
1093- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
1094 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
1095 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
1096 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
1097 `Cortex-A57 Software Optimization Guide`_.
1098
Varun Wadekar5ee3abc2018-06-12 16:49:12 -07001099- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
1100 streaming enhancement feature for Cortex-A57 CPUs. Platforms can set
1101 this bit only if their memory system meets the requirement that cache
1102 line fill requests from the Cortex-A57 processor are atomic. Each
1103 Cortex-A57 based platform must make its own decision on whether to use
1104 the optimization. This flag is disabled by default.
1105
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +01001106- ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last
Manish Pandey3880a362020-01-24 11:54:44 +00001107 level cache(LLC) is present in the system, and that the DataSource field
1108 on the master CHI interface indicates when data is returned from the LLC.
1109 This is used to control how the LL_CACHE* PMU events count.
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +01001110 Default value is 0 (Disabled).
Manish Pandey3880a362020-01-24 11:54:44 +00001111
Manish V Badarkhe173c2962022-05-09 21:55:19 +01001112GIC Errata Workarounds
1113----------------------
1114- ``GIC600_ERRATA_WA_2384374``: This flag applies part 2 of errata 2384374
1115 workaround for the affected GIC600 and GIC600-AE implementations. It applies
1116 to implementations of GIC600 and GIC600-AE with revisions less than or equal
1117 to r1p6 and r0p2 respectively. If the platform sets GICV3_SUPPORT_GIC600,
1118 then this flag is enabled; otherwise, it is 0 (Disabled).
1119
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001120--------------
1121
Arvind Ram Prakash738a5542024-09-06 11:35:56 -05001122*Copyright (c) 2014-2025, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001123
John Tsichritzis3eeac412018-09-04 10:56:53 +01001124.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
1125.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
Bipin Ravi86499742022-01-18 01:59:06 -06001126.. _CVE-2022-23960: https://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2022-23960
Paul Beesley2437ddc2019-02-08 16:43:05 +00001127.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
1128.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +01001129.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001130.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001131.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html