Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 1 | if ARCH_SUNXI |
| 2 | |
Philipp Tomsich | 2d6a0cc | 2017-08-03 23:23:55 +0200 | [diff] [blame] | 3 | config SPL_LDSCRIPT |
| 4 | default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64 |
| 5 | |
Siva Durga Prasad Paladugu | 809438d | 2016-07-29 15:31:47 +0530 | [diff] [blame] | 6 | config IDENT_STRING |
| 7 | default " Allwinner Technology" |
| 8 | |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame] | 9 | config DRAM_SUN4I |
| 10 | bool |
| 11 | help |
| 12 | Select this dram controller driver for Sun4/5/7i platforms, |
| 13 | like A10/A13/A20. |
| 14 | |
Jagan Teki | 68d0f5f | 2018-03-17 00:16:36 +0530 | [diff] [blame] | 15 | config DRAM_SUN6I |
| 16 | bool |
| 17 | help |
| 18 | Select this dram controller driver for Sun6i platforms, |
| 19 | like A31/A31s. |
| 20 | |
Jagan Teki | 318e4e5 | 2018-01-10 16:15:14 +0530 | [diff] [blame] | 21 | config DRAM_SUN8I_A23 |
| 22 | bool |
| 23 | help |
| 24 | Select this dram controller driver for Sun8i platforms, |
| 25 | for A23 SOC. |
| 26 | |
Jagan Teki | e624d4c | 2018-01-10 16:17:39 +0530 | [diff] [blame] | 27 | config DRAM_SUN8I_A33 |
| 28 | bool |
| 29 | help |
| 30 | Select this dram controller driver for Sun8i platforms, |
| 31 | for A33 SOC. |
| 32 | |
Jagan Teki | 270a6f6 | 2018-01-10 16:20:26 +0530 | [diff] [blame] | 33 | config DRAM_SUN8I_A83T |
| 34 | bool |
| 35 | help |
| 36 | Select this dram controller driver for Sun8i platforms, |
| 37 | for A83T SOC. |
| 38 | |
Jagan Teki | 6aa7f71 | 2018-03-17 00:18:01 +0530 | [diff] [blame] | 39 | config DRAM_SUN9I |
| 40 | bool |
| 41 | help |
| 42 | Select this dram controller driver for Sun9i platforms, |
| 43 | like A80. |
| 44 | |
Icenowy Zheng | 4e287f6 | 2018-07-23 06:13:34 +0800 | [diff] [blame] | 45 | config DRAM_SUN50I_H6 |
| 46 | bool |
| 47 | help |
| 48 | Select this dram controller driver for some sun50i platforms, |
| 49 | like H6. |
| 50 | |
Jagan Teki | 59ea287 | 2018-01-11 13:21:58 +0530 | [diff] [blame] | 51 | config SUN6I_P2WI |
| 52 | bool "Allwinner sun6i internal P2WI controller" |
| 53 | help |
| 54 | If you say yes to this option, support will be included for the |
| 55 | P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi |
| 56 | SOCs. |
| 57 | The P2WI looks like an SMBus controller (which supports only byte |
| 58 | accesses), except that it only supports one slave device. |
| 59 | This interface is used to connect to specific PMIC devices (like the |
| 60 | AXP221). |
| 61 | |
Jagan Teki | 932f5e0 | 2018-01-11 13:21:15 +0530 | [diff] [blame] | 62 | config SUN6I_PRCM |
| 63 | bool |
| 64 | help |
| 65 | Support for the PRCM (Power/Reset/Clock Management) unit available |
| 66 | in A31 SoC. |
| 67 | |
Jagan Teki | feb2927 | 2018-02-14 22:28:30 +0530 | [diff] [blame] | 68 | config AXP_PMIC_BUS |
| 69 | bool "Sunxi AXP PMIC bus access helpers" |
| 70 | help |
| 71 | Select this PMIC bus access helpers for Sunxi platform PRCM or other |
| 72 | AXP family PMIC devices. |
| 73 | |
Jagan Teki | f35767b | 2018-01-11 13:23:52 +0530 | [diff] [blame] | 74 | config SUN8I_RSB |
| 75 | bool "Allwinner sunXi Reduced Serial Bus Driver" |
| 76 | help |
| 77 | Say y here to enable support for Allwinner's Reduced Serial Bus |
| 78 | (RSB) support. This controller is responsible for communicating |
| 79 | with various RSB based devices, such as AXP223, AXP8XX PMICs, |
| 80 | and AC100/AC200 ICs. |
| 81 | |
Icenowy Zheng | 5e6dd27 | 2018-07-21 16:20:20 +0800 | [diff] [blame] | 82 | config SUNXI_SRAM_ADDRESS |
| 83 | hex |
| 84 | default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5 |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 85 | default 0x20000 if MACH_SUN50I_H6 |
Icenowy Zheng | 5e6dd27 | 2018-07-21 16:20:20 +0800 | [diff] [blame] | 86 | default 0x0 |
Andre Przywara | de454ec | 2017-02-16 01:20:23 +0000 | [diff] [blame] | 87 | ---help--- |
| 88 | Older Allwinner SoCs have their mask boot ROM mapped just below 4GB, |
| 89 | with the first SRAM region being located at address 0. |
| 90 | Some newer SoCs map the boot ROM at address 0 instead and move the |
Icenowy Zheng | 5e6dd27 | 2018-07-21 16:20:20 +0800 | [diff] [blame] | 91 | SRAM to a different address. |
Andre Przywara | de454ec | 2017-02-16 01:20:23 +0000 | [diff] [blame] | 92 | |
Andre Przywara | d1de0bb | 2018-06-27 01:42:53 +0100 | [diff] [blame] | 93 | config SUNXI_A64_TIMER_ERRATUM |
| 94 | bool |
| 95 | |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 96 | # Note only one of these may be selected at a time! But hidden choices are |
| 97 | # not supported by Kconfig |
| 98 | config SUNXI_GEN_SUN4I |
| 99 | bool |
| 100 | ---help--- |
| 101 | Select this for sunxi SoCs which have resets and clocks set up |
| 102 | as the original A10 (mach-sun4i). |
| 103 | |
| 104 | config SUNXI_GEN_SUN6I |
| 105 | bool |
| 106 | ---help--- |
| 107 | Select this for sunxi SoCs which have sun6i like periphery, like |
| 108 | separate ahb reset control registers, custom pmic bus, new style |
| 109 | watchdog, etc. |
| 110 | |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 111 | config SUNXI_DRAM_DW |
| 112 | bool |
| 113 | ---help--- |
| 114 | Select this for sunxi SoCs which uses a DRAM controller like the |
| 115 | DesignWare controller used in H3, mainly SoCs after H3, which do |
| 116 | not have official open-source DRAM initialization code, but can |
| 117 | use modified H3 DRAM initialization code. |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 118 | |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 119 | if SUNXI_DRAM_DW |
| 120 | config SUNXI_DRAM_DW_16BIT |
| 121 | bool |
| 122 | ---help--- |
| 123 | Select this for sunxi SoCs with DesignWare DRAM controller and |
| 124 | have only 16-bit memory buswidth. |
| 125 | |
| 126 | config SUNXI_DRAM_DW_32BIT |
| 127 | bool |
| 128 | ---help--- |
| 129 | Select this for sunxi SoCs with DesignWare DRAM controller with |
| 130 | 32-bit memory buswidth. |
| 131 | endif |
| 132 | |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 133 | config MACH_SUNXI_H3_H5 |
| 134 | bool |
Jernej Skrabec | 09e6f16 | 2017-04-27 00:03:37 +0200 | [diff] [blame] | 135 | select DM_I2C |
Jagan Teki | 137fc75 | 2018-05-07 13:03:38 +0530 | [diff] [blame] | 136 | select PHY_SUN4I_USB |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 137 | select SUNXI_DE2 |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 138 | select SUNXI_DRAM_DW |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 139 | select SUNXI_DRAM_DW_32BIT |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 140 | select SUNXI_GEN_SUN6I |
| 141 | select SUPPORT_SPL |
| 142 | |
Icenowy Zheng | 14170a4 | 2018-10-25 17:23:06 +0800 | [diff] [blame] | 143 | # TODO: try out A80's 8GiB DRAM space |
| 144 | config SUNXI_DRAM_MAX_SIZE |
| 145 | hex |
| 146 | default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6 |
| 147 | default 0x80000000 |
| 148 | |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 149 | choice |
| 150 | prompt "Sunxi SoC Variant" |
Hans de Goede | b05a648 | 2016-06-12 11:57:07 +0200 | [diff] [blame] | 151 | optional |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 152 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 153 | config MACH_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 154 | bool "sun4i (Allwinner A10)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 155 | select CPU_V7A |
Andre Przywara | 4330eb9 | 2017-02-16 01:20:21 +0000 | [diff] [blame] | 156 | select ARM_CORTEX_CPU_IS_UP |
Jagan Teki | 137fc75 | 2018-05-07 13:03:38 +0530 | [diff] [blame] | 157 | select PHY_SUN4I_USB |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame] | 158 | select DRAM_SUN4I |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 159 | select SUNXI_GEN_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 160 | select SUPPORT_SPL |
| 161 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 162 | config MACH_SUN5I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 163 | bool "sun5i (Allwinner A13)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 164 | select CPU_V7A |
Andre Przywara | 4330eb9 | 2017-02-16 01:20:21 +0000 | [diff] [blame] | 165 | select ARM_CORTEX_CPU_IS_UP |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame] | 166 | select DRAM_SUN4I |
Jagan Teki | 137fc75 | 2018-05-07 13:03:38 +0530 | [diff] [blame] | 167 | select PHY_SUN4I_USB |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 168 | select SUNXI_GEN_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 169 | select SUPPORT_SPL |
Tom Rini | e69ba98 | 2018-03-06 19:02:27 -0500 | [diff] [blame] | 170 | imply CONS_INDEX_2 if !DM_SERIAL |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 171 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 172 | config MACH_SUN6I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 173 | bool "sun6i (Allwinner A31)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 174 | select CPU_V7A |
Chen-Yu Tsai | f31017c | 2015-05-28 21:25:32 +0800 | [diff] [blame] | 175 | select CPU_V7_HAS_NONSEC |
| 176 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 177 | select ARCH_SUPPORT_PSCI |
Jagan Teki | 68d0f5f | 2018-03-17 00:16:36 +0530 | [diff] [blame] | 178 | select DRAM_SUN6I |
Jagan Teki | 137fc75 | 2018-05-07 13:03:38 +0530 | [diff] [blame] | 179 | select PHY_SUN4I_USB |
Jagan Teki | 59ea287 | 2018-01-11 13:21:58 +0530 | [diff] [blame] | 180 | select SUN6I_P2WI |
Jagan Teki | 932f5e0 | 2018-01-11 13:21:15 +0530 | [diff] [blame] | 181 | select SUN6I_PRCM |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 182 | select SUNXI_GEN_SUN6I |
Hans de Goede | a5403b9 | 2014-10-25 20:18:10 +0200 | [diff] [blame] | 183 | select SUPPORT_SPL |
Chen-Yu Tsai | f31017c | 2015-05-28 21:25:32 +0800 | [diff] [blame] | 184 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 185 | |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 186 | config MACH_SUN7I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 187 | bool "sun7i (Allwinner A20)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 188 | select CPU_V7A |
Hans de Goede | 8543735 | 2014-11-14 09:34:30 +0100 | [diff] [blame] | 189 | select CPU_V7_HAS_NONSEC |
| 190 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 191 | select ARCH_SUPPORT_PSCI |
Jagan Teki | 3994b1e | 2018-01-10 16:03:34 +0530 | [diff] [blame] | 192 | select DRAM_SUN4I |
Jagan Teki | 137fc75 | 2018-05-07 13:03:38 +0530 | [diff] [blame] | 193 | select PHY_SUN4I_USB |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 194 | select SUNXI_GEN_SUN4I |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 195 | select SUPPORT_SPL |
Hans de Goede | a563638 | 2014-10-24 20:12:04 +0200 | [diff] [blame] | 196 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 197 | |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 198 | config MACH_SUN8I_A23 |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 199 | bool "sun8i (Allwinner A23)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 200 | select CPU_V7A |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 201 | select CPU_V7_HAS_NONSEC |
| 202 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 203 | select ARCH_SUPPORT_PSCI |
Jagan Teki | 318e4e5 | 2018-01-10 16:15:14 +0530 | [diff] [blame] | 204 | select DRAM_SUN8I_A23 |
Jagan Teki | 137fc75 | 2018-05-07 13:03:38 +0530 | [diff] [blame] | 205 | select PHY_SUN4I_USB |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 206 | select SUNXI_GEN_SUN6I |
Hans de Goede | 966d239 | 2014-12-07 14:34:27 +0100 | [diff] [blame] | 207 | select SUPPORT_SPL |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 208 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Tom Rini | e69ba98 | 2018-03-06 19:02:27 -0500 | [diff] [blame] | 209 | imply CONS_INDEX_5 if !DM_SERIAL |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 210 | |
Vishnu Patekar | 3702f14 | 2015-03-01 23:47:48 +0530 | [diff] [blame] | 211 | config MACH_SUN8I_A33 |
| 212 | bool "sun8i (Allwinner A33)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 213 | select CPU_V7A |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 214 | select CPU_V7_HAS_NONSEC |
| 215 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 216 | select ARCH_SUPPORT_PSCI |
Jagan Teki | e624d4c | 2018-01-10 16:17:39 +0530 | [diff] [blame] | 217 | select DRAM_SUN8I_A33 |
Jagan Teki | 137fc75 | 2018-05-07 13:03:38 +0530 | [diff] [blame] | 218 | select PHY_SUN4I_USB |
Vishnu Patekar | 3702f14 | 2015-03-01 23:47:48 +0530 | [diff] [blame] | 219 | select SUNXI_GEN_SUN6I |
| 220 | select SUPPORT_SPL |
Chen-Yu Tsai | 5acec7c | 2015-05-28 21:25:34 +0800 | [diff] [blame] | 221 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Tom Rini | e69ba98 | 2018-03-06 19:02:27 -0500 | [diff] [blame] | 222 | imply CONS_INDEX_5 if !DM_SERIAL |
Vishnu Patekar | 3702f14 | 2015-03-01 23:47:48 +0530 | [diff] [blame] | 223 | |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 224 | config MACH_SUN8I_A83T |
| 225 | bool "sun8i (Allwinner A83T)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 226 | select CPU_V7A |
Jagan Teki | 270a6f6 | 2018-01-10 16:20:26 +0530 | [diff] [blame] | 227 | select DRAM_SUN8I_A83T |
Jagan Teki | 137fc75 | 2018-05-07 13:03:38 +0530 | [diff] [blame] | 228 | select PHY_SUN4I_USB |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 229 | select SUNXI_GEN_SUN6I |
Maxime Ripard | 4799a1a | 2017-08-23 12:03:42 +0200 | [diff] [blame] | 230 | select MMC_SUNXI_HAS_NEW_MODE |
Vasily Khoruzhick | b198e2c | 2018-11-09 20:41:44 -0800 | [diff] [blame] | 231 | select MMC_SUNXI_HAS_MODE_SWITCH |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 232 | select SUPPORT_SPL |
| 233 | |
Jens Kuske | f977072 | 2015-11-17 15:12:58 +0100 | [diff] [blame] | 234 | config MACH_SUN8I_H3 |
| 235 | bool "sun8i (Allwinner H3)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 236 | select CPU_V7A |
Chen-Yu Tsai | aa9ab0e | 2016-01-06 15:13:09 +0800 | [diff] [blame] | 237 | select CPU_V7_HAS_NONSEC |
| 238 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | d5415b2 | 2016-08-30 16:22:22 +0900 | [diff] [blame] | 239 | select ARCH_SUPPORT_PSCI |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 240 | select MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | aa9ab0e | 2016-01-06 15:13:09 +0800 | [diff] [blame] | 241 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
Jens Kuske | f977072 | 2015-11-17 15:12:58 +0100 | [diff] [blame] | 242 | |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 243 | config MACH_SUN8I_R40 |
| 244 | bool "sun8i (Allwinner R40)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 245 | select CPU_V7A |
Chen-Yu Tsai | b1a1fda | 2017-03-01 11:03:15 +0800 | [diff] [blame] | 246 | select CPU_V7_HAS_NONSEC |
| 247 | select CPU_V7_HAS_VIRT |
| 248 | select ARCH_SUPPORT_PSCI |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 249 | select SUNXI_GEN_SUN6I |
Chen-Yu Tsai | 2d5826c | 2016-12-02 16:09:49 +0800 | [diff] [blame] | 250 | select SUPPORT_SPL |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 251 | select SUNXI_DRAM_DW |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 252 | select SUNXI_DRAM_DW_32BIT |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 253 | |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 254 | config MACH_SUN8I_V3S |
| 255 | bool "sun8i (Allwinner V3s)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 256 | select CPU_V7A |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 257 | select CPU_V7_HAS_NONSEC |
| 258 | select CPU_V7_HAS_VIRT |
| 259 | select ARCH_SUPPORT_PSCI |
| 260 | select SUNXI_GEN_SUN6I |
Icenowy Zheng | b54209f | 2017-06-03 17:10:22 +0800 | [diff] [blame] | 261 | select SUNXI_DRAM_DW |
| 262 | select SUNXI_DRAM_DW_16BIT |
| 263 | select SUPPORT_SPL |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 264 | select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT |
| 265 | |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 266 | config MACH_SUN9I |
| 267 | bool "sun9i (Allwinner A80)" |
Lokesh Vutla | 81b1a67 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 268 | select CPU_V7A |
Jagan Teki | 6aa7f71 | 2018-03-17 00:18:01 +0530 | [diff] [blame] | 269 | select DRAM_SUN9I |
Jagan Teki | 11f33e1 | 2018-01-11 13:23:02 +0530 | [diff] [blame] | 270 | select SUN6I_PRCM |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 271 | select SUNXI_GEN_SUN6I |
Jagan Teki | f35767b | 2018-01-11 13:23:52 +0530 | [diff] [blame] | 272 | select SUN8I_RSB |
Philipp Tomsich | 470626e | 2016-10-28 18:21:32 +0800 | [diff] [blame] | 273 | select SUPPORT_SPL |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 274 | |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 275 | config MACH_SUN50I |
| 276 | bool "sun50i (Allwinner A64)" |
| 277 | select ARM64 |
Jernej Skrabec | 09e6f16 | 2017-04-27 00:03:37 +0200 | [diff] [blame] | 278 | select DM_I2C |
Jagan Teki | 137fc75 | 2018-05-07 13:03:38 +0530 | [diff] [blame] | 279 | select PHY_SUN4I_USB |
Vasily Khoruzhick | 6f4c344 | 2018-11-05 20:24:30 -0800 | [diff] [blame] | 280 | select SUN6I_PRCM |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 281 | select SUNXI_DE2 |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 282 | select SUNXI_GEN_SUN6I |
Vasily Khoruzhick | a4e8dd9 | 2018-11-09 20:41:46 -0800 | [diff] [blame] | 283 | select MMC_SUNXI_HAS_NEW_MODE |
Andre Przywara | a563adc | 2017-01-02 11:48:45 +0000 | [diff] [blame] | 284 | select SUPPORT_SPL |
Icenowy Zheng | ca0bc02 | 2017-06-03 17:10:14 +0800 | [diff] [blame] | 285 | select SUNXI_DRAM_DW |
Icenowy Zheng | b260751 | 2017-06-03 17:10:16 +0800 | [diff] [blame] | 286 | select SUNXI_DRAM_DW_32BIT |
Andre Przywara | d836216 | 2017-04-26 01:32:48 +0100 | [diff] [blame] | 287 | select FIT |
| 288 | select SPL_LOAD_FIT |
Andre Przywara | d1de0bb | 2018-06-27 01:42:53 +0100 | [diff] [blame] | 289 | select SUNXI_A64_TIMER_ERRATUM |
Chen-Yu Tsai | 1fcaea0 | 2016-05-02 10:28:07 +0800 | [diff] [blame] | 290 | |
Andre Przywara | 5611a2d | 2017-02-16 01:20:28 +0000 | [diff] [blame] | 291 | config MACH_SUN50I_H5 |
| 292 | bool "sun50i (Allwinner H5)" |
| 293 | select ARM64 |
| 294 | select MACH_SUNXI_H3_H5 |
Andre Przywara | d836216 | 2017-04-26 01:32:48 +0100 | [diff] [blame] | 295 | select FIT |
| 296 | select SPL_LOAD_FIT |
Andre Przywara | 5611a2d | 2017-02-16 01:20:28 +0000 | [diff] [blame] | 297 | |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 298 | config MACH_SUN50I_H6 |
| 299 | bool "sun50i (Allwinner H6)" |
| 300 | select ARM64 |
| 301 | select SUPPORT_SPL |
| 302 | select FIT |
Andre Przywara | 213c297 | 2019-06-23 15:09:50 +0100 | [diff] [blame] | 303 | select PHY_SUN4I_USB |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 304 | select SPL_LOAD_FIT |
| 305 | select DRAM_SUN50I_H6 |
| 306 | |
Ian Campbell | d8e69e0 | 2014-10-24 21:20:44 +0100 | [diff] [blame] | 307 | endchoice |
Maxime Ripard | 2c51941 | 2014-10-03 20:16:29 +0800 | [diff] [blame] | 308 | |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 309 | # The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33" |
| 310 | config MACH_SUN8I |
| 311 | bool |
Jagan Teki | f35767b | 2018-01-11 13:23:52 +0530 | [diff] [blame] | 312 | select SUN8I_RSB |
Jagan Teki | 11f33e1 | 2018-01-11 13:23:02 +0530 | [diff] [blame] | 313 | select SUN6I_PRCM |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 314 | default y if MACH_SUN8I_A23 |
| 315 | default y if MACH_SUN8I_A33 |
| 316 | default y if MACH_SUN8I_A83T |
| 317 | default y if MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 318 | default y if MACH_SUN8I_R40 |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 319 | default y if MACH_SUN8I_V3S |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 320 | |
Andre Przywara | 06893b6 | 2017-01-02 11:48:35 +0000 | [diff] [blame] | 321 | config RESERVE_ALLWINNER_BOOT0_HEADER |
| 322 | bool "reserve space for Allwinner boot0 header" |
| 323 | select ENABLE_ARM_SOC_BOOT0_HOOK |
| 324 | ---help--- |
| 325 | Prepend a 1536 byte (empty) header to the U-Boot image file, to be |
| 326 | filled with magic values post build. The Allwinner provided boot0 |
| 327 | blob relies on this information to load and execute U-Boot. |
| 328 | Only needed on 64-bit Allwinner boards so far when using boot0. |
| 329 | |
Andre Przywara | 46c3d99 | 2017-01-02 11:48:36 +0000 | [diff] [blame] | 330 | config ARM_BOOT_HOOK_RMR |
| 331 | bool |
| 332 | depends on ARM64 |
| 333 | default y |
| 334 | select ENABLE_ARM_SOC_BOOT0_HOOK |
| 335 | ---help--- |
| 336 | Insert some ARM32 code at the very beginning of the U-Boot binary |
| 337 | which uses an RMR register write to bring the core into AArch64 mode. |
| 338 | The very first instruction acts as a switch, since it's carefully |
| 339 | chosen to be a NOP in one mode and a branch in the other, so the |
| 340 | code would only be executed if not already in AArch64. |
| 341 | This allows both the SPL and the U-Boot proper to be entered in |
| 342 | either mode and switch to AArch64 if needed. |
| 343 | |
Andre Przywara | 1c7a751 | 2019-07-15 02:27:06 +0100 | [diff] [blame] | 344 | if SUNXI_DRAM_DW || DRAM_SUN50I_H6 |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 345 | config SUNXI_DRAM_DDR3 |
| 346 | bool |
| 347 | |
Icenowy Zheng | e270a58 | 2017-06-03 17:10:20 +0800 | [diff] [blame] | 348 | config SUNXI_DRAM_DDR2 |
| 349 | bool |
| 350 | |
Icenowy Zheng | 3c1b9f1 | 2017-06-03 17:10:23 +0800 | [diff] [blame] | 351 | config SUNXI_DRAM_LPDDR3 |
| 352 | bool |
| 353 | |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 354 | choice |
| 355 | prompt "DRAM Type and Timing" |
Icenowy Zheng | fe05217 | 2017-06-03 17:10:21 +0800 | [diff] [blame] | 356 | default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S |
| 357 | default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 358 | |
| 359 | config SUNXI_DRAM_DDR3_1333 |
| 360 | bool "DDR3 1333" |
| 361 | select SUNXI_DRAM_DDR3 |
Icenowy Zheng | fe05217 | 2017-06-03 17:10:21 +0800 | [diff] [blame] | 362 | depends on !MACH_SUN8I_V3S |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 363 | ---help--- |
| 364 | This option is the original only supported memory type, which suits |
| 365 | many H3/H5/A64 boards available now. |
| 366 | |
Icenowy Zheng | eb4766e | 2017-06-03 17:10:24 +0800 | [diff] [blame] | 367 | config SUNXI_DRAM_LPDDR3_STOCK |
| 368 | bool "LPDDR3 with Allwinner stock configuration" |
| 369 | select SUNXI_DRAM_LPDDR3 |
| 370 | ---help--- |
| 371 | This option is the LPDDR3 timing used by the stock boot0 by |
| 372 | Allwinner. |
| 373 | |
Andre Przywara | 1c7a751 | 2019-07-15 02:27:06 +0100 | [diff] [blame] | 374 | config SUNXI_DRAM_H6_LPDDR3 |
| 375 | bool "LPDDR3 DRAM chips on the H6 DRAM controller" |
| 376 | select SUNXI_DRAM_LPDDR3 |
| 377 | depends on DRAM_SUN50I_H6 |
| 378 | ---help--- |
| 379 | This option is the LPDDR3 timing used by the stock boot0 by |
| 380 | Allwinner. |
| 381 | |
Andre Przywara | 75d38d0 | 2019-07-15 02:27:08 +0100 | [diff] [blame] | 382 | config SUNXI_DRAM_H6_DDR3_1333 |
| 383 | bool "DDR3-1333 boot0 timings on the H6 DRAM controller" |
| 384 | select SUNXI_DRAM_DDR3 |
| 385 | depends on DRAM_SUN50I_H6 |
| 386 | ---help--- |
| 387 | This option is the DDR3 timing used by the boot0 on H6 TV boxes |
| 388 | which use a DDR3-1333 timing. |
| 389 | |
Icenowy Zheng | e270a58 | 2017-06-03 17:10:20 +0800 | [diff] [blame] | 390 | config SUNXI_DRAM_DDR2_V3S |
| 391 | bool "DDR2 found in V3s chip" |
| 392 | select SUNXI_DRAM_DDR2 |
Icenowy Zheng | fe05217 | 2017-06-03 17:10:21 +0800 | [diff] [blame] | 393 | depends on MACH_SUN8I_V3S |
Icenowy Zheng | e270a58 | 2017-06-03 17:10:20 +0800 | [diff] [blame] | 394 | ---help--- |
| 395 | This option is only for the DDR2 memory chip which is co-packaged in |
| 396 | Allwinner V3s SoC. |
| 397 | |
Icenowy Zheng | f09b48e | 2017-06-03 17:10:18 +0800 | [diff] [blame] | 398 | endchoice |
| 399 | endif |
| 400 | |
Vishnu Patekar | c49936f | 2016-01-12 01:20:58 +0800 | [diff] [blame] | 401 | config DRAM_TYPE |
| 402 | int "sunxi dram type" |
| 403 | depends on MACH_SUN8I_A83T |
| 404 | default 3 |
| 405 | ---help--- |
| 406 | Set the dram type, 3: DDR3, 7: LPDDR3 |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 407 | |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 408 | config DRAM_CLK |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 409 | int "sunxi dram clock speed" |
Philipp Tomsich | d36af1c | 2016-10-28 18:21:28 +0800 | [diff] [blame] | 410 | default 792 if MACH_SUN9I |
Chen-Yu Tsai | f361d56 | 2016-11-30 16:58:35 +0800 | [diff] [blame] | 411 | default 648 if MACH_SUN8I_R40 |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 412 | default 312 if MACH_SUN6I || MACH_SUN8I |
Icenowy Zheng | b54209f | 2017-06-03 17:10:22 +0800 | [diff] [blame] | 413 | default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \ |
| 414 | MACH_SUN8I_V3S |
Andre Przywara | afd6870 | 2017-01-02 11:48:37 +0000 | [diff] [blame] | 415 | default 672 if MACH_SUN50I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 416 | default 744 if MACH_SUN50I_H6 |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 417 | ---help--- |
Philipp Tomsich | d36af1c | 2016-10-28 18:21:28 +0800 | [diff] [blame] | 418 | Set the dram clock speed, valid range 240 - 480 (prior to sun9i), |
| 419 | must be a multiple of 24. For the sun9i (A80), the tested values |
| 420 | (for DDR3-1600) are 312 to 792. |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 421 | |
Siarhei Siamashka | 47359bb | 2015-02-01 00:27:06 +0200 | [diff] [blame] | 422 | if MACH_SUN5I || MACH_SUN7I |
| 423 | config DRAM_MBUS_CLK |
| 424 | int "sunxi mbus clock speed" |
| 425 | default 300 |
| 426 | ---help--- |
| 427 | Set the mbus clock speed. The maximum on sun5i hardware is 300MHz. |
| 428 | |
| 429 | endif |
| 430 | |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 431 | config DRAM_ZQ |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 432 | int "sunxi dram zq value" |
Paul Kocialkowski | 70373ca | 2019-03-14 11:36:14 +0100 | [diff] [blame] | 433 | default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \ |
Paul Kocialkowski | 4d492a3 | 2019-03-14 11:36:15 +0100 | [diff] [blame] | 434 | MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 435 | default 127 if MACH_SUN7I |
Icenowy Zheng | b54209f | 2017-06-03 17:10:22 +0800 | [diff] [blame] | 436 | default 14779 if MACH_SUN8I_V3S |
Paul Kocialkowski | 4d492a3 | 2019-03-14 11:36:15 +0100 | [diff] [blame] | 437 | default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6 |
Chen-Yu Tsai | 47bb306 | 2016-10-28 18:21:36 +0800 | [diff] [blame] | 438 | default 4145117 if MACH_SUN9I |
Andre Przywara | afd6870 | 2017-01-02 11:48:37 +0000 | [diff] [blame] | 439 | default 3881915 if MACH_SUN50I |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 440 | ---help--- |
Hans de Goede | 06ddc45 | 2015-01-25 11:29:27 +0100 | [diff] [blame] | 441 | Set the dram zq value. |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 442 | |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 443 | config DRAM_ODT_EN |
| 444 | bool "sunxi dram odt enable" |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 445 | default y if MACH_SUN8I_A23 |
Paul Kocialkowski | d6c5cfc | 2019-03-14 11:36:16 +0100 | [diff] [blame] | 446 | default y if MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | f361d56 | 2016-11-30 16:58:35 +0800 | [diff] [blame] | 447 | default y if MACH_SUN8I_R40 |
Andre Przywara | a563adc | 2017-01-02 11:48:45 +0000 | [diff] [blame] | 448 | default y if MACH_SUN50I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 449 | default y if MACH_SUN50I_H6 |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 450 | ---help--- |
| 451 | Select this to enable dram odt (on die termination). |
| 452 | |
Hans de Goede | 59d9fc7 | 2015-01-17 14:24:55 +0100 | [diff] [blame] | 453 | if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I |
| 454 | config DRAM_EMR1 |
| 455 | int "sunxi dram emr1 value" |
| 456 | default 0 if MACH_SUN4I |
| 457 | default 4 if MACH_SUN5I || MACH_SUN7I |
| 458 | ---help--- |
Hans de Goede | 06ddc45 | 2015-01-25 11:29:27 +0100 | [diff] [blame] | 459 | Set the dram controller emr1 value. |
Siarhei Siamashka | 9900db1 | 2015-02-01 00:27:05 +0200 | [diff] [blame] | 460 | |
Siarhei Siamashka | 47359bb | 2015-02-01 00:27:06 +0200 | [diff] [blame] | 461 | config DRAM_TPR3 |
| 462 | hex "sunxi dram tpr3 value" |
| 463 | default 0 |
| 464 | ---help--- |
| 465 | Set the dram controller tpr3 parameter. This parameter configures |
| 466 | the delay on the command lane and also phase shifts, which are |
| 467 | applied for sampling incoming read data. The default value 0 |
| 468 | means that no phase/delay adjustments are necessary. Properly |
| 469 | configuring this parameter increases reliability at high DRAM |
| 470 | clock speeds. |
| 471 | |
| 472 | config DRAM_DQS_GATING_DELAY |
| 473 | hex "sunxi dram dqs_gating_delay value" |
| 474 | default 0 |
| 475 | ---help--- |
| 476 | Set the dram controller dqs_gating_delay parmeter. Each byte |
| 477 | encodes the DQS gating delay for each byte lane. The delay |
| 478 | granularity is 1/4 cycle. For example, the value 0x05060606 |
| 479 | means that the delay is 5 quarter-cycles for one lane (1.25 |
| 480 | cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes. |
| 481 | The default value 0 means autodetection. The results of hardware |
| 482 | autodetection are not very reliable and depend on the chip |
| 483 | temperature (sometimes producing different results on cold start |
| 484 | and warm reboot). But the accuracy of hardware autodetection |
| 485 | is usually good enough, unless running at really high DRAM |
| 486 | clocks speeds (up to 600MHz). If unsure, keep as 0. |
| 487 | |
Siarhei Siamashka | 9900db1 | 2015-02-01 00:27:05 +0200 | [diff] [blame] | 488 | choice |
| 489 | prompt "sunxi dram timings" |
| 490 | default DRAM_TIMINGS_VENDOR_MAGIC |
| 491 | ---help--- |
| 492 | Select the timings of the DDR3 chips. |
| 493 | |
| 494 | config DRAM_TIMINGS_VENDOR_MAGIC |
| 495 | bool "Magic vendor timings from Android" |
| 496 | ---help--- |
| 497 | The same DRAM timings as in the Allwinner boot0 bootloader. |
| 498 | |
| 499 | config DRAM_TIMINGS_DDR3_1066F_1333H |
| 500 | bool "JEDEC DDR3-1333H with down binning to DDR3-1066F" |
| 501 | ---help--- |
| 502 | Use the timings of the standard JEDEC DDR3-1066F speed bin for |
| 503 | DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin |
| 504 | for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips |
| 505 | used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333 |
| 506 | or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm |
| 507 | that down binning to DDR3-1066F is supported (because DDR3-1066F |
| 508 | uses a bit faster timings than DDR3-1333H). |
| 509 | |
| 510 | config DRAM_TIMINGS_DDR3_800E_1066G_1333J |
| 511 | bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J" |
| 512 | ---help--- |
| 513 | Use the timings of the slowest possible JEDEC speed bin for the |
| 514 | selected DRAM_CLK. Depending on the DRAM_CLK value, it may be |
| 515 | DDR3-800E, DDR3-1066G or DDR3-1333J. |
| 516 | |
| 517 | endchoice |
| 518 | |
Hans de Goede | 3aeaa28 | 2014-11-15 19:46:39 +0100 | [diff] [blame] | 519 | endif |
| 520 | |
Hans de Goede | ffdc05c | 2015-05-13 15:00:46 +0200 | [diff] [blame] | 521 | if MACH_SUN8I_A23 |
| 522 | config DRAM_ODT_CORRECTION |
| 523 | int "sunxi dram odt correction value" |
| 524 | default 0 |
| 525 | ---help--- |
| 526 | Set the dram odt correction value (range -255 - 255). In allwinner |
| 527 | fex files, this option is found in bits 8-15 of the u32 odt_en variable |
| 528 | in the [dram] section. When bit 31 of the odt_en variable is set |
| 529 | then the correction is negative. Usually the value for this is 0. |
| 530 | endif |
| 531 | |
Iain Paton | 630df14 | 2015-03-28 10:26:38 +0000 | [diff] [blame] | 532 | config SYS_CLK_FREQ |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 533 | default 1008000000 if MACH_SUN4I |
| 534 | default 1008000000 if MACH_SUN5I |
| 535 | default 1008000000 if MACH_SUN6I |
Iain Paton | 630df14 | 2015-03-28 10:26:38 +0000 | [diff] [blame] | 536 | default 912000000 if MACH_SUN7I |
Icenowy Zheng | 2e915b4 | 2017-10-31 07:36:28 +0800 | [diff] [blame] | 537 | default 816000000 if MACH_SUN50I || MACH_SUN50I_H5 |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 538 | default 1008000000 if MACH_SUN8I |
| 539 | default 1008000000 if MACH_SUN9I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 540 | default 888000000 if MACH_SUN50I_H6 |
Iain Paton | 630df14 | 2015-03-28 10:26:38 +0000 | [diff] [blame] | 541 | |
Maxime Ripard | 2c51941 | 2014-10-03 20:16:29 +0800 | [diff] [blame] | 542 | config SYS_CONFIG_NAME |
Ian Campbell | 4a24a1c | 2014-10-24 21:20:45 +0100 | [diff] [blame] | 543 | default "sun4i" if MACH_SUN4I |
| 544 | default "sun5i" if MACH_SUN5I |
| 545 | default "sun6i" if MACH_SUN6I |
| 546 | default "sun7i" if MACH_SUN7I |
| 547 | default "sun8i" if MACH_SUN8I |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 548 | default "sun9i" if MACH_SUN9I |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 549 | default "sun50i" if MACH_SUN50I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 550 | default "sun50i" if MACH_SUN50I_H6 |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 551 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 552 | config SYS_BOARD |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 553 | default "sunxi" |
| 554 | |
| 555 | config SYS_SOC |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 556 | default "sunxi" |
| 557 | |
Siarhei Siamashka | 121161f | 2014-12-25 02:34:47 +0200 | [diff] [blame] | 558 | config UART0_PORT_F |
| 559 | bool "UART0 on MicroSD breakout board" |
Siarhei Siamashka | 121161f | 2014-12-25 02:34:47 +0200 | [diff] [blame] | 560 | default n |
| 561 | ---help--- |
| 562 | Repurpose the SD card slot for getting access to the UART0 serial |
| 563 | console. Primarily useful only for low level u-boot debugging on |
| 564 | tablets, where normal UART0 is difficult to access and requires |
| 565 | device disassembly and/or soldering. As the SD card can't be used |
| 566 | at the same time, the system can be only booted in the FEL mode. |
| 567 | Only enable this if you really know what you are doing. |
| 568 | |
Hans de Goede | 05e5bcb | 2014-10-22 14:56:36 +0200 | [diff] [blame] | 569 | config OLD_SUNXI_KERNEL_COMPAT |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 570 | bool "Enable workarounds for booting old kernels" |
Hans de Goede | 05e5bcb | 2014-10-22 14:56:36 +0200 | [diff] [blame] | 571 | default n |
| 572 | ---help--- |
| 573 | Set this to enable various workarounds for old kernels, this results in |
| 574 | sub-optimal settings for newer kernels, only enable if needed. |
| 575 | |
Mylène Josserand | 147c606 | 2017-04-02 12:59:10 +0200 | [diff] [blame] | 576 | config MACPWR |
| 577 | string "MAC power pin" |
| 578 | default "" |
| 579 | help |
| 580 | Set the pin used to power the MAC. This takes a string in the format |
| 581 | understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 582 | |
Hans de Goede | 7412ef8 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 583 | config MMC0_CD_PIN |
| 584 | string "Card detect pin for mmc0" |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 585 | default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I |
Hans de Goede | 7412ef8 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 586 | default "" |
| 587 | ---help--- |
| 588 | Set the card detect pin for mmc0, leave empty to not use cd. This |
| 589 | takes a string in the format understood by sunxi_name_to_gpio, e.g. |
| 590 | PH1 for pin 1 of port H. |
| 591 | |
| 592 | config MMC1_CD_PIN |
| 593 | string "Card detect pin for mmc1" |
| 594 | default "" |
| 595 | ---help--- |
| 596 | See MMC0_CD_PIN help text. |
| 597 | |
| 598 | config MMC2_CD_PIN |
| 599 | string "Card detect pin for mmc2" |
| 600 | default "" |
| 601 | ---help--- |
| 602 | See MMC0_CD_PIN help text. |
| 603 | |
| 604 | config MMC3_CD_PIN |
| 605 | string "Card detect pin for mmc3" |
| 606 | default "" |
| 607 | ---help--- |
| 608 | See MMC0_CD_PIN help text. |
| 609 | |
Paul Kocialkowski | d390d8c | 2015-03-22 18:12:23 +0100 | [diff] [blame] | 610 | config MMC1_PINS |
| 611 | string "Pins for mmc1" |
| 612 | default "" |
| 613 | ---help--- |
| 614 | Set the pins used for mmc1, when applicable. This takes a string in the |
| 615 | format understood by sunxi_name_to_gpio_bank, e.g. PH for port H. |
| 616 | |
| 617 | config MMC2_PINS |
| 618 | string "Pins for mmc2" |
| 619 | default "" |
| 620 | ---help--- |
| 621 | See MMC1_PINS help text. |
| 622 | |
| 623 | config MMC3_PINS |
| 624 | string "Pins for mmc3" |
| 625 | default "" |
| 626 | ---help--- |
| 627 | See MMC1_PINS help text. |
| 628 | |
Hans de Goede | af593e4 | 2014-10-02 20:43:50 +0200 | [diff] [blame] | 629 | config MMC_SUNXI_SLOT_EXTRA |
| 630 | int "mmc extra slot number" |
| 631 | default -1 |
| 632 | ---help--- |
| 633 | sunxi builds always enable mmc0, some boards also have a second sdcard |
| 634 | slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable |
| 635 | support for this. |
| 636 | |
Hans de Goede | 99c9fb0 | 2016-04-01 22:39:26 +0200 | [diff] [blame] | 637 | config INITIAL_USB_SCAN_DELAY |
| 638 | int "delay initial usb scan by x ms to allow builtin devices to init" |
| 639 | default 0 |
| 640 | ---help--- |
| 641 | Some boards have on board usb devices which need longer than the |
| 642 | USB spec's 1 second to connect from board powerup. Set this config |
| 643 | option to a non 0 value to add an extra delay before the first usb |
| 644 | bus scan. |
| 645 | |
Hans de Goede | e7b852a | 2015-01-07 15:26:06 +0100 | [diff] [blame] | 646 | config USB0_VBUS_PIN |
| 647 | string "Vbus enable pin for usb0 (otg)" |
| 648 | default "" |
| 649 | ---help--- |
| 650 | Set the Vbus enable pin for usb0 (otg). This takes a string in the |
| 651 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 652 | |
Hans de Goede | eaa0d70 | 2015-02-16 22:13:43 +0100 | [diff] [blame] | 653 | config USB0_VBUS_DET |
| 654 | string "Vbus detect pin for usb0 (otg)" |
Hans de Goede | eaa0d70 | 2015-02-16 22:13:43 +0100 | [diff] [blame] | 655 | default "" |
| 656 | ---help--- |
| 657 | Set the Vbus detect pin for usb0 (otg). This takes a string in the |
| 658 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 659 | |
Hans de Goede | aadd97f | 2015-06-14 17:29:53 +0200 | [diff] [blame] | 660 | config USB0_ID_DET |
| 661 | string "ID detect pin for usb0 (otg)" |
| 662 | default "" |
| 663 | ---help--- |
| 664 | Set the ID detect pin for usb0 (otg). This takes a string in the |
| 665 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 666 | |
Hans de Goede | af4273b | 2014-11-07 16:09:00 +0100 | [diff] [blame] | 667 | config USB1_VBUS_PIN |
| 668 | string "Vbus enable pin for usb1 (ehci0)" |
| 669 | default "PH6" if MACH_SUN4I || MACH_SUN7I |
Hans de Goede | b5ab8ce | 2014-11-07 14:51:12 +0100 | [diff] [blame] | 670 | default "PH27" if MACH_SUN6I |
Hans de Goede | af4273b | 2014-11-07 16:09:00 +0100 | [diff] [blame] | 671 | ---help--- |
| 672 | Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes |
| 673 | a string in the format understood by sunxi_name_to_gpio, e.g. |
| 674 | PH1 for pin 1 of port H. |
| 675 | |
| 676 | config USB2_VBUS_PIN |
| 677 | string "Vbus enable pin for usb2 (ehci1)" |
| 678 | default "PH3" if MACH_SUN4I || MACH_SUN7I |
Hans de Goede | b5ab8ce | 2014-11-07 14:51:12 +0100 | [diff] [blame] | 679 | default "PH24" if MACH_SUN6I |
Hans de Goede | af4273b | 2014-11-07 16:09:00 +0100 | [diff] [blame] | 680 | ---help--- |
| 681 | See USB1_VBUS_PIN help text. |
| 682 | |
Hans de Goede | a60c3fc | 2016-03-18 08:42:01 +0100 | [diff] [blame] | 683 | config USB3_VBUS_PIN |
| 684 | string "Vbus enable pin for usb3 (ehci2)" |
| 685 | default "" |
| 686 | ---help--- |
| 687 | See USB1_VBUS_PIN help text. |
| 688 | |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 689 | config I2C0_ENABLE |
| 690 | bool "Enable I2C/TWI controller 0" |
Chen-Yu Tsai | 478a3c5 | 2016-11-30 15:30:30 +0800 | [diff] [blame] | 691 | default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40 |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 692 | default n if MACH_SUN6I || MACH_SUN8I |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 693 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 694 | ---help--- |
| 695 | This allows enabling I2C/TWI controller 0 by muxing its pins, enabling |
| 696 | its clock and setting up the bus. This is especially useful on devices |
| 697 | with slaves connected to the bus or with pins exposed through e.g. an |
| 698 | expansion port/header. |
| 699 | |
| 700 | config I2C1_ENABLE |
| 701 | bool "Enable I2C/TWI controller 1" |
| 702 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 703 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 704 | ---help--- |
| 705 | See I2C0_ENABLE help text. |
| 706 | |
| 707 | config I2C2_ENABLE |
| 708 | bool "Enable I2C/TWI controller 2" |
| 709 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 710 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 711 | ---help--- |
| 712 | See I2C0_ENABLE help text. |
| 713 | |
| 714 | if MACH_SUN6I || MACH_SUN7I |
| 715 | config I2C3_ENABLE |
| 716 | bool "Enable I2C/TWI controller 3" |
| 717 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 718 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 719 | ---help--- |
| 720 | See I2C0_ENABLE help text. |
| 721 | endif |
| 722 | |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 723 | if SUNXI_GEN_SUN6I |
Jelle van der Waa | 8d3d7c1 | 2016-01-14 14:06:26 +0100 | [diff] [blame] | 724 | config R_I2C_ENABLE |
| 725 | bool "Enable the PRCM I2C/TWI controller" |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 726 | # This is used for the pmic on H3 |
| 727 | default y if SY8106A_POWER |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 728 | select CMD_I2C |
Jelle van der Waa | 8d3d7c1 | 2016-01-14 14:06:26 +0100 | [diff] [blame] | 729 | ---help--- |
| 730 | Set this to y to enable the I2C controller which is part of the PRCM. |
Jelle van der Waa | 3f3a309 | 2016-02-23 18:47:19 +0100 | [diff] [blame] | 731 | endif |
Jelle van der Waa | 8d3d7c1 | 2016-01-14 14:06:26 +0100 | [diff] [blame] | 732 | |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 733 | if MACH_SUN7I |
| 734 | config I2C4_ENABLE |
| 735 | bool "Enable I2C/TWI controller 4" |
| 736 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 737 | select CMD_I2C |
Paul Kocialkowski | 0a3ec0a | 2015-04-10 23:09:52 +0200 | [diff] [blame] | 738 | ---help--- |
| 739 | See I2C0_ENABLE help text. |
| 740 | endif |
| 741 | |
Hans de Goede | 3ae1d13 | 2015-04-25 17:25:14 +0200 | [diff] [blame] | 742 | config AXP_GPIO |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 743 | bool "Enable support for gpio-s on axp PMICs" |
Hans de Goede | 3ae1d13 | 2015-04-25 17:25:14 +0200 | [diff] [blame] | 744 | default n |
| 745 | ---help--- |
| 746 | Say Y here to enable support for the gpio pins of the axp PMIC ICs. |
| 747 | |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 748 | config VIDEO_SUNXI |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 749 | bool "Enable graphical uboot console on HDMI, LCD or VGA" |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 750 | depends on !MACH_SUN8I_A83T |
| 751 | depends on !MACH_SUNXI_H3_H5 |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 752 | depends on !MACH_SUN8I_R40 |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 753 | depends on !MACH_SUN8I_V3S |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 754 | depends on !MACH_SUN9I |
| 755 | depends on !MACH_SUN50I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 756 | depends on !MACH_SUN50I_H6 |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 757 | select VIDEO |
Icenowy Zheng | 60e4b8f | 2017-10-26 11:14:46 +0800 | [diff] [blame] | 758 | imply VIDEO_DT_SIMPLEFB |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 759 | default y |
| 760 | ---help--- |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 761 | Say Y here to add support for using a cfb console on the HDMI, LCD |
| 762 | or VGA output found on most sunxi devices. See doc/README.video for |
| 763 | info on how to select the video output and mode. |
| 764 | |
Hans de Goede | e954459 | 2014-12-23 23:04:35 +0100 | [diff] [blame] | 765 | config VIDEO_HDMI |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 766 | bool "HDMI output support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 767 | depends on VIDEO_SUNXI && !MACH_SUN8I |
Hans de Goede | e954459 | 2014-12-23 23:04:35 +0100 | [diff] [blame] | 768 | default y |
| 769 | ---help--- |
| 770 | Say Y here to add support for outputting video over HDMI. |
| 771 | |
Hans de Goede | 260f520 | 2014-12-25 13:58:06 +0100 | [diff] [blame] | 772 | config VIDEO_VGA |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 773 | bool "VGA output support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 774 | depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I) |
Hans de Goede | 260f520 | 2014-12-25 13:58:06 +0100 | [diff] [blame] | 775 | default n |
| 776 | ---help--- |
| 777 | Say Y here to add support for outputting video over VGA. |
| 778 | |
Hans de Goede | ac1633c | 2014-12-24 12:17:07 +0100 | [diff] [blame] | 779 | config VIDEO_VGA_VIA_LCD |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 780 | bool "VGA via LCD controller support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 781 | depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I) |
Hans de Goede | ac1633c | 2014-12-24 12:17:07 +0100 | [diff] [blame] | 782 | default n |
| 783 | ---help--- |
| 784 | Say Y here to add support for external DACs connected to the parallel |
| 785 | LCD interface driving a VGA connector, such as found on the |
| 786 | Olimex A13 boards. |
| 787 | |
Hans de Goede | 18366f7 | 2015-01-25 15:33:07 +0100 | [diff] [blame] | 788 | config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 789 | bool "Force sync active high for VGA via LCD controller support" |
Hans de Goede | 18366f7 | 2015-01-25 15:33:07 +0100 | [diff] [blame] | 790 | depends on VIDEO_VGA_VIA_LCD |
| 791 | default n |
| 792 | ---help--- |
| 793 | Say Y here if you've a board which uses opendrain drivers for the vga |
| 794 | hsync and vsync signals. Opendrain drivers cannot generate steep enough |
| 795 | positive edges for a stable video output, so on boards with opendrain |
| 796 | drivers the sync signals must always be active high. |
| 797 | |
Chen-Yu Tsai | 9ed1952 | 2015-01-12 18:02:11 +0800 | [diff] [blame] | 798 | config VIDEO_VGA_EXTERNAL_DAC_EN |
| 799 | string "LCD panel power enable pin" |
| 800 | depends on VIDEO_VGA_VIA_LCD |
| 801 | default "" |
| 802 | ---help--- |
| 803 | Set the enable pin for the external VGA DAC. This takes a string in the |
| 804 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 805 | |
Hans de Goede | c06e00e | 2015-08-03 19:20:26 +0200 | [diff] [blame] | 806 | config VIDEO_COMPOSITE |
Masahiro Yamada | 78cd22a | 2016-08-12 10:26:50 +0900 | [diff] [blame] | 807 | bool "Composite video output support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 808 | depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I) |
Hans de Goede | c06e00e | 2015-08-03 19:20:26 +0200 | [diff] [blame] | 809 | default n |
| 810 | ---help--- |
| 811 | Say Y here to add support for outputting composite video. |
| 812 | |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 813 | config VIDEO_LCD_MODE |
| 814 | string "LCD panel timing details" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 815 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 816 | default "" |
| 817 | ---help--- |
| 818 | LCD panel timing details string, leave empty if there is no LCD panel. |
| 819 | This is in drivers/video/videomodes.c: video_get_params() format, e.g. |
| 820 | x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0 |
Hans de Goede | 924c893 | 2015-08-16 11:23:42 +0200 | [diff] [blame] | 821 | Also see: http://linux-sunxi.org/LCD |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 822 | |
Hans de Goede | 481b664 | 2015-01-13 13:21:46 +0100 | [diff] [blame] | 823 | config VIDEO_LCD_DCLK_PHASE |
| 824 | int "LCD panel display clock phase" |
Vasily Khoruzhick | 2f0b6e5 | 2017-10-26 21:51:52 -0700 | [diff] [blame] | 825 | depends on VIDEO_SUNXI || DM_VIDEO |
Hans de Goede | 481b664 | 2015-01-13 13:21:46 +0100 | [diff] [blame] | 826 | default 1 |
| 827 | ---help--- |
| 828 | Select LCD panel display clock phase shift, range 0-3. |
| 829 | |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 830 | config VIDEO_LCD_POWER |
| 831 | string "LCD panel power enable pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 832 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 833 | default "" |
| 834 | ---help--- |
| 835 | Set the power enable pin for the LCD panel. This takes a string in the |
| 836 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 837 | |
Hans de Goede | ce9e332 | 2015-02-16 17:26:41 +0100 | [diff] [blame] | 838 | config VIDEO_LCD_RESET |
| 839 | string "LCD panel reset pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 840 | depends on VIDEO_SUNXI |
Hans de Goede | ce9e332 | 2015-02-16 17:26:41 +0100 | [diff] [blame] | 841 | default "" |
| 842 | ---help--- |
| 843 | Set the reset pin for the LCD panel. This takes a string in the format |
| 844 | understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 845 | |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 846 | config VIDEO_LCD_BL_EN |
| 847 | string "LCD panel backlight enable pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 848 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 849 | default "" |
| 850 | ---help--- |
| 851 | Set the backlight enable pin for the LCD panel. This takes a string in the |
| 852 | the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of |
| 853 | port H. |
| 854 | |
| 855 | config VIDEO_LCD_BL_PWM |
| 856 | string "LCD panel backlight pwm pin" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 857 | depends on VIDEO_SUNXI |
Hans de Goede | 7e68a1b | 2014-12-21 16:28:32 +0100 | [diff] [blame] | 858 | default "" |
| 859 | ---help--- |
| 860 | Set the backlight pwm pin for the LCD panel. This takes a string in the |
| 861 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
Luc Verhaegen | b01df1e | 2014-08-13 07:55:06 +0200 | [diff] [blame] | 862 | |
Hans de Goede | 2d5d302 | 2015-01-22 21:02:42 +0100 | [diff] [blame] | 863 | config VIDEO_LCD_BL_PWM_ACTIVE_LOW |
| 864 | bool "LCD panel backlight pwm is inverted" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 865 | depends on VIDEO_SUNXI |
Hans de Goede | 2d5d302 | 2015-01-22 21:02:42 +0100 | [diff] [blame] | 866 | default y |
| 867 | ---help--- |
| 868 | Set this if the backlight pwm output is active low. |
| 869 | |
Hans de Goede | a5b4cfe | 2015-02-16 17:23:25 +0100 | [diff] [blame] | 870 | config VIDEO_LCD_PANEL_I2C |
| 871 | bool "LCD panel needs to be configured via i2c" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 872 | depends on VIDEO_SUNXI |
Hans de Goede | 6de9f76 | 2015-03-07 12:00:02 +0100 | [diff] [blame] | 873 | default n |
Hans de Goede | 2c52640 | 2016-05-15 13:51:58 +0200 | [diff] [blame] | 874 | select CMD_I2C |
Hans de Goede | a5b4cfe | 2015-02-16 17:23:25 +0100 | [diff] [blame] | 875 | ---help--- |
| 876 | Say y here if the LCD panel needs to be configured via i2c. This |
| 877 | will add a bitbang i2c controller using gpios to talk to the LCD. |
| 878 | |
| 879 | config VIDEO_LCD_PANEL_I2C_SDA |
| 880 | string "LCD panel i2c interface SDA pin" |
| 881 | depends on VIDEO_LCD_PANEL_I2C |
| 882 | default "PG12" |
| 883 | ---help--- |
| 884 | Set the SDA pin for the LCD i2c interface. This takes a string in the |
| 885 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 886 | |
| 887 | config VIDEO_LCD_PANEL_I2C_SCL |
| 888 | string "LCD panel i2c interface SCL pin" |
| 889 | depends on VIDEO_LCD_PANEL_I2C |
| 890 | default "PG10" |
| 891 | ---help--- |
| 892 | Set the SCL pin for the LCD i2c interface. This takes a string in the |
| 893 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H. |
| 894 | |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 895 | |
| 896 | # Note only one of these may be selected at a time! But hidden choices are |
| 897 | # not supported by Kconfig |
| 898 | config VIDEO_LCD_IF_PARALLEL |
| 899 | bool |
| 900 | |
| 901 | config VIDEO_LCD_IF_LVDS |
| 902 | bool |
| 903 | |
Jernej Skrabec | 9b4ca92 | 2017-03-27 19:22:31 +0200 | [diff] [blame] | 904 | config SUNXI_DE2 |
| 905 | bool |
| 906 | default n |
| 907 | |
Jernej Skrabec | 8d91b46 | 2017-03-27 19:22:32 +0200 | [diff] [blame] | 908 | config VIDEO_DE2 |
| 909 | bool "Display Engine 2 video driver" |
| 910 | depends on SUNXI_DE2 |
| 911 | select DM_VIDEO |
| 912 | select DISPLAY |
Icenowy Zheng | 82576de | 2017-10-26 11:14:47 +0800 | [diff] [blame] | 913 | imply VIDEO_DT_SIMPLEFB |
Jernej Skrabec | 8d91b46 | 2017-03-27 19:22:32 +0200 | [diff] [blame] | 914 | default y |
| 915 | ---help--- |
| 916 | Say y here if you want to build DE2 video driver which is present on |
| 917 | newer SoCs. Currently only HDMI output is supported. |
| 918 | |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 919 | |
| 920 | choice |
| 921 | prompt "LCD panel support" |
Icenowy Zheng | 1fa956f | 2017-10-26 11:14:44 +0800 | [diff] [blame] | 922 | depends on VIDEO_SUNXI |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 923 | ---help--- |
| 924 | Select which type of LCD panel to support. |
| 925 | |
| 926 | config VIDEO_LCD_PANEL_PARALLEL |
| 927 | bool "Generic parallel interface LCD panel" |
| 928 | select VIDEO_LCD_IF_PARALLEL |
| 929 | |
| 930 | config VIDEO_LCD_PANEL_LVDS |
| 931 | bool "Generic lvds interface LCD panel" |
| 932 | select VIDEO_LCD_IF_LVDS |
| 933 | |
Siarhei Siamashka | c02f052 | 2015-01-19 05:23:33 +0200 | [diff] [blame] | 934 | config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828 |
| 935 | bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip" |
| 936 | select VIDEO_LCD_SSD2828 |
| 937 | select VIDEO_LCD_IF_PARALLEL |
| 938 | ---help--- |
Hans de Goede | 91f1b82 | 2015-08-08 16:13:53 +0200 | [diff] [blame] | 939 | 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0 |
| 940 | |
| 941 | config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804 |
| 942 | bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip" |
| 943 | select VIDEO_LCD_ANX9804 |
| 944 | select VIDEO_LCD_IF_PARALLEL |
| 945 | select VIDEO_LCD_PANEL_I2C |
| 946 | ---help--- |
| 947 | Select this for eDP LCD panels with 4 lanes running at 1.62G, |
| 948 | connected via an ANX9804 bridge chip. |
Siarhei Siamashka | c02f052 | 2015-01-19 05:23:33 +0200 | [diff] [blame] | 949 | |
Hans de Goede | 743fb955 | 2015-01-20 09:23:36 +0100 | [diff] [blame] | 950 | config VIDEO_LCD_PANEL_HITACHI_TX18D42VM |
| 951 | bool "Hitachi tx18d42vm LCD panel" |
| 952 | select VIDEO_LCD_HITACHI_TX18D42VM |
| 953 | select VIDEO_LCD_IF_LVDS |
| 954 | ---help--- |
| 955 | 7.85" 1024x768 Hitachi tx18d42vm LCD panel support |
| 956 | |
Hans de Goede | 613dade | 2015-02-16 17:49:47 +0100 | [diff] [blame] | 957 | config VIDEO_LCD_TL059WV5C0 |
| 958 | bool "tl059wv5c0 LCD panel" |
| 959 | select VIDEO_LCD_PANEL_I2C |
| 960 | select VIDEO_LCD_IF_PARALLEL |
| 961 | ---help--- |
| 962 | 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and |
| 963 | Aigo M60/M608/M606 tablets. |
| 964 | |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 965 | endchoice |
| 966 | |
Mylène Josserand | 628426a | 2017-04-02 12:59:09 +0200 | [diff] [blame] | 967 | config SATAPWR |
| 968 | string "SATA power pin" |
| 969 | default "" |
| 970 | help |
| 971 | Set the pins used to power the SATA. This takes a string in the |
| 972 | format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of |
| 973 | port H. |
Hans de Goede | 797a0f5 | 2015-01-01 22:04:34 +0100 | [diff] [blame] | 974 | |
Hans de Goede | bf880fe | 2015-01-25 12:10:48 +0100 | [diff] [blame] | 975 | config GMAC_TX_DELAY |
| 976 | int "GMAC Transmit Clock Delay Chain" |
| 977 | default 0 |
| 978 | ---help--- |
| 979 | Set the GMAC Transmit Clock Delay Chain value. |
| 980 | |
Hans de Goede | 66ab79d | 2015-09-13 13:02:48 +0200 | [diff] [blame] | 981 | config SPL_STACK_R_ADDR |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 982 | default 0x4fe00000 if MACH_SUN4I |
| 983 | default 0x4fe00000 if MACH_SUN5I |
| 984 | default 0x4fe00000 if MACH_SUN6I |
| 985 | default 0x4fe00000 if MACH_SUN7I |
| 986 | default 0x4fe00000 if MACH_SUN8I |
Hans de Goede | 66ab79d | 2015-09-13 13:02:48 +0200 | [diff] [blame] | 987 | default 0x2fe00000 if MACH_SUN9I |
Chen-Yu Tsai | fa33746 | 2017-03-02 16:03:06 +0800 | [diff] [blame] | 988 | default 0x4fe00000 if MACH_SUN50I |
Icenowy Zheng | 0c01b96 | 2018-07-21 16:20:31 +0800 | [diff] [blame] | 989 | default 0x4fe00000 if MACH_SUN50I_H6 |
Hans de Goede | 66ab79d | 2015-09-13 13:02:48 +0200 | [diff] [blame] | 990 | |
Jagan Teki | 4e159f8 | 2018-02-06 22:42:56 +0530 | [diff] [blame] | 991 | config SPL_SPI_SUNXI |
| 992 | bool "Support for SPI Flash on Allwinner SoCs in SPL" |
| 993 | depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I |
| 994 | help |
| 995 | Enable support for SPI Flash. This option allows SPL to read from |
| 996 | sunxi SPI Flash. It uses the same method as the boot ROM, so does |
| 997 | not need any extra configuration. |
| 998 | |
Icenowy Zheng | 2a269d3 | 2018-10-25 17:23:02 +0800 | [diff] [blame] | 999 | config PINE64_DT_SELECTION |
| 1000 | bool "Enable Pine64 device tree selection code" |
| 1001 | depends on MACH_SUN50I |
| 1002 | help |
| 1003 | The original Pine A64 and Pine A64+ are similar but different |
| 1004 | boards and can be differed by the DRAM size. Pine A64 has |
| 1005 | 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this |
| 1006 | option, the device tree selection code specific to Pine64 which |
| 1007 | utilizes the DRAM size will be enabled. |
| 1008 | |
Masahiro Yamada | d3ae678 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1009 | endif |