blob: 49f94f095c184e87f00c52b8047c1bb3d96f0ac7 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010051config DRAM_SUN50I_H616
52 bool
53 help
54 Select this dram controller driver for some sun50i platforms,
55 like H616.
56
57if DRAM_SUN50I_H616
58config DRAM_SUN50I_H616_WRITE_LEVELING
59 bool "H616 DRAM write leveling"
60 ---help---
61 Select this when DRAM on your H616 board needs write leveling.
62
63config DRAM_SUN50I_H616_READ_CALIBRATION
64 bool "H616 DRAM read calibration"
65 ---help---
66 Select this when DRAM on your H616 board needs read calibration.
67
68config DRAM_SUN50I_H616_READ_TRAINING
69 bool "H616 DRAM read training"
70 ---help---
71 Select this when DRAM on your H616 board needs read training.
72
73config DRAM_SUN50I_H616_WRITE_TRAINING
74 bool "H616 DRAM write training"
75 ---help---
76 Select this when DRAM on your H616 board needs write training.
77
78config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
79 bool "H616 DRAM bit delay compensation"
80 ---help---
81 Select this when DRAM on your H616 board needs bit delay
82 compensation.
83
84config DRAM_SUN50I_H616_UNKNOWN_FEATURE
85 bool "H616 DRAM unknown feature"
86 ---help---
87 Select this when DRAM on your H616 board needs this unknown
88 feature.
89endif
90
Jagan Teki59ea2872018-01-11 13:21:58 +053091config SUN6I_P2WI
92 bool "Allwinner sun6i internal P2WI controller"
93 help
94 If you say yes to this option, support will be included for the
95 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
96 SOCs.
97 The P2WI looks like an SMBus controller (which supports only byte
98 accesses), except that it only supports one slave device.
99 This interface is used to connect to specific PMIC devices (like the
100 AXP221).
101
Jagan Teki932f5e02018-01-11 13:21:15 +0530102config SUN6I_PRCM
103 bool
104 help
105 Support for the PRCM (Power/Reset/Clock Management) unit available
106 in A31 SoC.
107
Jagan Tekifeb29272018-02-14 22:28:30 +0530108config AXP_PMIC_BUS
109 bool "Sunxi AXP PMIC bus access helpers"
110 help
111 Select this PMIC bus access helpers for Sunxi platform PRCM or other
112 AXP family PMIC devices.
113
Jagan Tekif35767b2018-01-11 13:23:52 +0530114config SUN8I_RSB
115 bool "Allwinner sunXi Reduced Serial Bus Driver"
116 help
117 Say y here to enable support for Allwinner's Reduced Serial Bus
118 (RSB) support. This controller is responsible for communicating
119 with various RSB based devices, such as AXP223, AXP8XX PMICs,
120 and AC100/AC200 ICs.
121
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800122config SUNXI_SRAM_ADDRESS
123 hex
124 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100125 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800126 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000127 ---help---
128 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
129 with the first SRAM region being located at address 0.
130 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800131 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000132
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100133config SUNXI_A64_TIMER_ERRATUM
134 bool
135
Hans de Goedef07872b2015-04-06 20:33:34 +0200136# Note only one of these may be selected at a time! But hidden choices are
137# not supported by Kconfig
138config SUNXI_GEN_SUN4I
139 bool
140 ---help---
141 Select this for sunxi SoCs which have resets and clocks set up
142 as the original A10 (mach-sun4i).
143
144config SUNXI_GEN_SUN6I
145 bool
146 ---help---
147 Select this for sunxi SoCs which have sun6i like periphery, like
148 separate ahb reset control registers, custom pmic bus, new style
149 watchdog, etc.
150
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100151config SUN50I_GEN_H6
152 bool
153 select FIT
154 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100155 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100156 select SUPPORT_SPL
157 ---help---
158 Select this for sunxi SoCs which have H6 like peripherals, clocks
159 and memory map.
160
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800161config SUNXI_DRAM_DW
162 bool
163 ---help---
164 Select this for sunxi SoCs which uses a DRAM controller like the
165 DesignWare controller used in H3, mainly SoCs after H3, which do
166 not have official open-source DRAM initialization code, but can
167 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200168
Icenowy Zhengb2607512017-06-03 17:10:16 +0800169if SUNXI_DRAM_DW
170config SUNXI_DRAM_DW_16BIT
171 bool
172 ---help---
173 Select this for sunxi SoCs with DesignWare DRAM controller and
174 have only 16-bit memory buswidth.
175
176config SUNXI_DRAM_DW_32BIT
177 bool
178 ---help---
179 Select this for sunxi SoCs with DesignWare DRAM controller with
180 32-bit memory buswidth.
181endif
182
Andre Przywara5fb97432017-02-16 01:20:27 +0000183config MACH_SUNXI_H3_H5
184 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200185 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530186 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200187 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800188 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800189 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000190 select SUNXI_GEN_SUN6I
191 select SUPPORT_SPL
192
Icenowy Zheng14170a42018-10-25 17:23:06 +0800193# TODO: try out A80's 8GiB DRAM space
194config SUNXI_DRAM_MAX_SIZE
195 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100196 default 0x100000000 if MACH_SUN50I_H616
197 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800198 default 0x80000000
199
Ian Campbelld8e69e02014-10-24 21:20:44 +0100200choice
201 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200202 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100203
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100204config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100205 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530206 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000207 select ARM_CORTEX_CPU_IS_UP
Jagan Teki137fc752018-05-07 13:03:38 +0530208 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530209 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200210 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100211 select SUPPORT_SPL
212
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100213config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100214 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530215 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000216 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530217 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530218 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200219 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100220 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500221 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100222
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100223config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100224 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530225 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800226 select CPU_V7_HAS_NONSEC
227 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900228 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530229 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530230 select PHY_SUN4I_USB
Jagan Teki59ea2872018-01-11 13:21:58 +0530231 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530232 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200233 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200234 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800235 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100236
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100237config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100238 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530239 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100240 select CPU_V7_HAS_NONSEC
241 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900242 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530243 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530244 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200245 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100246 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200247 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100248
Hans de Goedef055ed62015-04-06 20:55:39 +0200249config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100250 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530251 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800252 select CPU_V7_HAS_NONSEC
253 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900254 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530255 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530256 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200257 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100258 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800259 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500260 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100261
Vishnu Patekar3702f142015-03-01 23:47:48 +0530262config MACH_SUN8I_A33
263 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530264 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800265 select CPU_V7_HAS_NONSEC
266 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900267 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530268 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530269 select PHY_SUN4I_USB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530270 select SUNXI_GEN_SUN6I
271 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800272 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500273 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530274
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800275config MACH_SUN8I_A83T
276 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530277 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530278 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530279 select PHY_SUN4I_USB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800280 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200281 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800282 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800283 select SUPPORT_SPL
284
Jens Kuskef9770722015-11-17 15:12:58 +0100285config MACH_SUN8I_H3
286 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530287 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800288 select CPU_V7_HAS_NONSEC
289 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900290 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000291 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800292 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100293
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800294config MACH_SUN8I_R40
295 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530296 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800297 select CPU_V7_HAS_NONSEC
298 select CPU_V7_HAS_VIRT
299 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800300 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100301 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800302 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800303 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800304 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000305 select PHY_SUN4I_USB
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800306
Icenowy Zheng52e61882017-04-08 15:30:12 +0800307config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800308 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530309 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800310 select CPU_V7_HAS_NONSEC
311 select CPU_V7_HAS_VIRT
312 select ARCH_SUPPORT_PSCI
313 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800314 select SUNXI_DRAM_DW
315 select SUNXI_DRAM_DW_16BIT
316 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800317 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
318
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100319config MACH_SUN9I
320 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530321 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530322 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530323 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100324 select SUNXI_GEN_SUN6I
Jagan Tekif35767b2018-01-11 13:23:52 +0530325 select SUN8I_RSB
Philipp Tomsich470626e2016-10-28 18:21:32 +0800326 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100327
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800328config MACH_SUN50I
329 bool "sun50i (Allwinner A64)"
330 select ARM64
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530331 select SPI
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200332 select DM_I2C
Jagan Teki4c62b7f2019-10-16 18:08:26 +0530333 select DM_SPI if SPI
334 select DM_SPI_FLASH
Jagan Teki137fc752018-05-07 13:03:38 +0530335 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800336 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200337 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800338 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800339 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000340 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800341 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800342 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100343 select FIT
344 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100345 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800346
Andre Przywara5611a2d2017-02-16 01:20:28 +0000347config MACH_SUN50I_H5
348 bool "sun50i (Allwinner H5)"
349 select ARM64
350 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100351 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100352 select FIT
353 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000354
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800355config MACH_SUN50I_H6
356 bool "sun50i (Allwinner H6)"
357 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100358 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800359 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100360 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800361
Jernej Skrabece638e052021-01-11 21:11:46 +0100362config MACH_SUN50I_H616
363 bool "sun50i (Allwinner H616)"
364 select ARM64
365 select DRAM_SUN50I_H616
366 select SUN50I_GEN_H6
367
Ian Campbelld8e69e02014-10-24 21:20:44 +0100368endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800369
Hans de Goedef055ed62015-04-06 20:55:39 +0200370# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
371config MACH_SUN8I
372 bool
Jagan Tekif35767b2018-01-11 13:23:52 +0530373 select SUN8I_RSB
Jagan Teki11f33e12018-01-11 13:23:02 +0530374 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800375 default y if MACH_SUN8I_A23
376 default y if MACH_SUN8I_A33
377 default y if MACH_SUN8I_A83T
378 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800379 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800380 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200381
Andre Przywara06893b62017-01-02 11:48:35 +0000382config RESERVE_ALLWINNER_BOOT0_HEADER
383 bool "reserve space for Allwinner boot0 header"
384 select ENABLE_ARM_SOC_BOOT0_HOOK
385 ---help---
386 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
387 filled with magic values post build. The Allwinner provided boot0
388 blob relies on this information to load and execute U-Boot.
389 Only needed on 64-bit Allwinner boards so far when using boot0.
390
Andre Przywara46c3d992017-01-02 11:48:36 +0000391config ARM_BOOT_HOOK_RMR
392 bool
393 depends on ARM64
394 default y
395 select ENABLE_ARM_SOC_BOOT0_HOOK
396 ---help---
397 Insert some ARM32 code at the very beginning of the U-Boot binary
398 which uses an RMR register write to bring the core into AArch64 mode.
399 The very first instruction acts as a switch, since it's carefully
400 chosen to be a NOP in one mode and a branch in the other, so the
401 code would only be executed if not already in AArch64.
402 This allows both the SPL and the U-Boot proper to be entered in
403 either mode and switch to AArch64 if needed.
404
Andre Przywara1c7a7512019-07-15 02:27:06 +0100405if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800406config SUNXI_DRAM_DDR3
407 bool
408
Icenowy Zhenge270a582017-06-03 17:10:20 +0800409config SUNXI_DRAM_DDR2
410 bool
411
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800412config SUNXI_DRAM_LPDDR3
413 bool
414
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800415choice
416 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800417 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
418 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800419
420config SUNXI_DRAM_DDR3_1333
421 bool "DDR3 1333"
422 select SUNXI_DRAM_DDR3
423 ---help---
424 This option is the original only supported memory type, which suits
425 many H3/H5/A64 boards available now.
426
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800427config SUNXI_DRAM_LPDDR3_STOCK
428 bool "LPDDR3 with Allwinner stock configuration"
429 select SUNXI_DRAM_LPDDR3
430 ---help---
431 This option is the LPDDR3 timing used by the stock boot0 by
432 Allwinner.
433
Andre Przywara1c7a7512019-07-15 02:27:06 +0100434config SUNXI_DRAM_H6_LPDDR3
435 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
436 select SUNXI_DRAM_LPDDR3
437 depends on DRAM_SUN50I_H6
438 ---help---
439 This option is the LPDDR3 timing used by the stock boot0 by
440 Allwinner.
441
Andre Przywara75d38d02019-07-15 02:27:08 +0100442config SUNXI_DRAM_H6_DDR3_1333
443 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
444 select SUNXI_DRAM_DDR3
445 depends on DRAM_SUN50I_H6
446 ---help---
447 This option is the DDR3 timing used by the boot0 on H6 TV boxes
448 which use a DDR3-1333 timing.
449
Icenowy Zhenge270a582017-06-03 17:10:20 +0800450config SUNXI_DRAM_DDR2_V3S
451 bool "DDR2 found in V3s chip"
452 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800453 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800454 ---help---
455 This option is only for the DDR2 memory chip which is co-packaged in
456 Allwinner V3s SoC.
457
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800458endchoice
459endif
460
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800461config DRAM_TYPE
462 int "sunxi dram type"
463 depends on MACH_SUN8I_A83T
464 default 3
465 ---help---
466 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200467
Hans de Goede3aeaa282014-11-15 19:46:39 +0100468config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100469 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800470 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800471 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100472 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800473 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
474 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000475 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800476 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100477 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100478 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800479 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
480 must be a multiple of 24. For the sun9i (A80), the tested values
481 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100482
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200483if MACH_SUN5I || MACH_SUN7I
484config DRAM_MBUS_CLK
485 int "sunxi mbus clock speed"
486 default 300
487 ---help---
488 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
489
490endif
491
Hans de Goede3aeaa282014-11-15 19:46:39 +0100492config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100493 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100494 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100495 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100496 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100497 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800498 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100499 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800500 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000501 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100502 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100503 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100504
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200505config DRAM_ODT_EN
506 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200507 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100508 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800509 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000510 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800511 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100512 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200513 ---help---
514 Select this to enable dram odt (on die termination).
515
Hans de Goede59d9fc72015-01-17 14:24:55 +0100516if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
517config DRAM_EMR1
518 int "sunxi dram emr1 value"
519 default 0 if MACH_SUN4I
520 default 4 if MACH_SUN5I || MACH_SUN7I
521 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100522 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200523
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200524config DRAM_TPR3
525 hex "sunxi dram tpr3 value"
526 default 0
527 ---help---
528 Set the dram controller tpr3 parameter. This parameter configures
529 the delay on the command lane and also phase shifts, which are
530 applied for sampling incoming read data. The default value 0
531 means that no phase/delay adjustments are necessary. Properly
532 configuring this parameter increases reliability at high DRAM
533 clock speeds.
534
535config DRAM_DQS_GATING_DELAY
536 hex "sunxi dram dqs_gating_delay value"
537 default 0
538 ---help---
539 Set the dram controller dqs_gating_delay parmeter. Each byte
540 encodes the DQS gating delay for each byte lane. The delay
541 granularity is 1/4 cycle. For example, the value 0x05060606
542 means that the delay is 5 quarter-cycles for one lane (1.25
543 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
544 The default value 0 means autodetection. The results of hardware
545 autodetection are not very reliable and depend on the chip
546 temperature (sometimes producing different results on cold start
547 and warm reboot). But the accuracy of hardware autodetection
548 is usually good enough, unless running at really high DRAM
549 clocks speeds (up to 600MHz). If unsure, keep as 0.
550
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200551choice
552 prompt "sunxi dram timings"
553 default DRAM_TIMINGS_VENDOR_MAGIC
554 ---help---
555 Select the timings of the DDR3 chips.
556
557config DRAM_TIMINGS_VENDOR_MAGIC
558 bool "Magic vendor timings from Android"
559 ---help---
560 The same DRAM timings as in the Allwinner boot0 bootloader.
561
562config DRAM_TIMINGS_DDR3_1066F_1333H
563 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
564 ---help---
565 Use the timings of the standard JEDEC DDR3-1066F speed bin for
566 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
567 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
568 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
569 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
570 that down binning to DDR3-1066F is supported (because DDR3-1066F
571 uses a bit faster timings than DDR3-1333H).
572
573config DRAM_TIMINGS_DDR3_800E_1066G_1333J
574 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
575 ---help---
576 Use the timings of the slowest possible JEDEC speed bin for the
577 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
578 DDR3-800E, DDR3-1066G or DDR3-1333J.
579
580endchoice
581
Hans de Goede3aeaa282014-11-15 19:46:39 +0100582endif
583
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200584if MACH_SUN8I_A23
585config DRAM_ODT_CORRECTION
586 int "sunxi dram odt correction value"
587 default 0
588 ---help---
589 Set the dram odt correction value (range -255 - 255). In allwinner
590 fex files, this option is found in bits 8-15 of the u32 odt_en variable
591 in the [dram] section. When bit 31 of the odt_en variable is set
592 then the correction is negative. Usually the value for this is 0.
593endif
594
Iain Paton630df142015-03-28 10:26:38 +0000595config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800596 default 1008000000 if MACH_SUN4I
597 default 1008000000 if MACH_SUN5I
598 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000599 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800600 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800601 default 1008000000 if MACH_SUN8I
602 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800603 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100604 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000605
Maxime Ripard2c519412014-10-03 20:16:29 +0800606config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100607 default "sun4i" if MACH_SUN4I
608 default "sun5i" if MACH_SUN5I
609 default "sun6i" if MACH_SUN6I
610 default "sun7i" if MACH_SUN7I
611 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100612 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200613 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800614 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100615 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900617config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900618 default "sunxi"
619
620config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900621 default "sunxi"
622
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200623config UART0_PORT_F
624 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200625 default n
626 ---help---
627 Repurpose the SD card slot for getting access to the UART0 serial
628 console. Primarily useful only for low level u-boot debugging on
629 tablets, where normal UART0 is difficult to access and requires
630 device disassembly and/or soldering. As the SD card can't be used
631 at the same time, the system can be only booted in the FEL mode.
632 Only enable this if you really know what you are doing.
633
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200634config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900635 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200636 default n
637 ---help---
638 Set this to enable various workarounds for old kernels, this results in
639 sub-optimal settings for newer kernels, only enable if needed.
640
Mylène Josserand147c6062017-04-02 12:59:10 +0200641config MACPWR
642 string "MAC power pin"
643 default ""
644 help
645 Set the pin used to power the MAC. This takes a string in the format
646 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
647
Hans de Goede7412ef82014-10-02 20:29:26 +0200648config MMC0_CD_PIN
649 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000650 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200651 default ""
652 ---help---
653 Set the card detect pin for mmc0, leave empty to not use cd. This
654 takes a string in the format understood by sunxi_name_to_gpio, e.g.
655 PH1 for pin 1 of port H.
656
657config MMC1_CD_PIN
658 string "Card detect pin for mmc1"
659 default ""
660 ---help---
661 See MMC0_CD_PIN help text.
662
663config MMC2_CD_PIN
664 string "Card detect pin for mmc2"
665 default ""
666 ---help---
667 See MMC0_CD_PIN help text.
668
669config MMC3_CD_PIN
670 string "Card detect pin for mmc3"
671 default ""
672 ---help---
673 See MMC0_CD_PIN help text.
674
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100675config MMC1_PINS
676 string "Pins for mmc1"
677 default ""
678 ---help---
679 Set the pins used for mmc1, when applicable. This takes a string in the
680 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
681
682config MMC2_PINS
683 string "Pins for mmc2"
684 default ""
685 ---help---
686 See MMC1_PINS help text.
687
688config MMC3_PINS
689 string "Pins for mmc3"
690 default ""
691 ---help---
692 See MMC1_PINS help text.
693
Hans de Goedeaf593e42014-10-02 20:43:50 +0200694config MMC_SUNXI_SLOT_EXTRA
695 int "mmc extra slot number"
696 default -1
697 ---help---
698 sunxi builds always enable mmc0, some boards also have a second sdcard
699 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
700 support for this.
701
Hans de Goede99c9fb02016-04-01 22:39:26 +0200702config INITIAL_USB_SCAN_DELAY
703 int "delay initial usb scan by x ms to allow builtin devices to init"
704 default 0
705 ---help---
706 Some boards have on board usb devices which need longer than the
707 USB spec's 1 second to connect from board powerup. Set this config
708 option to a non 0 value to add an extra delay before the first usb
709 bus scan.
710
Hans de Goedee7b852a2015-01-07 15:26:06 +0100711config USB0_VBUS_PIN
712 string "Vbus enable pin for usb0 (otg)"
713 default ""
714 ---help---
715 Set the Vbus enable pin for usb0 (otg). This takes a string in the
716 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
717
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100718config USB0_VBUS_DET
719 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100720 default ""
721 ---help---
722 Set the Vbus detect pin for usb0 (otg). This takes a string in the
723 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
724
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200725config USB0_ID_DET
726 string "ID detect pin for usb0 (otg)"
727 default ""
728 ---help---
729 Set the ID detect pin for usb0 (otg). This takes a string in the
730 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
731
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100732config USB1_VBUS_PIN
733 string "Vbus enable pin for usb1 (ehci0)"
734 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100735 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100736 ---help---
737 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
738 a string in the format understood by sunxi_name_to_gpio, e.g.
739 PH1 for pin 1 of port H.
740
741config USB2_VBUS_PIN
742 string "Vbus enable pin for usb2 (ehci1)"
743 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100744 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100745 ---help---
746 See USB1_VBUS_PIN help text.
747
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100748config USB3_VBUS_PIN
749 string "Vbus enable pin for usb3 (ehci2)"
750 default ""
751 ---help---
752 See USB1_VBUS_PIN help text.
753
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200754config I2C0_ENABLE
755 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800756 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200757 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200758 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200759 ---help---
760 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
761 its clock and setting up the bus. This is especially useful on devices
762 with slaves connected to the bus or with pins exposed through e.g. an
763 expansion port/header.
764
765config I2C1_ENABLE
766 bool "Enable I2C/TWI controller 1"
767 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200768 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200769 ---help---
770 See I2C0_ENABLE help text.
771
772config I2C2_ENABLE
773 bool "Enable I2C/TWI controller 2"
774 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200775 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200776 ---help---
777 See I2C0_ENABLE help text.
778
779if MACH_SUN6I || MACH_SUN7I
780config I2C3_ENABLE
781 bool "Enable I2C/TWI controller 3"
782 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200783 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200784 ---help---
785 See I2C0_ENABLE help text.
786endif
787
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100788if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100789config R_I2C_ENABLE
790 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100791 # This is used for the pmic on H3
792 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200793 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100794 ---help---
795 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100796endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100797
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200798if MACH_SUN7I
799config I2C4_ENABLE
800 bool "Enable I2C/TWI controller 4"
801 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200802 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200803 ---help---
804 See I2C0_ENABLE help text.
805endif
806
Hans de Goede3ae1d132015-04-25 17:25:14 +0200807config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900808 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200809 default n
810 ---help---
811 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
812
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800813config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900814 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800815 depends on !MACH_SUN8I_A83T
816 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800817 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800818 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800819 depends on !MACH_SUN9I
820 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100821 depends on !SUN50I_GEN_H6
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000822 select DM_VIDEO
823 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800824 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200825 default y
826 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000827 Say Y here to add support for using a graphical console on the HDMI,
828 LCD or VGA output found on older sunxi devices. This will also provide
829 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100830
Hans de Goedee9544592014-12-23 23:04:35 +0100831config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900832 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800833 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100834 default y
835 ---help---
836 Say Y here to add support for outputting video over HDMI.
837
Hans de Goede260f5202014-12-25 13:58:06 +0100838config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900839 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800840 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100841 default n
842 ---help---
843 Say Y here to add support for outputting video over VGA.
844
Hans de Goedeac1633c2014-12-24 12:17:07 +0100845config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900846 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800847 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100848 default n
849 ---help---
850 Say Y here to add support for external DACs connected to the parallel
851 LCD interface driving a VGA connector, such as found on the
852 Olimex A13 boards.
853
Hans de Goede18366f72015-01-25 15:33:07 +0100854config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900855 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100856 depends on VIDEO_VGA_VIA_LCD
857 default n
858 ---help---
859 Say Y here if you've a board which uses opendrain drivers for the vga
860 hsync and vsync signals. Opendrain drivers cannot generate steep enough
861 positive edges for a stable video output, so on boards with opendrain
862 drivers the sync signals must always be active high.
863
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800864config VIDEO_VGA_EXTERNAL_DAC_EN
865 string "LCD panel power enable pin"
866 depends on VIDEO_VGA_VIA_LCD
867 default ""
868 ---help---
869 Set the enable pin for the external VGA DAC. This takes a string in the
870 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
871
Hans de Goedec06e00e2015-08-03 19:20:26 +0200872config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900873 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800874 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200875 default n
876 ---help---
877 Say Y here to add support for outputting composite video.
878
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100879config VIDEO_LCD_MODE
880 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800881 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100882 default ""
883 ---help---
884 LCD panel timing details string, leave empty if there is no LCD panel.
885 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
886 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200887 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100888
Hans de Goede481b6642015-01-13 13:21:46 +0100889config VIDEO_LCD_DCLK_PHASE
890 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700891 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100892 default 1
893 ---help---
894 Select LCD panel display clock phase shift, range 0-3.
895
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100896config VIDEO_LCD_POWER
897 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800898 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100899 default ""
900 ---help---
901 Set the power enable pin for the LCD panel. This takes a string in the
902 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
903
Hans de Goedece9e3322015-02-16 17:26:41 +0100904config VIDEO_LCD_RESET
905 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800906 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100907 default ""
908 ---help---
909 Set the reset pin for the LCD panel. This takes a string in the format
910 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
911
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100912config VIDEO_LCD_BL_EN
913 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800914 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100915 default ""
916 ---help---
917 Set the backlight enable pin for the LCD panel. This takes a string in the
918 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
919 port H.
920
921config VIDEO_LCD_BL_PWM
922 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800923 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100924 default ""
925 ---help---
926 Set the backlight pwm pin for the LCD panel. This takes a string in the
927 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200928
Hans de Goede2d5d3022015-01-22 21:02:42 +0100929config VIDEO_LCD_BL_PWM_ACTIVE_LOW
930 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800931 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100932 default y
933 ---help---
934 Set this if the backlight pwm output is active low.
935
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100936config VIDEO_LCD_PANEL_I2C
937 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800938 depends on VIDEO_SUNXI
Hans de Goede6de9f762015-03-07 12:00:02 +0100939 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200940 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100941 ---help---
942 Say y here if the LCD panel needs to be configured via i2c. This
943 will add a bitbang i2c controller using gpios to talk to the LCD.
944
945config VIDEO_LCD_PANEL_I2C_SDA
946 string "LCD panel i2c interface SDA pin"
947 depends on VIDEO_LCD_PANEL_I2C
948 default "PG12"
949 ---help---
950 Set the SDA pin for the LCD i2c interface. This takes a string in the
951 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
952
953config VIDEO_LCD_PANEL_I2C_SCL
954 string "LCD panel i2c interface SCL pin"
955 depends on VIDEO_LCD_PANEL_I2C
956 default "PG10"
957 ---help---
958 Set the SCL pin for the LCD i2c interface. This takes a string in the
959 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
960
Hans de Goede797a0f52015-01-01 22:04:34 +0100961
962# Note only one of these may be selected at a time! But hidden choices are
963# not supported by Kconfig
964config VIDEO_LCD_IF_PARALLEL
965 bool
966
967config VIDEO_LCD_IF_LVDS
968 bool
969
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200970config SUNXI_DE2
971 bool
972 default n
973
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200974config VIDEO_DE2
975 bool "Display Engine 2 video driver"
976 depends on SUNXI_DE2
977 select DM_VIDEO
978 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100979 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800980 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200981 default y
982 ---help---
983 Say y here if you want to build DE2 video driver which is present on
984 newer SoCs. Currently only HDMI output is supported.
985
Hans de Goede797a0f52015-01-01 22:04:34 +0100986
987choice
988 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800989 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100990 ---help---
991 Select which type of LCD panel to support.
992
993config VIDEO_LCD_PANEL_PARALLEL
994 bool "Generic parallel interface LCD panel"
995 select VIDEO_LCD_IF_PARALLEL
996
997config VIDEO_LCD_PANEL_LVDS
998 bool "Generic lvds interface LCD panel"
999 select VIDEO_LCD_IF_LVDS
1000
Siarhei Siamashkac02f0522015-01-19 05:23:33 +02001001config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
1002 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
1003 select VIDEO_LCD_SSD2828
1004 select VIDEO_LCD_IF_PARALLEL
1005 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +02001006 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
1007
1008config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
1009 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
1010 select VIDEO_LCD_ANX9804
1011 select VIDEO_LCD_IF_PARALLEL
1012 select VIDEO_LCD_PANEL_I2C
1013 ---help---
1014 Select this for eDP LCD panels with 4 lanes running at 1.62G,
1015 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +02001016
Hans de Goede743fb9552015-01-20 09:23:36 +01001017config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
1018 bool "Hitachi tx18d42vm LCD panel"
1019 select VIDEO_LCD_HITACHI_TX18D42VM
1020 select VIDEO_LCD_IF_LVDS
1021 ---help---
1022 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
1023
Hans de Goede613dade2015-02-16 17:49:47 +01001024config VIDEO_LCD_TL059WV5C0
1025 bool "tl059wv5c0 LCD panel"
1026 select VIDEO_LCD_PANEL_I2C
1027 select VIDEO_LCD_IF_PARALLEL
1028 ---help---
1029 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
1030 Aigo M60/M608/M606 tablets.
1031
Hans de Goede797a0f52015-01-01 22:04:34 +01001032endchoice
1033
Mylène Josserand628426a2017-04-02 12:59:09 +02001034config SATAPWR
1035 string "SATA power pin"
1036 default ""
1037 help
1038 Set the pins used to power the SATA. This takes a string in the
1039 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
1040 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +01001041
Hans de Goedebf880fe2015-01-25 12:10:48 +01001042config GMAC_TX_DELAY
1043 int "GMAC Transmit Clock Delay Chain"
1044 default 0
1045 ---help---
1046 Set the GMAC Transmit Clock Delay Chain value.
1047
Hans de Goede66ab79d2015-09-13 13:02:48 +02001048config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001049 default 0x4fe00000 if MACH_SUN4I
1050 default 0x4fe00000 if MACH_SUN5I
1051 default 0x4fe00000 if MACH_SUN6I
1052 default 0x4fe00000 if MACH_SUN7I
1053 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001054 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001055 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001056 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001057
Jagan Teki4e159f82018-02-06 22:42:56 +05301058config SPL_SPI_SUNXI
1059 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Andre Przywara0c882df2020-01-28 00:46:43 +00001060 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6
Jagan Teki4e159f82018-02-06 22:42:56 +05301061 help
1062 Enable support for SPI Flash. This option allows SPL to read from
1063 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1064 not need any extra configuration.
1065
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001066config PINE64_DT_SELECTION
1067 bool "Enable Pine64 device tree selection code"
1068 depends on MACH_SUN50I
1069 help
1070 The original Pine A64 and Pine A64+ are similar but different
1071 boards and can be differed by the DRAM size. Pine A64 has
1072 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1073 option, the device tree selection code specific to Pine64 which
1074 utilizes the DRAM size will be enabled.
1075
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001076config PINEPHONE_DT_SELECTION
1077 bool "Enable PinePhone device tree selection code"
1078 depends on MACH_SUN50I
1079 help
1080 Enable this option to automatically select the device tree for the
1081 correct PinePhone hardware revision during boot.
1082
Andre Heiderbf8c8102021-10-01 19:29:00 +01001083config BLUETOOTH_DT_DEVICE_FIXUP
1084 string "Fixup the Bluetooth controller address"
1085 default ""
1086 help
1087 This option specifies the DT compatible name of the Bluetooth
1088 controller for which to set the "local-bd-address" property.
1089 Set this option if your device ships with the Bluetooth controller
1090 default address.
1091 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1092 flipped elsewise.
1093
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001094endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001095
1096config CHIP_DIP_SCAN
1097 bool "Enable DIPs detection for CHIP board"
1098 select SUPPORT_EXTENSION_SCAN
1099 select W1
1100 select W1_GPIO
1101 select W1_EEPROM
1102 select W1_EEPROM_DS24XXX
1103 select CMD_EXTENSION