blob: 0de840aaa227310f478467070b32a15a4b783122 [file] [log] [blame]
York Sunb3d71642016-09-26 08:09:26 -07001config ARCH_LS1012A
York Sunfcd0e742016-10-04 14:31:47 -07002 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +08003 select ARMV8_SET_SMPEN
Rajesh Bhagatcd786e82018-11-05 18:01:48 +00004 select ARM_ERRATA_855873 if !TFABOOT
Rajesh Bhagat52d237a2019-01-25 13:36:26 +00005 select FSL_LAYERSCAPE
York Sun4dd8c612016-10-04 14:31:48 -07006 select FSL_LSCH2
Sriram Dash4a943332018-01-30 15:58:44 +05307 select SYS_FSL_SRDS_1
8 select SYS_HAS_SERDES
York Sunb6fffd82016-10-04 18:03:08 -07009 select SYS_FSL_DDR_BE
York Sunb3d71642016-09-26 08:09:26 -070010 select SYS_FSL_MMDC
York Sun149eb332016-09-26 08:09:27 -070011 select SYS_FSL_ERRATUM_A010315
Ran Wang02dc77b2017-11-13 16:14:48 +080012 select SYS_FSL_ERRATUM_A009798
13 select SYS_FSL_ERRATUM_A008997
14 select SYS_FSL_ERRATUM_A009007
15 select SYS_FSL_ERRATUM_A009008
Simon Glass62adede2017-01-23 13:31:19 -070016 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070017 select BOARD_EARLY_INIT_F
Sriram Dash7122a0c2018-02-06 11:26:30 +053018 select SYS_I2C_MXC
19 select SYS_I2C_MXC_I2C1
20 select SYS_I2C_MXC_I2C2
Masahiro Yamadaacede7a2017-12-04 12:37:00 +090021 imply PANIC_HANG
York Sun149eb332016-09-26 08:09:27 -070022
Yuantian Tang4aefa162019-04-10 16:43:33 +080023config ARCH_LS1028A
24 bool
25 select ARMV8_SET_SMPEN
26 select FSL_LSCH3
27 select NXP_LSCH3_2
28 select SYS_FSL_HAS_CCI400
29 select SYS_FSL_SRDS_1
30 select SYS_HAS_SERDES
31 select SYS_FSL_DDR
32 select SYS_FSL_DDR_LE
33 select SYS_FSL_DDR_VER_50
34 select SYS_FSL_HAS_DDR3
35 select SYS_FSL_HAS_DDR4
36 select SYS_FSL_HAS_SEC
37 select SYS_FSL_SEC_COMPAT_5
38 select SYS_FSL_SEC_LE
39 select FSL_TZASC_1
40 select ARCH_EARLY_INIT_R
41 select BOARD_EARLY_INIT_F
42 select SYS_I2C_MXC
Ran Wange118acb2019-05-14 17:34:56 +080043 select SYS_FSL_ERRATUM_A008997
Yuantian Tang4aefa162019-04-10 16:43:33 +080044 select SYS_FSL_ERRATUM_A009007
45 select SYS_FSL_ERRATUM_A008514 if !TFABOOT
46 select SYS_FSL_ERRATUM_A009663 if !TFABOOT
47 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
Laurentiu Tudor7ea2feb2019-10-18 09:01:56 +000048 select SYS_FSL_ERRATUM_A050382
Yuantian Tang4aefa162019-04-10 16:43:33 +080049 imply PANIC_HANG
50
York Sun149eb332016-09-26 08:09:27 -070051config ARCH_LS1043A
York Sunfcd0e742016-10-04 14:31:47 -070052 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080053 select ARMV8_SET_SMPEN
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000054 select ARM_ERRATA_855873 if !TFABOOT
Rajesh Bhagat52d237a2019-01-25 13:36:26 +000055 select FSL_LAYERSCAPE
York Sun4dd8c612016-10-04 14:31:48 -070056 select FSL_LSCH2
Sriram Dash4a943332018-01-30 15:58:44 +053057 select SYS_FSL_SRDS_1
58 select SYS_HAS_SERDES
York Sund297d392016-12-28 08:43:40 -080059 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070060 select SYS_FSL_DDR_BE
61 select SYS_FSL_DDR_VER_50
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000062 select SYS_FSL_ERRATUM_A008850 if !TFABOOT
Ran Wange64f7472017-09-04 18:46:50 +080063 select SYS_FSL_ERRATUM_A008997
Ran Wang3ba69482017-09-04 18:46:51 +080064 select SYS_FSL_ERRATUM_A009007
Ran Wangb358b7b2017-09-04 18:46:48 +080065 select SYS_FSL_ERRATUM_A009008
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000066 select SYS_FSL_ERRATUM_A009660 if !TFABOOT
67 select SYS_FSL_ERRATUM_A009663 if !TFABOOT
Ran Wang9e8fabc2017-09-04 18:46:49 +080068 select SYS_FSL_ERRATUM_A009798
York Sun1dc61ca2016-12-28 08:43:41 -080069 select SYS_FSL_ERRATUM_A009929
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000070 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
York Sun149eb332016-09-26 08:09:27 -070071 select SYS_FSL_ERRATUM_A010315
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +080072 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -080073 select SYS_FSL_HAS_DDR3
74 select SYS_FSL_HAS_DDR4
Simon Glass62adede2017-01-23 13:31:19 -070075 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -070076 select BOARD_EARLY_INIT_F
Sriram Dash7122a0c2018-02-06 11:26:30 +053077 select SYS_I2C_MXC
78 select SYS_I2C_MXC_I2C1
79 select SYS_I2C_MXC_I2C2
80 select SYS_I2C_MXC_I2C3
81 select SYS_I2C_MXC_I2C4
Simon Glassc88a09a2017-08-04 16:34:34 -060082 imply CMD_PCI
York Sunb3d71642016-09-26 08:09:26 -070083
York Sunbad49842016-09-26 08:09:24 -070084config ARCH_LS1046A
York Sunfcd0e742016-10-04 14:31:47 -070085 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +080086 select ARMV8_SET_SMPEN
Rajesh Bhagat52d237a2019-01-25 13:36:26 +000087 select FSL_LAYERSCAPE
York Sun4dd8c612016-10-04 14:31:48 -070088 select FSL_LSCH2
Sriram Dash4a943332018-01-30 15:58:44 +053089 select SYS_FSL_SRDS_1
90 select SYS_HAS_SERDES
York Sund297d392016-12-28 08:43:40 -080091 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -070092 select SYS_FSL_DDR_BE
York Sunb6fffd82016-10-04 18:03:08 -070093 select SYS_FSL_DDR_VER_50
Rajesh Bhagatcd786e82018-11-05 18:01:48 +000094 select SYS_FSL_ERRATUM_A008336 if !TFABOOT
95 select SYS_FSL_ERRATUM_A008511 if !TFABOOT
96 select SYS_FSL_ERRATUM_A008850 if !TFABOOT
Ran Wange64f7472017-09-04 18:46:50 +080097 select SYS_FSL_ERRATUM_A008997
Ran Wang3ba69482017-09-04 18:46:51 +080098 select SYS_FSL_ERRATUM_A009007
Ran Wangb358b7b2017-09-04 18:46:48 +080099 select SYS_FSL_ERRATUM_A009008
Ran Wang9e8fabc2017-09-04 18:46:49 +0800100 select SYS_FSL_ERRATUM_A009798
York Sun1dc61ca2016-12-28 08:43:41 -0800101 select SYS_FSL_ERRATUM_A009801
Rajesh Bhagatcd786e82018-11-05 18:01:48 +0000102 select SYS_FSL_ERRATUM_A009803 if !TFABOOT
103 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
104 select SYS_FSL_ERRATUM_A010165 if !TFABOOT
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800105 select SYS_FSL_ERRATUM_A010539
York Sund297d392016-12-28 08:43:40 -0800106 select SYS_FSL_HAS_DDR4
York Sun6b62ef02016-10-04 18:01:34 -0700107 select SYS_FSL_SRDS_2
Simon Glass62adede2017-01-23 13:31:19 -0700108 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -0700109 select BOARD_EARLY_INIT_F
Sriram Dash7122a0c2018-02-06 11:26:30 +0530110 select SYS_I2C_MXC
111 select SYS_I2C_MXC_I2C1
112 select SYS_I2C_MXC_I2C2
113 select SYS_I2C_MXC_I2C3
114 select SYS_I2C_MXC_I2C4
Simon Glass0e5faf02017-06-14 21:28:21 -0600115 imply SCSI
Tuomas Tynkkynenedf9f622017-12-08 15:36:19 +0200116 imply SCSI_AHCI
York Sunb3d71642016-09-26 08:09:26 -0700117
Ashish Kumarb25faa22017-08-31 16:12:53 +0530118config ARCH_LS1088A
119 bool
120 select ARMV8_SET_SMPEN
Pankit Gargf5c2a832018-12-27 04:37:55 +0000121 select ARM_ERRATA_855873 if !TFABOOT
Rajesh Bhagat52d237a2019-01-25 13:36:26 +0000122 select FSL_LAYERSCAPE
Ashish Kumarb25faa22017-08-31 16:12:53 +0530123 select FSL_LSCH3
Sriram Dash4a943332018-01-30 15:58:44 +0530124 select SYS_FSL_SRDS_1
125 select SYS_HAS_SERDES
Ashish Kumarb25faa22017-08-31 16:12:53 +0530126 select SYS_FSL_DDR
127 select SYS_FSL_DDR_LE
128 select SYS_FSL_DDR_VER_50
Ashish Kumarec455e22017-08-31 16:37:31 +0530129 select SYS_FSL_EC1
130 select SYS_FSL_EC2
Pankit Gargf5c2a832018-12-27 04:37:55 +0000131 select SYS_FSL_ERRATUM_A009803 if !TFABOOT
132 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
133 select SYS_FSL_ERRATUM_A010165 if !TFABOOT
134 select SYS_FSL_ERRATUM_A008511 if !TFABOOT
135 select SYS_FSL_ERRATUM_A008850 if !TFABOOT
Ran Wangef277072017-09-22 15:21:34 +0800136 select SYS_FSL_ERRATUM_A009007
Ashish Kumarb25faa22017-08-31 16:12:53 +0530137 select SYS_FSL_HAS_CCI400
138 select SYS_FSL_HAS_DDR4
Ashish Kumarec455e22017-08-31 16:37:31 +0530139 select SYS_FSL_HAS_RGMII
Ashish Kumarb25faa22017-08-31 16:12:53 +0530140 select SYS_FSL_HAS_SEC
141 select SYS_FSL_SEC_COMPAT_5
142 select SYS_FSL_SEC_LE
143 select SYS_FSL_SRDS_1
144 select SYS_FSL_SRDS_2
145 select FSL_TZASC_1
Rajesh Bhagat5756f7e2019-01-20 05:30:06 +0000146 select FSL_TZASC_400
147 select FSL_TZPC_BP147
Ashish Kumarb25faa22017-08-31 16:12:53 +0530148 select ARCH_EARLY_INIT_R
149 select BOARD_EARLY_INIT_F
Sriram Dash7122a0c2018-02-06 11:26:30 +0530150 select SYS_I2C_MXC
Chuanhua Han98a5e402019-07-26 20:25:37 +0800151 select SYS_I2C_MXC_I2C1 if !TFABOOT
152 select SYS_I2C_MXC_I2C2 if !TFABOOT
153 select SYS_I2C_MXC_I2C3 if !TFABOOT
154 select SYS_I2C_MXC_I2C4 if !TFABOOT
Ashish Kumara179e562017-11-02 09:50:47 +0530155 imply SCSI
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900156 imply PANIC_HANG
Ashish Kumarb25faa22017-08-31 16:12:53 +0530157
York Sunfcd0e742016-10-04 14:31:47 -0700158config ARCH_LS2080A
159 bool
Hou Zhiqiang4d1525a2017-01-06 17:41:11 +0800160 select ARMV8_SET_SMPEN
Tom Rinibacb52c2017-03-07 07:13:42 -0500161 select ARM_ERRATA_826974
162 select ARM_ERRATA_828024
163 select ARM_ERRATA_829520
164 select ARM_ERRATA_833471
Rajesh Bhagat52d237a2019-01-25 13:36:26 +0000165 select FSL_LAYERSCAPE
York Sun4dd8c612016-10-04 14:31:48 -0700166 select FSL_LSCH3
Sriram Dash4a943332018-01-30 15:58:44 +0530167 select SYS_FSL_SRDS_1
168 select SYS_HAS_SERDES
York Sund297d392016-12-28 08:43:40 -0800169 select SYS_FSL_DDR
York Sunb6fffd82016-10-04 18:03:08 -0700170 select SYS_FSL_DDR_LE
171 select SYS_FSL_DDR_VER_50
Ashish Kumar97393d62017-08-18 10:54:36 +0530172 select SYS_FSL_HAS_CCN504
York Sun6b62ef02016-10-04 18:01:34 -0700173 select SYS_FSL_HAS_DP_DDR
York Sun92c36e22016-12-28 08:43:30 -0800174 select SYS_FSL_HAS_SEC
York Sund297d392016-12-28 08:43:40 -0800175 select SYS_FSL_HAS_DDR4
York Sun92c36e22016-12-28 08:43:30 -0800176 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -0800177 select SYS_FSL_SEC_LE
York Sun6b62ef02016-10-04 18:01:34 -0700178 select SYS_FSL_SRDS_2
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530179 select FSL_TZASC_1
180 select FSL_TZASC_2
Rajesh Bhagat5756f7e2019-01-20 05:30:06 +0000181 select FSL_TZASC_400
182 select FSL_TZPC_BP147
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000183 select SYS_FSL_ERRATUM_A008336 if !TFABOOT
184 select SYS_FSL_ERRATUM_A008511 if !TFABOOT
185 select SYS_FSL_ERRATUM_A008514 if !TFABOOT
York Sun1dc61ca2016-12-28 08:43:41 -0800186 select SYS_FSL_ERRATUM_A008585
Ran Wange64f7472017-09-04 18:46:50 +0800187 select SYS_FSL_ERRATUM_A008997
Ran Wang3ba69482017-09-04 18:46:51 +0800188 select SYS_FSL_ERRATUM_A009007
Ran Wangb358b7b2017-09-04 18:46:48 +0800189 select SYS_FSL_ERRATUM_A009008
York Sun1dc61ca2016-12-28 08:43:41 -0800190 select SYS_FSL_ERRATUM_A009635
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000191 select SYS_FSL_ERRATUM_A009663 if !TFABOOT
Ran Wang9e8fabc2017-09-04 18:46:49 +0800192 select SYS_FSL_ERRATUM_A009798
York Sun1dc61ca2016-12-28 08:43:41 -0800193 select SYS_FSL_ERRATUM_A009801
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000194 select SYS_FSL_ERRATUM_A009803 if !TFABOOT
195 select SYS_FSL_ERRATUM_A009942 if !TFABOOT
196 select SYS_FSL_ERRATUM_A010165 if !TFABOOT
Ashish kumar3b52a232017-02-23 16:03:57 +0530197 select SYS_FSL_ERRATUM_A009203
Simon Glass62adede2017-01-23 13:31:19 -0700198 select ARCH_EARLY_INIT_R
Simon Glass7a99a872017-01-23 13:31:20 -0700199 select BOARD_EARLY_INIT_F
Sriram Dash7122a0c2018-02-06 11:26:30 +0530200 select SYS_I2C_MXC
Chuanhua Han3f27fff2019-07-26 19:24:03 +0800201 select SYS_I2C_MXC_I2C1 if !TFABOOT
202 select SYS_I2C_MXC_I2C2 if !TFABOOT
203 select SYS_I2C_MXC_I2C3 if !TFABOOT
204 select SYS_I2C_MXC_I2C4 if !TFABOOT
Masahiro Yamada9afc6c52018-04-25 18:47:52 +0900205 imply DISTRO_DEFAULTS
Masahiro Yamadaacede7a2017-12-04 12:37:00 +0900206 imply PANIC_HANG
York Sun4dd8c612016-10-04 14:31:48 -0700207
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000208config ARCH_LX2160A
209 bool
210 select ARMV8_SET_SMPEN
211 select FSL_LSCH3
212 select NXP_LSCH3_2
213 select SYS_HAS_SERDES
214 select SYS_FSL_SRDS_1
215 select SYS_FSL_SRDS_2
216 select SYS_NXP_SRDS_3
217 select SYS_FSL_DDR
218 select SYS_FSL_DDR_LE
219 select SYS_FSL_DDR_VER_50
220 select SYS_FSL_EC1
221 select SYS_FSL_EC2
Ran Wangd0270dc2019-11-26 11:40:40 +0800222 select SYS_FSL_ERRATUM_A050106
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000223 select SYS_FSL_HAS_RGMII
224 select SYS_FSL_HAS_SEC
225 select SYS_FSL_HAS_CCN508
226 select SYS_FSL_HAS_DDR4
227 select SYS_FSL_SEC_COMPAT_5
228 select SYS_FSL_SEC_LE
229 select ARCH_EARLY_INIT_R
230 select BOARD_EARLY_INIT_F
231 select SYS_I2C_MXC
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000232 imply DISTRO_DEFAULTS
233 imply PANIC_HANG
234 imply SCSI
235 imply SCSI_AHCI
236
York Sun4dd8c612016-10-04 14:31:48 -0700237config FSL_LSCH2
238 bool
Ashish Kumar11234062017-08-11 11:09:14 +0530239 select SYS_FSL_HAS_CCI400
York Sun92c36e22016-12-28 08:43:30 -0800240 select SYS_FSL_HAS_SEC
241 select SYS_FSL_SEC_COMPAT_5
York Sunfa4199422016-12-28 08:43:31 -0800242 select SYS_FSL_SEC_BE
York Sun4dd8c612016-10-04 14:31:48 -0700243
244config FSL_LSCH3
245 bool
246
Priyanka Jain88c25662018-10-29 09:11:29 +0000247config NXP_LSCH3_2
248 bool
249
York Sun4dd8c612016-10-04 14:31:48 -0700250menu "Layerscape architecture"
251 depends on FSL_LSCH2 || FSL_LSCH3
York Sunfcd0e742016-10-04 14:31:47 -0700252
Rajesh Bhagat52d237a2019-01-25 13:36:26 +0000253config FSL_LAYERSCAPE
254 bool
255
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800256config FSL_PCIE_COMPAT
257 string "PCIe compatible of Kernel DT"
Hou Zhiqiang2b08d142019-04-08 10:15:50 +0000258 depends on PCIE_LAYERSCAPE || PCIE_LAYERSCAPE_GEN4
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800259 default "fsl,ls1012a-pcie" if ARCH_LS1012A
Yuantian Tang4aefa162019-04-10 16:43:33 +0800260 default "fsl,ls1028a-pcie" if ARCH_LS1028A
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800261 default "fsl,ls1043a-pcie" if ARCH_LS1043A
262 default "fsl,ls1046a-pcie" if ARCH_LS1046A
263 default "fsl,ls2080a-pcie" if ARCH_LS2080A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530264 default "fsl,ls1088a-pcie" if ARCH_LS1088A
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000265 default "fsl,lx2160a-pcie" if ARCH_LX2160A
Hou Zhiqiangd553bf22016-12-13 14:54:24 +0800266 help
267 This compatible is used to find pci controller node in Kernel DT
268 to complete fixup.
269
Wenbin Songa8f57a92017-01-17 18:31:15 +0800270config HAS_FEATURE_GIC64K_ALIGN
271 bool
272 default y if ARCH_LS1043A
273
Wenbin Songc6bc7c02017-01-17 18:31:16 +0800274config HAS_FEATURE_ENHANCED_MSI
275 bool
276 default y if ARCH_LS1043A
Wenbin Songa8f57a92017-01-17 18:31:15 +0800277
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800278menu "Layerscape PPA"
279config FSL_LS_PPA
280 bool "FSL Layerscape PPA firmware support"
macro.wave.z@gmail.com01bd3342016-12-08 11:58:22 +0800281 depends on !ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800282 select ARMV8_SEC_FIRMWARE_SUPPORT
Hou Zhiqiang6be115d2017-01-16 17:31:48 +0800283 select SEC_FIRMWARE_ARMV8_PSCI
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800284 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800285 help
286 The FSL Primary Protected Application (PPA) is a software component
287 which is loaded during boot stage, and then remains resident in RAM
288 and runs in the TrustZone after boot.
289 Say y to enable it.
York Sunf2aaf842017-05-15 08:52:00 -0700290
291config SPL_FSL_LS_PPA
292 bool "FSL Layerscape PPA firmware support for SPL build"
293 depends on !ARMV8_PSCI
294 select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
295 select SEC_FIRMWARE_ARMV8_PSCI
296 select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
297 help
298 The FSL Primary Protected Application (PPA) is a software component
299 which is loaded during boot stage, and then remains resident in RAM
300 and runs in the TrustZone after boot. This is to load PPA during SPL
301 stage instead of the RAM version of U-Boot. Once PPA is initialized,
302 the rest of U-Boot (including RAM version) runs at EL2.
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800303choice
304 prompt "FSL Layerscape PPA firmware loading-media select"
305 depends on FSL_LS_PPA
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800306 default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
307 default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800308 default SYS_LS_PPA_FW_IN_XIP
309
310config SYS_LS_PPA_FW_IN_XIP
311 bool "XIP"
312 help
313 Say Y here if the PPA firmware locate at XIP flash, such
314 as NOR or QSPI flash.
315
Hou Zhiqiangbd6e2cd2017-03-17 16:12:33 +0800316config SYS_LS_PPA_FW_IN_MMC
317 bool "eMMC or SD Card"
318 help
319 Say Y here if the PPA firmware locate at eMMC/SD card.
320
321config SYS_LS_PPA_FW_IN_NAND
322 bool "NAND"
323 help
324 Say Y here if the PPA firmware locate at NAND flash.
325
Hou Zhiqiangbff56d52017-01-16 17:31:49 +0800326endchoice
327
Sumit Garg8fddf752017-04-20 05:09:11 +0530328config LS_PPA_ESBC_HDR_SIZE
329 hex "Length of PPA ESBC header"
330 depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
331 default 0x2000
332 help
333 Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
334 NAND to memory to validate PPA image.
335
macro.wave.z@gmail.comec2d7ed2016-12-08 11:58:21 +0800336endmenu
337
Ran Wange64f7472017-09-04 18:46:50 +0800338config SYS_FSL_ERRATUM_A008997
339 bool "Workaround for USB PHY erratum A008997"
340
Ran Wang3ba69482017-09-04 18:46:51 +0800341config SYS_FSL_ERRATUM_A009007
342 bool
343 help
344 Workaround for USB PHY erratum A009007
345
Ran Wangb358b7b2017-09-04 18:46:48 +0800346config SYS_FSL_ERRATUM_A009008
347 bool "Workaround for USB PHY erratum A009008"
348
Ran Wang9e8fabc2017-09-04 18:46:49 +0800349config SYS_FSL_ERRATUM_A009798
350 bool "Workaround for USB PHY erratum A009798"
351
Ran Wangd0270dc2019-11-26 11:40:40 +0800352config SYS_FSL_ERRATUM_A050106
353 bool "Workaround for USB PHY erratum A050106"
354 help
355 USB3.0 Receiver needs to enable fixed equalization
356 for each of PHY instances in an SOC. This is similar
357 to erratum A-009007, but this one is for LX2160A,
358 and the register value is different.
359
York Sun149eb332016-09-26 08:09:27 -0700360config SYS_FSL_ERRATUM_A010315
361 bool "Workaround for PCIe erratum A010315"
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800362
363config SYS_FSL_ERRATUM_A010539
364 bool "Workaround for PIN MUX erratum A010539"
York Sun4dd8c612016-10-04 14:31:48 -0700365
York Sunf188d222016-10-04 14:45:01 -0700366config MAX_CPUS
367 int "Maximum number of CPUs permitted for Layerscape"
Yuantian Tang4aefa162019-04-10 16:43:33 +0800368 default 2 if ARCH_LS1028A
York Sunf188d222016-10-04 14:45:01 -0700369 default 4 if ARCH_LS1043A
370 default 4 if ARCH_LS1046A
371 default 16 if ARCH_LS2080A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530372 default 8 if ARCH_LS1088A
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000373 default 16 if ARCH_LX2160A
York Sunf188d222016-10-04 14:45:01 -0700374 default 1
375 help
376 Set this number to the maximum number of possible CPUs in the SoC.
377 SoCs may have multiple clusters with each cluster may have multiple
378 ports. If some ports are reserved but higher ports are used for
379 cores, count the reserved ports. This will allocate enough memory
380 in spin table to properly handle all cores.
381
Meenakshi Aggarwalbbd33182018-11-30 22:32:11 +0530382config EMC2305
383 bool "Fan controller"
384 help
385 Enable the EMC2305 fan controller for configuration of fan
386 speed.
387
Udit Agarwal22ec2382019-11-07 16:11:32 +0000388config NXP_ESBC
389 bool "NXP_ESBC"
York Sun728e7002016-12-02 09:32:35 -0800390 help
391 Enable Freescale Secure Boot feature
392
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800393config QSPI_AHB_INIT
394 bool "Init the QSPI AHB bus"
395 help
396 The default setting for QSPI AHB bus just support 3bytes addressing.
397 But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
398 bus for those flashes to support the full QSPI flash size.
399
Ashish Kumar11234062017-08-11 11:09:14 +0530400config SYS_CCI400_OFFSET
401 hex "Offset for CCI400 base"
402 depends on SYS_FSL_HAS_CCI400
Yuantian Tang4aefa162019-04-10 16:43:33 +0800403 default 0x3090000 if ARCH_LS1088A || ARCH_LS1028A
Ashish Kumar11234062017-08-11 11:09:14 +0530404 default 0x180000 if FSL_LSCH2
405 help
406 Offset for CCI400 base
407 CCI400 base addr = CCSRBAR + CCI400_OFFSET
408
York Sune7310a32016-10-04 14:45:54 -0700409config SYS_FSL_IFC_BANK_COUNT
410 int "Maximum banks of Integrated flash controller"
Ashish Kumarb25faa22017-08-31 16:12:53 +0530411 depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A || ARCH_LS1088A
York Sune7310a32016-10-04 14:45:54 -0700412 default 4 if ARCH_LS1043A
413 default 4 if ARCH_LS1046A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530414 default 8 if ARCH_LS2080A || ARCH_LS1088A
York Sune7310a32016-10-04 14:45:54 -0700415
Ashish Kumar11234062017-08-11 11:09:14 +0530416config SYS_FSL_HAS_CCI400
417 bool
418
Ashish Kumar97393d62017-08-18 10:54:36 +0530419config SYS_FSL_HAS_CCN504
420 bool
421
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000422config SYS_FSL_HAS_CCN508
423 bool
424
York Sun0dc9abb2016-10-04 14:46:50 -0700425config SYS_FSL_HAS_DP_DDR
426 bool
427
York Sun6b62ef02016-10-04 18:01:34 -0700428config SYS_FSL_SRDS_1
429 bool
430
431config SYS_FSL_SRDS_2
432 bool
433
Priyanka Jain1a602532018-09-27 10:32:05 +0530434config SYS_NXP_SRDS_3
435 bool
436
York Sun6b62ef02016-10-04 18:01:34 -0700437config SYS_HAS_SERDES
438 bool
439
Ashish kumar76bd6ce2017-04-07 11:40:32 +0530440config FSL_TZASC_1
441 bool
442
443config FSL_TZASC_2
444 bool
445
Rajesh Bhagat5756f7e2019-01-20 05:30:06 +0000446config FSL_TZASC_400
447 bool
448
449config FSL_TZPC_BP147
450 bool
York Sun4dd8c612016-10-04 14:31:48 -0700451endmenu
York Sun1dc61ca2016-12-28 08:43:41 -0800452
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800453menu "Layerscape clock tree configuration"
454 depends on FSL_LSCH2 || FSL_LSCH3
455
456config SYS_FSL_CLK
457 bool "Enable clock tree initialization"
458 default y
459
460config CLUSTER_CLK_FREQ
461 int "Reference clock of core cluster"
462 depends on ARCH_LS1012A
463 default 100000000
464 help
465 This number is the reference clock frequency of core PLL.
466 For most platforms, the core PLL and Platform PLL have the same
467 reference clock, but for some platforms, LS1012A for instance,
468 they are provided sepatately.
469
470config SYS_FSL_PCLK_DIV
471 int "Platform clock divider"
Yuantian Tang4aefa162019-04-10 16:43:33 +0800472 default 1 if ARCH_LS1028A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800473 default 1 if ARCH_LS1043A
474 default 1 if ARCH_LS1046A
Ashish Kumarb25faa22017-08-31 16:12:53 +0530475 default 1 if ARCH_LS1088A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800476 default 2
477 help
478 This is the divider that is used to derive Platform clock from
479 Platform PLL, in another word:
480 Platform_clk = Platform_PLL_freq / this_divider
481
482config SYS_FSL_DSPI_CLK_DIV
483 int "DSPI clock divider"
484 default 1 if ARCH_LS1043A
485 default 2
486 help
487 This is the divider that is used to derive DSPI clock from Platform
Hou Zhiqiang0c8fcb62017-07-03 18:37:11 +0800488 clock, in another word DSPI_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800489
490config SYS_FSL_DUART_CLK_DIV
491 int "DUART clock divider"
492 default 1 if ARCH_LS1043A
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000493 default 4 if ARCH_LX2160A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800494 default 2
495 help
496 This is the divider that is used to derive DUART clock from Platform
497 clock, in another word DUART_clk = Platform_clk / this_divider.
498
499config SYS_FSL_I2C_CLK_DIV
500 int "I2C clock divider"
501 default 1 if ARCH_LS1043A
Chuanhua Han44d4d332019-08-02 16:53:53 +0800502 default 4 if ARCH_LS1012A
503 default 4 if ARCH_LS1028A
504 default 8 if ARCH_LX2160A
505 default 8 if ARCH_LS1088A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800506 default 2
507 help
508 This is the divider that is used to derive I2C clock from Platform
509 clock, in another word I2C_clk = Platform_clk / this_divider.
510
511config SYS_FSL_IFC_CLK_DIV
512 int "IFC clock divider"
513 default 1 if ARCH_LS1043A
Chuanhua Han3df89cc2019-08-08 17:04:58 +0800514 default 4 if ARCH_LS1012A
515 default 4 if ARCH_LS1028A
516 default 8 if ARCH_LX2160A
517 default 8 if ARCH_LS1088A
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800518 default 2
519 help
520 This is the divider that is used to derive IFC clock from Platform
521 clock, in another word IFC_clk = Platform_clk / this_divider.
522
523config SYS_FSL_LPUART_CLK_DIV
524 int "LPUART clock divider"
525 default 1 if ARCH_LS1043A
526 default 2
527 help
528 This is the divider that is used to derive LPUART clock from Platform
529 clock, in another word LPUART_clk = Platform_clk / this_divider.
530
531config SYS_FSL_SDHC_CLK_DIV
532 int "SDHC clock divider"
533 default 1 if ARCH_LS1043A
534 default 1 if ARCH_LS1012A
535 default 2
536 help
537 This is the divider that is used to derive SDHC clock from Platform
538 clock, in another word SDHC_clk = Platform_clk / this_divider.
Hou Zhiqiangfef32c62018-04-25 16:28:44 +0800539
540config SYS_FSL_QMAN_CLK_DIV
541 int "QMAN clock divider"
542 default 1 if ARCH_LS1043A
543 default 2
544 help
545 This is the divider that is used to derive QMAN clock from Platform
546 clock, in another word QMAN_clk = Platform_clk / this_divider.
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +0800547endmenu
548
York Sund6964b32017-03-06 09:02:24 -0800549config RESV_RAM
550 bool
551 help
552 Reserve memory from the top, tracked by gd->arch.resv_ram. This
553 reserved RAM can be used by special driver that resides in memory
554 after U-Boot exits. It's up to implementation to allocate and allow
555 access to this reserved memory. For example, the reserved RAM can
556 be at the high end of physical memory. The reserve RAM may be
557 excluded from memory bank(s) passed to OS, or marked as reserved.
558
Ashish Kumarec455e22017-08-31 16:37:31 +0530559config SYS_FSL_EC1
560 bool
561 help
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000562 Ethernet controller 1, this is connected to
563 MAC17 for LX2160A or to MAC3 for other SoCs
Ashish Kumarec455e22017-08-31 16:37:31 +0530564 Provides DPAA2 capabilities
565
566config SYS_FSL_EC2
567 bool
568 help
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000569 Ethernet controller 2, this is connected to
570 MAC18 for LX2160A or to MAC4 for other SoCs
Ashish Kumarec455e22017-08-31 16:37:31 +0530571 Provides DPAA2 capabilities
572
York Sun1dc61ca2016-12-28 08:43:41 -0800573config SYS_FSL_ERRATUM_A008336
574 bool
575
576config SYS_FSL_ERRATUM_A008514
577 bool
578
579config SYS_FSL_ERRATUM_A008585
580 bool
581
582config SYS_FSL_ERRATUM_A008850
583 bool
584
Ashish kumar3b52a232017-02-23 16:03:57 +0530585config SYS_FSL_ERRATUM_A009203
586 bool
587
York Sun1dc61ca2016-12-28 08:43:41 -0800588config SYS_FSL_ERRATUM_A009635
589 bool
590
591config SYS_FSL_ERRATUM_A009660
592 bool
593
594config SYS_FSL_ERRATUM_A009929
595 bool
York Sun1a770752017-03-06 09:02:26 -0800596
Laurentiu Tudor7ea2feb2019-10-18 09:01:56 +0000597config SYS_FSL_ERRATUM_A050382
598 bool
Ashish Kumarec455e22017-08-31 16:37:31 +0530599
600config SYS_FSL_HAS_RGMII
601 bool
602 depends on SYS_FSL_EC1 || SYS_FSL_EC2
603
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +0200604config SPL_LDSCRIPT
605 default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
Ran Wang5959f842017-10-23 10:09:21 +0800606
607config HAS_FSL_XHCI_USB
608 bool
609 default y if ARCH_LS1043A || ARCH_LS1046A
610 help
611 For some SoC(such as LS1043A and LS1046A), USB and QE-HDLC multiplex use
612 pins, select it when the pins are assigned to USB.