blob: d4e7d89e9e3bc2765c013661d4634911b9fcad7a [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki59ea2872018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki932f5e02018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Tekifeb29272018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Tekif35767b2018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Icenowy Zheng0c01b962018-07-21 16:20:31 +080085 default 0x20000 if MACH_SUN50I_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080086 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +000092
Andre Przywarad1de0bb2018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goedef07872b2015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800111config SUNXI_DRAM_DW
112 bool
113 ---help---
114 Select this for sunxi SoCs which uses a DRAM controller like the
115 DesignWare controller used in H3, mainly SoCs after H3, which do
116 not have official open-source DRAM initialization code, but can
117 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200118
Icenowy Zhengb2607512017-06-03 17:10:16 +0800119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121 bool
122 ---help---
123 Select this for sunxi SoCs with DesignWare DRAM controller and
124 have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127 bool
128 ---help---
129 Select this for sunxi SoCs with DesignWare DRAM controller with
130 32-bit memory buswidth.
131endif
132
Andre Przywara5fb97432017-02-16 01:20:27 +0000133config MACH_SUNXI_H3_H5
134 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200135 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530136 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200137 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800138 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800139 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000140 select SUNXI_GEN_SUN6I
141 select SUPPORT_SPL
142
Icenowy Zheng14170a42018-10-25 17:23:06 +0800143# TODO: try out A80's 8GiB DRAM space
144config SUNXI_DRAM_MAX_SIZE
145 hex
146 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
147 default 0x80000000
148
Ian Campbelld8e69e02014-10-24 21:20:44 +0100149choice
150 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200151 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100152
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100153config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100154 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530155 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000156 select ARM_CORTEX_CPU_IS_UP
Jagan Teki137fc752018-05-07 13:03:38 +0530157 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530158 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200159 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100160 select SUPPORT_SPL
161
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100162config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100163 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530164 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000165 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530166 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530167 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200168 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100169 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500170 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100171
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100172config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100173 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530174 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800175 select CPU_V7_HAS_NONSEC
176 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900177 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530178 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530179 select PHY_SUN4I_USB
Jagan Teki59ea2872018-01-11 13:21:58 +0530180 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530181 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200182 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200183 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800184 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100185
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100186config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100187 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530188 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100189 select CPU_V7_HAS_NONSEC
190 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900191 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530192 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530193 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200194 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100195 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200196 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100197
Hans de Goedef055ed62015-04-06 20:55:39 +0200198config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100199 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530200 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800201 select CPU_V7_HAS_NONSEC
202 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900203 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530204 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530205 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200206 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100207 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800208 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500209 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100210
Vishnu Patekar3702f142015-03-01 23:47:48 +0530211config MACH_SUN8I_A33
212 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530213 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800214 select CPU_V7_HAS_NONSEC
215 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900216 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530217 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530218 select PHY_SUN4I_USB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530219 select SUNXI_GEN_SUN6I
220 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800221 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500222 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530223
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800224config MACH_SUN8I_A83T
225 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530226 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530227 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530228 select PHY_SUN4I_USB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800229 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200230 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800231 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800232 select SUPPORT_SPL
233
Jens Kuskef9770722015-11-17 15:12:58 +0100234config MACH_SUN8I_H3
235 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530236 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800237 select CPU_V7_HAS_NONSEC
238 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900239 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000240 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800241 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100242
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800243config MACH_SUN8I_R40
244 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530245 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800246 select CPU_V7_HAS_NONSEC
247 select CPU_V7_HAS_VIRT
248 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800249 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800250 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800251 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800252 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800253
Icenowy Zheng52e61882017-04-08 15:30:12 +0800254config MACH_SUN8I_V3S
255 bool "sun8i (Allwinner V3s)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530256 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800257 select CPU_V7_HAS_NONSEC
258 select CPU_V7_HAS_VIRT
259 select ARCH_SUPPORT_PSCI
260 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800261 select SUNXI_DRAM_DW
262 select SUNXI_DRAM_DW_16BIT
263 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800264 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
265
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100266config MACH_SUN9I
267 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530268 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530269 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530270 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100271 select SUNXI_GEN_SUN6I
Jagan Tekif35767b2018-01-11 13:23:52 +0530272 select SUN8I_RSB
Philipp Tomsich470626e2016-10-28 18:21:32 +0800273 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100274
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800275config MACH_SUN50I
276 bool "sun50i (Allwinner A64)"
277 select ARM64
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200278 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530279 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800280 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200281 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800282 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800283 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000284 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800285 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800286 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100287 select FIT
288 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100289 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800290
Andre Przywara5611a2d2017-02-16 01:20:28 +0000291config MACH_SUN50I_H5
292 bool "sun50i (Allwinner H5)"
293 select ARM64
294 select MACH_SUNXI_H3_H5
Andre Przywarad8362162017-04-26 01:32:48 +0100295 select FIT
296 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000297
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800298config MACH_SUN50I_H6
299 bool "sun50i (Allwinner H6)"
300 select ARM64
301 select SUPPORT_SPL
302 select FIT
303 select SPL_LOAD_FIT
304 select DRAM_SUN50I_H6
305
Ian Campbelld8e69e02014-10-24 21:20:44 +0100306endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800307
Hans de Goedef055ed62015-04-06 20:55:39 +0200308# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
309config MACH_SUN8I
310 bool
Jagan Tekif35767b2018-01-11 13:23:52 +0530311 select SUN8I_RSB
Jagan Teki11f33e12018-01-11 13:23:02 +0530312 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800313 default y if MACH_SUN8I_A23
314 default y if MACH_SUN8I_A33
315 default y if MACH_SUN8I_A83T
316 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800317 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800318 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200319
Andre Przywara06893b62017-01-02 11:48:35 +0000320config RESERVE_ALLWINNER_BOOT0_HEADER
321 bool "reserve space for Allwinner boot0 header"
322 select ENABLE_ARM_SOC_BOOT0_HOOK
323 ---help---
324 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
325 filled with magic values post build. The Allwinner provided boot0
326 blob relies on this information to load and execute U-Boot.
327 Only needed on 64-bit Allwinner boards so far when using boot0.
328
Andre Przywara46c3d992017-01-02 11:48:36 +0000329config ARM_BOOT_HOOK_RMR
330 bool
331 depends on ARM64
332 default y
333 select ENABLE_ARM_SOC_BOOT0_HOOK
334 ---help---
335 Insert some ARM32 code at the very beginning of the U-Boot binary
336 which uses an RMR register write to bring the core into AArch64 mode.
337 The very first instruction acts as a switch, since it's carefully
338 chosen to be a NOP in one mode and a branch in the other, so the
339 code would only be executed if not already in AArch64.
340 This allows both the SPL and the U-Boot proper to be entered in
341 either mode and switch to AArch64 if needed.
342
Andre Przywara1c7a7512019-07-15 02:27:06 +0100343if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800344config SUNXI_DRAM_DDR3
345 bool
346
Icenowy Zhenge270a582017-06-03 17:10:20 +0800347config SUNXI_DRAM_DDR2
348 bool
349
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800350config SUNXI_DRAM_LPDDR3
351 bool
352
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800353choice
354 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800355 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
356 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800357
358config SUNXI_DRAM_DDR3_1333
359 bool "DDR3 1333"
360 select SUNXI_DRAM_DDR3
Icenowy Zhengfe052172017-06-03 17:10:21 +0800361 depends on !MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800362 ---help---
363 This option is the original only supported memory type, which suits
364 many H3/H5/A64 boards available now.
365
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800366config SUNXI_DRAM_LPDDR3_STOCK
367 bool "LPDDR3 with Allwinner stock configuration"
368 select SUNXI_DRAM_LPDDR3
369 ---help---
370 This option is the LPDDR3 timing used by the stock boot0 by
371 Allwinner.
372
Andre Przywara1c7a7512019-07-15 02:27:06 +0100373config SUNXI_DRAM_H6_LPDDR3
374 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
375 select SUNXI_DRAM_LPDDR3
376 depends on DRAM_SUN50I_H6
377 ---help---
378 This option is the LPDDR3 timing used by the stock boot0 by
379 Allwinner.
380
Andre Przywara75d38d02019-07-15 02:27:08 +0100381config SUNXI_DRAM_H6_DDR3_1333
382 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
383 select SUNXI_DRAM_DDR3
384 depends on DRAM_SUN50I_H6
385 ---help---
386 This option is the DDR3 timing used by the boot0 on H6 TV boxes
387 which use a DDR3-1333 timing.
388
Icenowy Zhenge270a582017-06-03 17:10:20 +0800389config SUNXI_DRAM_DDR2_V3S
390 bool "DDR2 found in V3s chip"
391 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800392 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800393 ---help---
394 This option is only for the DDR2 memory chip which is co-packaged in
395 Allwinner V3s SoC.
396
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800397endchoice
398endif
399
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800400config DRAM_TYPE
401 int "sunxi dram type"
402 depends on MACH_SUN8I_A83T
403 default 3
404 ---help---
405 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200406
Hans de Goede3aeaa282014-11-15 19:46:39 +0100407config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100408 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800409 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800410 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100411 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800412 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
413 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000414 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800415 default 744 if MACH_SUN50I_H6
Hans de Goede3aeaa282014-11-15 19:46:39 +0100416 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800417 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
418 must be a multiple of 24. For the sun9i (A80), the tested values
419 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100420
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200421if MACH_SUN5I || MACH_SUN7I
422config DRAM_MBUS_CLK
423 int "sunxi mbus clock speed"
424 default 300
425 ---help---
426 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
427
428endif
429
Hans de Goede3aeaa282014-11-15 19:46:39 +0100430config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100431 int "sunxi dram zq value"
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100432 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100433 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100434 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800435 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100436 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800437 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000438 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100439 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100440 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100441
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200442config DRAM_ODT_EN
443 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200444 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100445 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800446 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000447 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800448 default y if MACH_SUN50I_H6
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200449 ---help---
450 Select this to enable dram odt (on die termination).
451
Hans de Goede59d9fc72015-01-17 14:24:55 +0100452if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
453config DRAM_EMR1
454 int "sunxi dram emr1 value"
455 default 0 if MACH_SUN4I
456 default 4 if MACH_SUN5I || MACH_SUN7I
457 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100458 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200459
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200460config DRAM_TPR3
461 hex "sunxi dram tpr3 value"
462 default 0
463 ---help---
464 Set the dram controller tpr3 parameter. This parameter configures
465 the delay on the command lane and also phase shifts, which are
466 applied for sampling incoming read data. The default value 0
467 means that no phase/delay adjustments are necessary. Properly
468 configuring this parameter increases reliability at high DRAM
469 clock speeds.
470
471config DRAM_DQS_GATING_DELAY
472 hex "sunxi dram dqs_gating_delay value"
473 default 0
474 ---help---
475 Set the dram controller dqs_gating_delay parmeter. Each byte
476 encodes the DQS gating delay for each byte lane. The delay
477 granularity is 1/4 cycle. For example, the value 0x05060606
478 means that the delay is 5 quarter-cycles for one lane (1.25
479 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
480 The default value 0 means autodetection. The results of hardware
481 autodetection are not very reliable and depend on the chip
482 temperature (sometimes producing different results on cold start
483 and warm reboot). But the accuracy of hardware autodetection
484 is usually good enough, unless running at really high DRAM
485 clocks speeds (up to 600MHz). If unsure, keep as 0.
486
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200487choice
488 prompt "sunxi dram timings"
489 default DRAM_TIMINGS_VENDOR_MAGIC
490 ---help---
491 Select the timings of the DDR3 chips.
492
493config DRAM_TIMINGS_VENDOR_MAGIC
494 bool "Magic vendor timings from Android"
495 ---help---
496 The same DRAM timings as in the Allwinner boot0 bootloader.
497
498config DRAM_TIMINGS_DDR3_1066F_1333H
499 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
500 ---help---
501 Use the timings of the standard JEDEC DDR3-1066F speed bin for
502 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
503 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
504 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
505 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
506 that down binning to DDR3-1066F is supported (because DDR3-1066F
507 uses a bit faster timings than DDR3-1333H).
508
509config DRAM_TIMINGS_DDR3_800E_1066G_1333J
510 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
511 ---help---
512 Use the timings of the slowest possible JEDEC speed bin for the
513 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
514 DDR3-800E, DDR3-1066G or DDR3-1333J.
515
516endchoice
517
Hans de Goede3aeaa282014-11-15 19:46:39 +0100518endif
519
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200520if MACH_SUN8I_A23
521config DRAM_ODT_CORRECTION
522 int "sunxi dram odt correction value"
523 default 0
524 ---help---
525 Set the dram odt correction value (range -255 - 255). In allwinner
526 fex files, this option is found in bits 8-15 of the u32 odt_en variable
527 in the [dram] section. When bit 31 of the odt_en variable is set
528 then the correction is negative. Usually the value for this is 0.
529endif
530
Iain Paton630df142015-03-28 10:26:38 +0000531config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800532 default 1008000000 if MACH_SUN4I
533 default 1008000000 if MACH_SUN5I
534 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000535 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800536 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800537 default 1008000000 if MACH_SUN8I
538 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800539 default 888000000 if MACH_SUN50I_H6
Iain Paton630df142015-03-28 10:26:38 +0000540
Maxime Ripard2c519412014-10-03 20:16:29 +0800541config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100542 default "sun4i" if MACH_SUN4I
543 default "sun5i" if MACH_SUN5I
544 default "sun6i" if MACH_SUN6I
545 default "sun7i" if MACH_SUN7I
546 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100547 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200548 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800549 default "sun50i" if MACH_SUN50I_H6
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900550
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900551config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900552 default "sunxi"
553
554config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900555 default "sunxi"
556
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200557config UART0_PORT_F
558 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200559 default n
560 ---help---
561 Repurpose the SD card slot for getting access to the UART0 serial
562 console. Primarily useful only for low level u-boot debugging on
563 tablets, where normal UART0 is difficult to access and requires
564 device disassembly and/or soldering. As the SD card can't be used
565 at the same time, the system can be only booted in the FEL mode.
566 Only enable this if you really know what you are doing.
567
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200568config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900569 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200570 default n
571 ---help---
572 Set this to enable various workarounds for old kernels, this results in
573 sub-optimal settings for newer kernels, only enable if needed.
574
Mylène Josserand147c6062017-04-02 12:59:10 +0200575config MACPWR
576 string "MAC power pin"
577 default ""
578 help
579 Set the pin used to power the MAC. This takes a string in the format
580 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
581
Hans de Goede7412ef82014-10-02 20:29:26 +0200582config MMC0_CD_PIN
583 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000584 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200585 default ""
586 ---help---
587 Set the card detect pin for mmc0, leave empty to not use cd. This
588 takes a string in the format understood by sunxi_name_to_gpio, e.g.
589 PH1 for pin 1 of port H.
590
591config MMC1_CD_PIN
592 string "Card detect pin for mmc1"
593 default ""
594 ---help---
595 See MMC0_CD_PIN help text.
596
597config MMC2_CD_PIN
598 string "Card detect pin for mmc2"
599 default ""
600 ---help---
601 See MMC0_CD_PIN help text.
602
603config MMC3_CD_PIN
604 string "Card detect pin for mmc3"
605 default ""
606 ---help---
607 See MMC0_CD_PIN help text.
608
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100609config MMC1_PINS
610 string "Pins for mmc1"
611 default ""
612 ---help---
613 Set the pins used for mmc1, when applicable. This takes a string in the
614 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
615
616config MMC2_PINS
617 string "Pins for mmc2"
618 default ""
619 ---help---
620 See MMC1_PINS help text.
621
622config MMC3_PINS
623 string "Pins for mmc3"
624 default ""
625 ---help---
626 See MMC1_PINS help text.
627
Hans de Goedeaf593e42014-10-02 20:43:50 +0200628config MMC_SUNXI_SLOT_EXTRA
629 int "mmc extra slot number"
630 default -1
631 ---help---
632 sunxi builds always enable mmc0, some boards also have a second sdcard
633 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
634 support for this.
635
Hans de Goede99c9fb02016-04-01 22:39:26 +0200636config INITIAL_USB_SCAN_DELAY
637 int "delay initial usb scan by x ms to allow builtin devices to init"
638 default 0
639 ---help---
640 Some boards have on board usb devices which need longer than the
641 USB spec's 1 second to connect from board powerup. Set this config
642 option to a non 0 value to add an extra delay before the first usb
643 bus scan.
644
Hans de Goedee7b852a2015-01-07 15:26:06 +0100645config USB0_VBUS_PIN
646 string "Vbus enable pin for usb0 (otg)"
647 default ""
648 ---help---
649 Set the Vbus enable pin for usb0 (otg). This takes a string in the
650 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
651
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100652config USB0_VBUS_DET
653 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100654 default ""
655 ---help---
656 Set the Vbus detect pin for usb0 (otg). This takes a string in the
657 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
658
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200659config USB0_ID_DET
660 string "ID detect pin for usb0 (otg)"
661 default ""
662 ---help---
663 Set the ID detect pin for usb0 (otg). This takes a string in the
664 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
665
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100666config USB1_VBUS_PIN
667 string "Vbus enable pin for usb1 (ehci0)"
668 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100669 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100670 ---help---
671 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
672 a string in the format understood by sunxi_name_to_gpio, e.g.
673 PH1 for pin 1 of port H.
674
675config USB2_VBUS_PIN
676 string "Vbus enable pin for usb2 (ehci1)"
677 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100678 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100679 ---help---
680 See USB1_VBUS_PIN help text.
681
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100682config USB3_VBUS_PIN
683 string "Vbus enable pin for usb3 (ehci2)"
684 default ""
685 ---help---
686 See USB1_VBUS_PIN help text.
687
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200688config I2C0_ENABLE
689 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800690 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200691 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200692 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200693 ---help---
694 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
695 its clock and setting up the bus. This is especially useful on devices
696 with slaves connected to the bus or with pins exposed through e.g. an
697 expansion port/header.
698
699config I2C1_ENABLE
700 bool "Enable I2C/TWI controller 1"
701 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200702 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200703 ---help---
704 See I2C0_ENABLE help text.
705
706config I2C2_ENABLE
707 bool "Enable I2C/TWI controller 2"
708 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200709 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200710 ---help---
711 See I2C0_ENABLE help text.
712
713if MACH_SUN6I || MACH_SUN7I
714config I2C3_ENABLE
715 bool "Enable I2C/TWI controller 3"
716 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200717 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200718 ---help---
719 See I2C0_ENABLE help text.
720endif
721
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100722if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100723config R_I2C_ENABLE
724 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100725 # This is used for the pmic on H3
726 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200727 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100728 ---help---
729 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100730endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100731
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200732if MACH_SUN7I
733config I2C4_ENABLE
734 bool "Enable I2C/TWI controller 4"
735 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200736 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200737 ---help---
738 See I2C0_ENABLE help text.
739endif
740
Hans de Goede3ae1d132015-04-25 17:25:14 +0200741config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900742 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200743 default n
744 ---help---
745 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
746
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800747config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900748 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800749 depends on !MACH_SUN8I_A83T
750 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800751 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800752 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800753 depends on !MACH_SUN9I
754 depends on !MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800755 depends on !MACH_SUN50I_H6
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800756 select VIDEO
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800757 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200758 default y
759 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100760 Say Y here to add support for using a cfb console on the HDMI, LCD
761 or VGA output found on most sunxi devices. See doc/README.video for
762 info on how to select the video output and mode.
763
Hans de Goedee9544592014-12-23 23:04:35 +0100764config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900765 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800766 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100767 default y
768 ---help---
769 Say Y here to add support for outputting video over HDMI.
770
Hans de Goede260f5202014-12-25 13:58:06 +0100771config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900772 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800773 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100774 default n
775 ---help---
776 Say Y here to add support for outputting video over VGA.
777
Hans de Goedeac1633c2014-12-24 12:17:07 +0100778config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900779 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800780 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100781 default n
782 ---help---
783 Say Y here to add support for external DACs connected to the parallel
784 LCD interface driving a VGA connector, such as found on the
785 Olimex A13 boards.
786
Hans de Goede18366f72015-01-25 15:33:07 +0100787config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900788 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100789 depends on VIDEO_VGA_VIA_LCD
790 default n
791 ---help---
792 Say Y here if you've a board which uses opendrain drivers for the vga
793 hsync and vsync signals. Opendrain drivers cannot generate steep enough
794 positive edges for a stable video output, so on boards with opendrain
795 drivers the sync signals must always be active high.
796
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800797config VIDEO_VGA_EXTERNAL_DAC_EN
798 string "LCD panel power enable pin"
799 depends on VIDEO_VGA_VIA_LCD
800 default ""
801 ---help---
802 Set the enable pin for the external VGA DAC. This takes a string in the
803 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
804
Hans de Goedec06e00e2015-08-03 19:20:26 +0200805config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900806 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800807 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200808 default n
809 ---help---
810 Say Y here to add support for outputting composite video.
811
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100812config VIDEO_LCD_MODE
813 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800814 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100815 default ""
816 ---help---
817 LCD panel timing details string, leave empty if there is no LCD panel.
818 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
819 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200820 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100821
Hans de Goede481b6642015-01-13 13:21:46 +0100822config VIDEO_LCD_DCLK_PHASE
823 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700824 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100825 default 1
826 ---help---
827 Select LCD panel display clock phase shift, range 0-3.
828
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100829config VIDEO_LCD_POWER
830 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800831 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100832 default ""
833 ---help---
834 Set the power enable pin for the LCD panel. This takes a string in the
835 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
836
Hans de Goedece9e3322015-02-16 17:26:41 +0100837config VIDEO_LCD_RESET
838 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800839 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100840 default ""
841 ---help---
842 Set the reset pin for the LCD panel. This takes a string in the format
843 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
844
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100845config VIDEO_LCD_BL_EN
846 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800847 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100848 default ""
849 ---help---
850 Set the backlight enable pin for the LCD panel. This takes a string in the
851 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
852 port H.
853
854config VIDEO_LCD_BL_PWM
855 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800856 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100857 default ""
858 ---help---
859 Set the backlight pwm pin for the LCD panel. This takes a string in the
860 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200861
Hans de Goede2d5d3022015-01-22 21:02:42 +0100862config VIDEO_LCD_BL_PWM_ACTIVE_LOW
863 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800864 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100865 default y
866 ---help---
867 Set this if the backlight pwm output is active low.
868
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100869config VIDEO_LCD_PANEL_I2C
870 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800871 depends on VIDEO_SUNXI
Hans de Goede6de9f762015-03-07 12:00:02 +0100872 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200873 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100874 ---help---
875 Say y here if the LCD panel needs to be configured via i2c. This
876 will add a bitbang i2c controller using gpios to talk to the LCD.
877
878config VIDEO_LCD_PANEL_I2C_SDA
879 string "LCD panel i2c interface SDA pin"
880 depends on VIDEO_LCD_PANEL_I2C
881 default "PG12"
882 ---help---
883 Set the SDA pin for the LCD i2c interface. This takes a string in the
884 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
885
886config VIDEO_LCD_PANEL_I2C_SCL
887 string "LCD panel i2c interface SCL pin"
888 depends on VIDEO_LCD_PANEL_I2C
889 default "PG10"
890 ---help---
891 Set the SCL pin for the LCD i2c interface. This takes a string in the
892 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
893
Hans de Goede797a0f52015-01-01 22:04:34 +0100894
895# Note only one of these may be selected at a time! But hidden choices are
896# not supported by Kconfig
897config VIDEO_LCD_IF_PARALLEL
898 bool
899
900config VIDEO_LCD_IF_LVDS
901 bool
902
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200903config SUNXI_DE2
904 bool
905 default n
906
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200907config VIDEO_DE2
908 bool "Display Engine 2 video driver"
909 depends on SUNXI_DE2
910 select DM_VIDEO
911 select DISPLAY
Icenowy Zheng82576de2017-10-26 11:14:47 +0800912 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200913 default y
914 ---help---
915 Say y here if you want to build DE2 video driver which is present on
916 newer SoCs. Currently only HDMI output is supported.
917
Hans de Goede797a0f52015-01-01 22:04:34 +0100918
919choice
920 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800921 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100922 ---help---
923 Select which type of LCD panel to support.
924
925config VIDEO_LCD_PANEL_PARALLEL
926 bool "Generic parallel interface LCD panel"
927 select VIDEO_LCD_IF_PARALLEL
928
929config VIDEO_LCD_PANEL_LVDS
930 bool "Generic lvds interface LCD panel"
931 select VIDEO_LCD_IF_LVDS
932
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200933config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
934 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
935 select VIDEO_LCD_SSD2828
936 select VIDEO_LCD_IF_PARALLEL
937 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200938 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
939
940config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
941 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
942 select VIDEO_LCD_ANX9804
943 select VIDEO_LCD_IF_PARALLEL
944 select VIDEO_LCD_PANEL_I2C
945 ---help---
946 Select this for eDP LCD panels with 4 lanes running at 1.62G,
947 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200948
Hans de Goede743fb9552015-01-20 09:23:36 +0100949config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
950 bool "Hitachi tx18d42vm LCD panel"
951 select VIDEO_LCD_HITACHI_TX18D42VM
952 select VIDEO_LCD_IF_LVDS
953 ---help---
954 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
955
Hans de Goede613dade2015-02-16 17:49:47 +0100956config VIDEO_LCD_TL059WV5C0
957 bool "tl059wv5c0 LCD panel"
958 select VIDEO_LCD_PANEL_I2C
959 select VIDEO_LCD_IF_PARALLEL
960 ---help---
961 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
962 Aigo M60/M608/M606 tablets.
963
Hans de Goede797a0f52015-01-01 22:04:34 +0100964endchoice
965
Mylène Josserand628426a2017-04-02 12:59:09 +0200966config SATAPWR
967 string "SATA power pin"
968 default ""
969 help
970 Set the pins used to power the SATA. This takes a string in the
971 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
972 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100973
Hans de Goedebf880fe2015-01-25 12:10:48 +0100974config GMAC_TX_DELAY
975 int "GMAC Transmit Clock Delay Chain"
976 default 0
977 ---help---
978 Set the GMAC Transmit Clock Delay Chain value.
979
Hans de Goede66ab79d2015-09-13 13:02:48 +0200980config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800981 default 0x4fe00000 if MACH_SUN4I
982 default 0x4fe00000 if MACH_SUN5I
983 default 0x4fe00000 if MACH_SUN6I
984 default 0x4fe00000 if MACH_SUN7I
985 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200986 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800987 default 0x4fe00000 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800988 default 0x4fe00000 if MACH_SUN50I_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +0200989
Jagan Teki4e159f82018-02-06 22:42:56 +0530990config SPL_SPI_SUNXI
991 bool "Support for SPI Flash on Allwinner SoCs in SPL"
992 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
993 help
994 Enable support for SPI Flash. This option allows SPL to read from
995 sunxi SPI Flash. It uses the same method as the boot ROM, so does
996 not need any extra configuration.
997
Icenowy Zheng2a269d32018-10-25 17:23:02 +0800998config PINE64_DT_SELECTION
999 bool "Enable Pine64 device tree selection code"
1000 depends on MACH_SUN50I
1001 help
1002 The original Pine A64 and Pine A64+ are similar but different
1003 boards and can be differed by the DRAM size. Pine A64 has
1004 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1005 option, the device tree selection code specific to Pine64 which
1006 utilizes the DRAM size will be enabled.
1007
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001008endif