blob: aa8c2a41a553e2a3c1a7f9f8c6699e712c8f2e36 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki59ea2872018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki932f5e02018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Tekifeb29272018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Tekif35767b2018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Icenowy Zheng0c01b962018-07-21 16:20:31 +080085 default 0x20000 if MACH_SUN50I_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080086 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +000092
Andre Przywarad1de0bb2018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goedef07872b2015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800111config SUNXI_DRAM_DW
112 bool
113 ---help---
114 Select this for sunxi SoCs which uses a DRAM controller like the
115 DesignWare controller used in H3, mainly SoCs after H3, which do
116 not have official open-source DRAM initialization code, but can
117 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200118
Icenowy Zhengb2607512017-06-03 17:10:16 +0800119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121 bool
122 ---help---
123 Select this for sunxi SoCs with DesignWare DRAM controller and
124 have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127 bool
128 ---help---
129 Select this for sunxi SoCs with DesignWare DRAM controller with
130 32-bit memory buswidth.
131endif
132
Andre Przywara5fb97432017-02-16 01:20:27 +0000133config MACH_SUNXI_H3_H5
134 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200135 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530136 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200137 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800138 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800139 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000140 select SUNXI_GEN_SUN6I
141 select SUPPORT_SPL
142
Icenowy Zheng14170a42018-10-25 17:23:06 +0800143# TODO: try out A80's 8GiB DRAM space
144config SUNXI_DRAM_MAX_SIZE
145 hex
146 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
147 default 0x80000000
148
Ian Campbelld8e69e02014-10-24 21:20:44 +0100149choice
150 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200151 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100152
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100153config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100154 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530155 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000156 select ARM_CORTEX_CPU_IS_UP
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530157 select DM_MMC if MMC
Adam Sampson1a6575b2018-06-30 01:02:29 +0100158 select DM_SCSI if SCSI
Jagan Teki137fc752018-05-07 13:03:38 +0530159 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530160 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200161 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100162 select SUPPORT_SPL
163
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100164config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100165 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530166 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000167 select ARM_CORTEX_CPU_IS_UP
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530168 select DM_MMC if MMC
Jagan Teki3994b1e2018-01-10 16:03:34 +0530169 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530170 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200171 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100172 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500173 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100174
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100175config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100176 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530177 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800178 select CPU_V7_HAS_NONSEC
179 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900180 select ARCH_SUPPORT_PSCI
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530181 select DM_MMC if MMC
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530182 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530183 select PHY_SUN4I_USB
Jagan Teki59ea2872018-01-11 13:21:58 +0530184 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530185 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200186 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200187 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800188 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100189
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100190config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100191 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530192 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100193 select CPU_V7_HAS_NONSEC
194 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900195 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530196 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530197 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200198 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100199 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200200 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100201
Hans de Goedef055ed62015-04-06 20:55:39 +0200202config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100203 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530204 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800205 select CPU_V7_HAS_NONSEC
206 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900207 select ARCH_SUPPORT_PSCI
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530208 select DM_MMC if MMC
Jagan Teki318e4e52018-01-10 16:15:14 +0530209 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530210 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200211 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100212 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800213 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500214 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100215
Vishnu Patekar3702f142015-03-01 23:47:48 +0530216config MACH_SUN8I_A33
217 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530218 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800219 select CPU_V7_HAS_NONSEC
220 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900221 select ARCH_SUPPORT_PSCI
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530222 select DM_MMC if MMC
Jagan Tekie624d4c2018-01-10 16:17:39 +0530223 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530224 select PHY_SUN4I_USB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530225 select SUNXI_GEN_SUN6I
226 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800227 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500228 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530229
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800230config MACH_SUN8I_A83T
231 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530232 select CPU_V7A
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530233 select DM_MMC if MMC
Jagan Teki270a6f62018-01-10 16:20:26 +0530234 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530235 select PHY_SUN4I_USB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800236 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200237 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800238 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800239 select SUPPORT_SPL
240
Jens Kuskef9770722015-11-17 15:12:58 +0100241config MACH_SUN8I_H3
242 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530243 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800244 select CPU_V7_HAS_NONSEC
245 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900246 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000247 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800248 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530249 select DM_MMC if MMC
Jens Kuskef9770722015-11-17 15:12:58 +0100250
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800251config MACH_SUN8I_R40
252 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530253 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800254 select CPU_V7_HAS_NONSEC
255 select CPU_V7_HAS_VIRT
256 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800257 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800258 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800259 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800260 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800261
Icenowy Zheng52e61882017-04-08 15:30:12 +0800262config MACH_SUN8I_V3S
263 bool "sun8i (Allwinner V3s)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530264 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800265 select CPU_V7_HAS_NONSEC
266 select CPU_V7_HAS_VIRT
267 select ARCH_SUPPORT_PSCI
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530268 select DM_MMC if MMC
Icenowy Zheng52e61882017-04-08 15:30:12 +0800269 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800270 select SUNXI_DRAM_DW
271 select SUNXI_DRAM_DW_16BIT
272 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800273 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
274
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100275config MACH_SUN9I
276 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530277 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530278 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530279 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100280 select SUNXI_GEN_SUN6I
Jagan Tekif35767b2018-01-11 13:23:52 +0530281 select SUN8I_RSB
Philipp Tomsich470626e2016-10-28 18:21:32 +0800282 select SUPPORT_SPL
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530283 select DM_MMC if MMC
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100284
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800285config MACH_SUN50I
286 bool "sun50i (Allwinner A64)"
287 select ARM64
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200288 select DM_I2C
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530289 select DM_MMC if MMC
Jagan Teki137fc752018-05-07 13:03:38 +0530290 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800291 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200292 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800293 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800294 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000295 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800296 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800297 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100298 select FIT
299 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100300 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800301
Andre Przywara5611a2d2017-02-16 01:20:28 +0000302config MACH_SUN50I_H5
303 bool "sun50i (Allwinner H5)"
304 select ARM64
305 select MACH_SUNXI_H3_H5
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530306 select DM_MMC if MMC
Andre Przywarad8362162017-04-26 01:32:48 +0100307 select FIT
308 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000309
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800310config MACH_SUN50I_H6
311 bool "sun50i (Allwinner H6)"
312 select ARM64
313 select SUPPORT_SPL
Jagan Teki6d1eb7d2019-04-09 01:57:54 +0530314 select DM_MMC if MMC
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800315 select FIT
316 select SPL_LOAD_FIT
317 select DRAM_SUN50I_H6
318
Ian Campbelld8e69e02014-10-24 21:20:44 +0100319endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800320
Hans de Goedef055ed62015-04-06 20:55:39 +0200321# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
322config MACH_SUN8I
323 bool
Jagan Tekif35767b2018-01-11 13:23:52 +0530324 select SUN8I_RSB
Jagan Teki11f33e12018-01-11 13:23:02 +0530325 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800326 default y if MACH_SUN8I_A23
327 default y if MACH_SUN8I_A33
328 default y if MACH_SUN8I_A83T
329 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800330 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800331 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200332
Andre Przywara06893b62017-01-02 11:48:35 +0000333config RESERVE_ALLWINNER_BOOT0_HEADER
334 bool "reserve space for Allwinner boot0 header"
335 select ENABLE_ARM_SOC_BOOT0_HOOK
336 ---help---
337 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
338 filled with magic values post build. The Allwinner provided boot0
339 blob relies on this information to load and execute U-Boot.
340 Only needed on 64-bit Allwinner boards so far when using boot0.
341
Andre Przywara46c3d992017-01-02 11:48:36 +0000342config ARM_BOOT_HOOK_RMR
343 bool
344 depends on ARM64
345 default y
346 select ENABLE_ARM_SOC_BOOT0_HOOK
347 ---help---
348 Insert some ARM32 code at the very beginning of the U-Boot binary
349 which uses an RMR register write to bring the core into AArch64 mode.
350 The very first instruction acts as a switch, since it's carefully
351 chosen to be a NOP in one mode and a branch in the other, so the
352 code would only be executed if not already in AArch64.
353 This allows both the SPL and the U-Boot proper to be entered in
354 either mode and switch to AArch64 if needed.
355
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800356if SUNXI_DRAM_DW
357config SUNXI_DRAM_DDR3
358 bool
359
Icenowy Zhenge270a582017-06-03 17:10:20 +0800360config SUNXI_DRAM_DDR2
361 bool
362
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800363config SUNXI_DRAM_LPDDR3
364 bool
365
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800366choice
367 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800368 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
369 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800370
371config SUNXI_DRAM_DDR3_1333
372 bool "DDR3 1333"
373 select SUNXI_DRAM_DDR3
Icenowy Zhengfe052172017-06-03 17:10:21 +0800374 depends on !MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800375 ---help---
376 This option is the original only supported memory type, which suits
377 many H3/H5/A64 boards available now.
378
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800379config SUNXI_DRAM_LPDDR3_STOCK
380 bool "LPDDR3 with Allwinner stock configuration"
381 select SUNXI_DRAM_LPDDR3
382 ---help---
383 This option is the LPDDR3 timing used by the stock boot0 by
384 Allwinner.
385
Icenowy Zhenge270a582017-06-03 17:10:20 +0800386config SUNXI_DRAM_DDR2_V3S
387 bool "DDR2 found in V3s chip"
388 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800389 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800390 ---help---
391 This option is only for the DDR2 memory chip which is co-packaged in
392 Allwinner V3s SoC.
393
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800394endchoice
395endif
396
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800397config DRAM_TYPE
398 int "sunxi dram type"
399 depends on MACH_SUN8I_A83T
400 default 3
401 ---help---
402 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200403
Hans de Goede3aeaa282014-11-15 19:46:39 +0100404config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100405 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800406 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800407 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100408 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800409 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
410 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000411 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800412 default 744 if MACH_SUN50I_H6
Hans de Goede3aeaa282014-11-15 19:46:39 +0100413 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800414 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
415 must be a multiple of 24. For the sun9i (A80), the tested values
416 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100417
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200418if MACH_SUN5I || MACH_SUN7I
419config DRAM_MBUS_CLK
420 int "sunxi mbus clock speed"
421 default 300
422 ---help---
423 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
424
425endif
426
Hans de Goede3aeaa282014-11-15 19:46:39 +0100427config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100428 int "sunxi dram zq value"
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100429 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100430 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100431 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800432 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100433 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800434 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000435 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100436 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100437 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100438
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200439config DRAM_ODT_EN
440 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200441 default y if MACH_SUN8I_A23
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800442 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000443 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800444 default y if MACH_SUN50I_H6
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200445 ---help---
446 Select this to enable dram odt (on die termination).
447
Hans de Goede59d9fc72015-01-17 14:24:55 +0100448if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
449config DRAM_EMR1
450 int "sunxi dram emr1 value"
451 default 0 if MACH_SUN4I
452 default 4 if MACH_SUN5I || MACH_SUN7I
453 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100454 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200455
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200456config DRAM_TPR3
457 hex "sunxi dram tpr3 value"
458 default 0
459 ---help---
460 Set the dram controller tpr3 parameter. This parameter configures
461 the delay on the command lane and also phase shifts, which are
462 applied for sampling incoming read data. The default value 0
463 means that no phase/delay adjustments are necessary. Properly
464 configuring this parameter increases reliability at high DRAM
465 clock speeds.
466
467config DRAM_DQS_GATING_DELAY
468 hex "sunxi dram dqs_gating_delay value"
469 default 0
470 ---help---
471 Set the dram controller dqs_gating_delay parmeter. Each byte
472 encodes the DQS gating delay for each byte lane. The delay
473 granularity is 1/4 cycle. For example, the value 0x05060606
474 means that the delay is 5 quarter-cycles for one lane (1.25
475 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
476 The default value 0 means autodetection. The results of hardware
477 autodetection are not very reliable and depend on the chip
478 temperature (sometimes producing different results on cold start
479 and warm reboot). But the accuracy of hardware autodetection
480 is usually good enough, unless running at really high DRAM
481 clocks speeds (up to 600MHz). If unsure, keep as 0.
482
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200483choice
484 prompt "sunxi dram timings"
485 default DRAM_TIMINGS_VENDOR_MAGIC
486 ---help---
487 Select the timings of the DDR3 chips.
488
489config DRAM_TIMINGS_VENDOR_MAGIC
490 bool "Magic vendor timings from Android"
491 ---help---
492 The same DRAM timings as in the Allwinner boot0 bootloader.
493
494config DRAM_TIMINGS_DDR3_1066F_1333H
495 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
496 ---help---
497 Use the timings of the standard JEDEC DDR3-1066F speed bin for
498 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
499 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
500 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
501 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
502 that down binning to DDR3-1066F is supported (because DDR3-1066F
503 uses a bit faster timings than DDR3-1333H).
504
505config DRAM_TIMINGS_DDR3_800E_1066G_1333J
506 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
507 ---help---
508 Use the timings of the slowest possible JEDEC speed bin for the
509 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
510 DDR3-800E, DDR3-1066G or DDR3-1333J.
511
512endchoice
513
Hans de Goede3aeaa282014-11-15 19:46:39 +0100514endif
515
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200516if MACH_SUN8I_A23
517config DRAM_ODT_CORRECTION
518 int "sunxi dram odt correction value"
519 default 0
520 ---help---
521 Set the dram odt correction value (range -255 - 255). In allwinner
522 fex files, this option is found in bits 8-15 of the u32 odt_en variable
523 in the [dram] section. When bit 31 of the odt_en variable is set
524 then the correction is negative. Usually the value for this is 0.
525endif
526
Iain Paton630df142015-03-28 10:26:38 +0000527config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800528 default 1008000000 if MACH_SUN4I
529 default 1008000000 if MACH_SUN5I
530 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000531 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800532 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800533 default 1008000000 if MACH_SUN8I
534 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800535 default 888000000 if MACH_SUN50I_H6
Iain Paton630df142015-03-28 10:26:38 +0000536
Maxime Ripard2c519412014-10-03 20:16:29 +0800537config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100538 default "sun4i" if MACH_SUN4I
539 default "sun5i" if MACH_SUN5I
540 default "sun6i" if MACH_SUN6I
541 default "sun7i" if MACH_SUN7I
542 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100543 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200544 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800545 default "sun50i" if MACH_SUN50I_H6
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900546
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900547config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900548 default "sunxi"
549
550config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900551 default "sunxi"
552
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200553config UART0_PORT_F
554 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200555 default n
556 ---help---
557 Repurpose the SD card slot for getting access to the UART0 serial
558 console. Primarily useful only for low level u-boot debugging on
559 tablets, where normal UART0 is difficult to access and requires
560 device disassembly and/or soldering. As the SD card can't be used
561 at the same time, the system can be only booted in the FEL mode.
562 Only enable this if you really know what you are doing.
563
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200564config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900565 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200566 default n
567 ---help---
568 Set this to enable various workarounds for old kernels, this results in
569 sub-optimal settings for newer kernels, only enable if needed.
570
Mylène Josserand147c6062017-04-02 12:59:10 +0200571config MACPWR
572 string "MAC power pin"
573 default ""
574 help
575 Set the pin used to power the MAC. This takes a string in the format
576 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
577
Hans de Goede7412ef82014-10-02 20:29:26 +0200578config MMC0_CD_PIN
579 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000580 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200581 default ""
582 ---help---
583 Set the card detect pin for mmc0, leave empty to not use cd. This
584 takes a string in the format understood by sunxi_name_to_gpio, e.g.
585 PH1 for pin 1 of port H.
586
587config MMC1_CD_PIN
588 string "Card detect pin for mmc1"
589 default ""
590 ---help---
591 See MMC0_CD_PIN help text.
592
593config MMC2_CD_PIN
594 string "Card detect pin for mmc2"
595 default ""
596 ---help---
597 See MMC0_CD_PIN help text.
598
599config MMC3_CD_PIN
600 string "Card detect pin for mmc3"
601 default ""
602 ---help---
603 See MMC0_CD_PIN help text.
604
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100605config MMC1_PINS
606 string "Pins for mmc1"
607 default ""
608 ---help---
609 Set the pins used for mmc1, when applicable. This takes a string in the
610 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
611
612config MMC2_PINS
613 string "Pins for mmc2"
614 default ""
615 ---help---
616 See MMC1_PINS help text.
617
618config MMC3_PINS
619 string "Pins for mmc3"
620 default ""
621 ---help---
622 See MMC1_PINS help text.
623
Hans de Goedeaf593e42014-10-02 20:43:50 +0200624config MMC_SUNXI_SLOT_EXTRA
625 int "mmc extra slot number"
626 default -1
627 ---help---
628 sunxi builds always enable mmc0, some boards also have a second sdcard
629 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
630 support for this.
631
Hans de Goede99c9fb02016-04-01 22:39:26 +0200632config INITIAL_USB_SCAN_DELAY
633 int "delay initial usb scan by x ms to allow builtin devices to init"
634 default 0
635 ---help---
636 Some boards have on board usb devices which need longer than the
637 USB spec's 1 second to connect from board powerup. Set this config
638 option to a non 0 value to add an extra delay before the first usb
639 bus scan.
640
Hans de Goedee7b852a2015-01-07 15:26:06 +0100641config USB0_VBUS_PIN
642 string "Vbus enable pin for usb0 (otg)"
643 default ""
644 ---help---
645 Set the Vbus enable pin for usb0 (otg). This takes a string in the
646 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
647
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100648config USB0_VBUS_DET
649 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100650 default ""
651 ---help---
652 Set the Vbus detect pin for usb0 (otg). This takes a string in the
653 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
654
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200655config USB0_ID_DET
656 string "ID detect pin for usb0 (otg)"
657 default ""
658 ---help---
659 Set the ID detect pin for usb0 (otg). This takes a string in the
660 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
661
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100662config USB1_VBUS_PIN
663 string "Vbus enable pin for usb1 (ehci0)"
664 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100665 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100666 ---help---
667 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
668 a string in the format understood by sunxi_name_to_gpio, e.g.
669 PH1 for pin 1 of port H.
670
671config USB2_VBUS_PIN
672 string "Vbus enable pin for usb2 (ehci1)"
673 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100674 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100675 ---help---
676 See USB1_VBUS_PIN help text.
677
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100678config USB3_VBUS_PIN
679 string "Vbus enable pin for usb3 (ehci2)"
680 default ""
681 ---help---
682 See USB1_VBUS_PIN help text.
683
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200684config I2C0_ENABLE
685 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800686 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200687 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200688 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200689 ---help---
690 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
691 its clock and setting up the bus. This is especially useful on devices
692 with slaves connected to the bus or with pins exposed through e.g. an
693 expansion port/header.
694
695config I2C1_ENABLE
696 bool "Enable I2C/TWI controller 1"
697 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200698 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200699 ---help---
700 See I2C0_ENABLE help text.
701
702config I2C2_ENABLE
703 bool "Enable I2C/TWI controller 2"
704 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200705 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200706 ---help---
707 See I2C0_ENABLE help text.
708
709if MACH_SUN6I || MACH_SUN7I
710config I2C3_ENABLE
711 bool "Enable I2C/TWI controller 3"
712 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200713 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200714 ---help---
715 See I2C0_ENABLE help text.
716endif
717
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100718if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100719config R_I2C_ENABLE
720 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100721 # This is used for the pmic on H3
722 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200723 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100724 ---help---
725 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100726endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100727
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200728if MACH_SUN7I
729config I2C4_ENABLE
730 bool "Enable I2C/TWI controller 4"
731 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200732 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200733 ---help---
734 See I2C0_ENABLE help text.
735endif
736
Hans de Goede3ae1d132015-04-25 17:25:14 +0200737config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900738 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200739 default n
740 ---help---
741 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
742
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800743config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900744 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800745 depends on !MACH_SUN8I_A83T
746 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800747 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800748 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800749 depends on !MACH_SUN9I
750 depends on !MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800751 depends on !MACH_SUN50I_H6
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800752 select VIDEO
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800753 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200754 default y
755 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100756 Say Y here to add support for using a cfb console on the HDMI, LCD
757 or VGA output found on most sunxi devices. See doc/README.video for
758 info on how to select the video output and mode.
759
Hans de Goedee9544592014-12-23 23:04:35 +0100760config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900761 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800762 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100763 default y
764 ---help---
765 Say Y here to add support for outputting video over HDMI.
766
Hans de Goede260f5202014-12-25 13:58:06 +0100767config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900768 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800769 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100770 default n
771 ---help---
772 Say Y here to add support for outputting video over VGA.
773
Hans de Goedeac1633c2014-12-24 12:17:07 +0100774config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900775 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800776 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100777 default n
778 ---help---
779 Say Y here to add support for external DACs connected to the parallel
780 LCD interface driving a VGA connector, such as found on the
781 Olimex A13 boards.
782
Hans de Goede18366f72015-01-25 15:33:07 +0100783config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900784 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100785 depends on VIDEO_VGA_VIA_LCD
786 default n
787 ---help---
788 Say Y here if you've a board which uses opendrain drivers for the vga
789 hsync and vsync signals. Opendrain drivers cannot generate steep enough
790 positive edges for a stable video output, so on boards with opendrain
791 drivers the sync signals must always be active high.
792
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800793config VIDEO_VGA_EXTERNAL_DAC_EN
794 string "LCD panel power enable pin"
795 depends on VIDEO_VGA_VIA_LCD
796 default ""
797 ---help---
798 Set the enable pin for the external VGA DAC. This takes a string in the
799 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
800
Hans de Goedec06e00e2015-08-03 19:20:26 +0200801config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900802 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800803 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200804 default n
805 ---help---
806 Say Y here to add support for outputting composite video.
807
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100808config VIDEO_LCD_MODE
809 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800810 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100811 default ""
812 ---help---
813 LCD panel timing details string, leave empty if there is no LCD panel.
814 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
815 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200816 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100817
Hans de Goede481b6642015-01-13 13:21:46 +0100818config VIDEO_LCD_DCLK_PHASE
819 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700820 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100821 default 1
822 ---help---
823 Select LCD panel display clock phase shift, range 0-3.
824
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100825config VIDEO_LCD_POWER
826 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800827 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100828 default ""
829 ---help---
830 Set the power enable pin for the LCD panel. This takes a string in the
831 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
832
Hans de Goedece9e3322015-02-16 17:26:41 +0100833config VIDEO_LCD_RESET
834 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800835 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100836 default ""
837 ---help---
838 Set the reset pin for the LCD panel. This takes a string in the format
839 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
840
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100841config VIDEO_LCD_BL_EN
842 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800843 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100844 default ""
845 ---help---
846 Set the backlight enable pin for the LCD panel. This takes a string in the
847 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
848 port H.
849
850config VIDEO_LCD_BL_PWM
851 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800852 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100853 default ""
854 ---help---
855 Set the backlight pwm pin for the LCD panel. This takes a string in the
856 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200857
Hans de Goede2d5d3022015-01-22 21:02:42 +0100858config VIDEO_LCD_BL_PWM_ACTIVE_LOW
859 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800860 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100861 default y
862 ---help---
863 Set this if the backlight pwm output is active low.
864
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100865config VIDEO_LCD_PANEL_I2C
866 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800867 depends on VIDEO_SUNXI
Hans de Goede6de9f762015-03-07 12:00:02 +0100868 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200869 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100870 ---help---
871 Say y here if the LCD panel needs to be configured via i2c. This
872 will add a bitbang i2c controller using gpios to talk to the LCD.
873
874config VIDEO_LCD_PANEL_I2C_SDA
875 string "LCD panel i2c interface SDA pin"
876 depends on VIDEO_LCD_PANEL_I2C
877 default "PG12"
878 ---help---
879 Set the SDA pin for the LCD i2c interface. This takes a string in the
880 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
881
882config VIDEO_LCD_PANEL_I2C_SCL
883 string "LCD panel i2c interface SCL pin"
884 depends on VIDEO_LCD_PANEL_I2C
885 default "PG10"
886 ---help---
887 Set the SCL pin for the LCD i2c interface. This takes a string in the
888 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
889
Hans de Goede797a0f52015-01-01 22:04:34 +0100890
891# Note only one of these may be selected at a time! But hidden choices are
892# not supported by Kconfig
893config VIDEO_LCD_IF_PARALLEL
894 bool
895
896config VIDEO_LCD_IF_LVDS
897 bool
898
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200899config SUNXI_DE2
900 bool
901 default n
902
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200903config VIDEO_DE2
904 bool "Display Engine 2 video driver"
905 depends on SUNXI_DE2
906 select DM_VIDEO
907 select DISPLAY
Icenowy Zheng82576de2017-10-26 11:14:47 +0800908 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200909 default y
910 ---help---
911 Say y here if you want to build DE2 video driver which is present on
912 newer SoCs. Currently only HDMI output is supported.
913
Hans de Goede797a0f52015-01-01 22:04:34 +0100914
915choice
916 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800917 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100918 ---help---
919 Select which type of LCD panel to support.
920
921config VIDEO_LCD_PANEL_PARALLEL
922 bool "Generic parallel interface LCD panel"
923 select VIDEO_LCD_IF_PARALLEL
924
925config VIDEO_LCD_PANEL_LVDS
926 bool "Generic lvds interface LCD panel"
927 select VIDEO_LCD_IF_LVDS
928
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200929config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
930 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
931 select VIDEO_LCD_SSD2828
932 select VIDEO_LCD_IF_PARALLEL
933 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200934 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
935
936config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
937 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
938 select VIDEO_LCD_ANX9804
939 select VIDEO_LCD_IF_PARALLEL
940 select VIDEO_LCD_PANEL_I2C
941 ---help---
942 Select this for eDP LCD panels with 4 lanes running at 1.62G,
943 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200944
Hans de Goede743fb9552015-01-20 09:23:36 +0100945config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
946 bool "Hitachi tx18d42vm LCD panel"
947 select VIDEO_LCD_HITACHI_TX18D42VM
948 select VIDEO_LCD_IF_LVDS
949 ---help---
950 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
951
Hans de Goede613dade2015-02-16 17:49:47 +0100952config VIDEO_LCD_TL059WV5C0
953 bool "tl059wv5c0 LCD panel"
954 select VIDEO_LCD_PANEL_I2C
955 select VIDEO_LCD_IF_PARALLEL
956 ---help---
957 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
958 Aigo M60/M608/M606 tablets.
959
Hans de Goede797a0f52015-01-01 22:04:34 +0100960endchoice
961
Mylène Josserand628426a2017-04-02 12:59:09 +0200962config SATAPWR
963 string "SATA power pin"
964 default ""
965 help
966 Set the pins used to power the SATA. This takes a string in the
967 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
968 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100969
Hans de Goedebf880fe2015-01-25 12:10:48 +0100970config GMAC_TX_DELAY
971 int "GMAC Transmit Clock Delay Chain"
972 default 0
973 ---help---
974 Set the GMAC Transmit Clock Delay Chain value.
975
Hans de Goede66ab79d2015-09-13 13:02:48 +0200976config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800977 default 0x4fe00000 if MACH_SUN4I
978 default 0x4fe00000 if MACH_SUN5I
979 default 0x4fe00000 if MACH_SUN6I
980 default 0x4fe00000 if MACH_SUN7I
981 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200982 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800983 default 0x4fe00000 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800984 default 0x4fe00000 if MACH_SUN50I_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +0200985
Jagan Teki4e159f82018-02-06 22:42:56 +0530986config SPL_SPI_SUNXI
987 bool "Support for SPI Flash on Allwinner SoCs in SPL"
988 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
989 help
990 Enable support for SPI Flash. This option allows SPL to read from
991 sunxi SPI Flash. It uses the same method as the boot ROM, so does
992 not need any extra configuration.
993
Icenowy Zheng2a269d32018-10-25 17:23:02 +0800994config PINE64_DT_SELECTION
995 bool "Enable Pine64 device tree selection code"
996 depends on MACH_SUN50I
997 help
998 The original Pine A64 and Pine A64+ are similar but different
999 boards and can be differed by the DRAM size. Pine A64 has
1000 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1001 option, the device tree selection code specific to Pine64 which
1002 utilizes the DRAM size will be enabled.
1003
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001004endif