blob: 74e234cded75c76823a9f0160c4367b561bcb17b [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki59ea2872018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki932f5e02018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Tekifeb29272018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Tekif35767b2018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Icenowy Zheng0c01b962018-07-21 16:20:31 +080085 default 0x20000 if MACH_SUN50I_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080086 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +000087 ---help---
88 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
89 with the first SRAM region being located at address 0.
90 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080091 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +000092
Andre Przywarad1de0bb2018-06-27 01:42:53 +010093config SUNXI_A64_TIMER_ERRATUM
94 bool
95
Hans de Goedef07872b2015-04-06 20:33:34 +020096# Note only one of these may be selected at a time! But hidden choices are
97# not supported by Kconfig
98config SUNXI_GEN_SUN4I
99 bool
100 ---help---
101 Select this for sunxi SoCs which have resets and clocks set up
102 as the original A10 (mach-sun4i).
103
104config SUNXI_GEN_SUN6I
105 bool
106 ---help---
107 Select this for sunxi SoCs which have sun6i like periphery, like
108 separate ahb reset control registers, custom pmic bus, new style
109 watchdog, etc.
110
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800111config SUNXI_DRAM_DW
112 bool
113 ---help---
114 Select this for sunxi SoCs which uses a DRAM controller like the
115 DesignWare controller used in H3, mainly SoCs after H3, which do
116 not have official open-source DRAM initialization code, but can
117 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200118
Icenowy Zhengb2607512017-06-03 17:10:16 +0800119if SUNXI_DRAM_DW
120config SUNXI_DRAM_DW_16BIT
121 bool
122 ---help---
123 Select this for sunxi SoCs with DesignWare DRAM controller and
124 have only 16-bit memory buswidth.
125
126config SUNXI_DRAM_DW_32BIT
127 bool
128 ---help---
129 Select this for sunxi SoCs with DesignWare DRAM controller with
130 32-bit memory buswidth.
131endif
132
Andre Przywara5fb97432017-02-16 01:20:27 +0000133config MACH_SUNXI_H3_H5
134 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200135 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530136 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200137 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800138 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800139 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000140 select SUNXI_GEN_SUN6I
141 select SUPPORT_SPL
142
Icenowy Zheng14170a42018-10-25 17:23:06 +0800143# TODO: try out A80's 8GiB DRAM space
144config SUNXI_DRAM_MAX_SIZE
145 hex
146 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
147 default 0x80000000
148
Ian Campbelld8e69e02014-10-24 21:20:44 +0100149choice
150 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200151 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100152
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100153config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100154 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530155 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000156 select ARM_CORTEX_CPU_IS_UP
Adam Sampson1a6575b2018-06-30 01:02:29 +0100157 select DM_SCSI if SCSI
Jagan Teki137fc752018-05-07 13:03:38 +0530158 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530159 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200160 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100161 select SUPPORT_SPL
162
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100163config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100164 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530165 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000166 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530167 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530168 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200169 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100170 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500171 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100172
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100173config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100174 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530175 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800176 select CPU_V7_HAS_NONSEC
177 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900178 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530179 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530180 select PHY_SUN4I_USB
Jagan Teki59ea2872018-01-11 13:21:58 +0530181 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530182 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200183 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200184 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800185 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100186
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100187config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100188 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530189 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100190 select CPU_V7_HAS_NONSEC
191 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900192 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530193 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530194 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200195 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100196 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200197 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100198
Hans de Goedef055ed62015-04-06 20:55:39 +0200199config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100200 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530201 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800202 select CPU_V7_HAS_NONSEC
203 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900204 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530205 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530206 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200207 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100208 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800209 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500210 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100211
Vishnu Patekar3702f142015-03-01 23:47:48 +0530212config MACH_SUN8I_A33
213 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530214 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800215 select CPU_V7_HAS_NONSEC
216 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900217 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530218 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530219 select PHY_SUN4I_USB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530220 select SUNXI_GEN_SUN6I
221 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800222 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500223 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530224
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800225config MACH_SUN8I_A83T
226 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530227 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530228 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530229 select PHY_SUN4I_USB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800230 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200231 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800232 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800233 select SUPPORT_SPL
234
Jens Kuskef9770722015-11-17 15:12:58 +0100235config MACH_SUN8I_H3
236 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530237 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800238 select CPU_V7_HAS_NONSEC
239 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900240 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000241 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800242 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100243
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800244config MACH_SUN8I_R40
245 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530246 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800247 select CPU_V7_HAS_NONSEC
248 select CPU_V7_HAS_VIRT
249 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800250 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800251 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800252 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800253 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800254
Icenowy Zheng52e61882017-04-08 15:30:12 +0800255config MACH_SUN8I_V3S
256 bool "sun8i (Allwinner V3s)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530257 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800258 select CPU_V7_HAS_NONSEC
259 select CPU_V7_HAS_VIRT
260 select ARCH_SUPPORT_PSCI
261 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800262 select SUNXI_DRAM_DW
263 select SUNXI_DRAM_DW_16BIT
264 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800265 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
266
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100267config MACH_SUN9I
268 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530269 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530270 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530271 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100272 select SUNXI_GEN_SUN6I
Jagan Tekif35767b2018-01-11 13:23:52 +0530273 select SUN8I_RSB
Philipp Tomsich470626e2016-10-28 18:21:32 +0800274 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100275
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800276config MACH_SUN50I
277 bool "sun50i (Allwinner A64)"
278 select ARM64
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200279 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530280 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800281 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200282 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800283 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800284 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000285 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800286 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800287 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100288 select FIT
289 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100290 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800291
Andre Przywara5611a2d2017-02-16 01:20:28 +0000292config MACH_SUN50I_H5
293 bool "sun50i (Allwinner H5)"
294 select ARM64
295 select MACH_SUNXI_H3_H5
Andre Przywarad8362162017-04-26 01:32:48 +0100296 select FIT
297 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000298
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800299config MACH_SUN50I_H6
300 bool "sun50i (Allwinner H6)"
301 select ARM64
302 select SUPPORT_SPL
303 select FIT
304 select SPL_LOAD_FIT
305 select DRAM_SUN50I_H6
306
Ian Campbelld8e69e02014-10-24 21:20:44 +0100307endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800308
Hans de Goedef055ed62015-04-06 20:55:39 +0200309# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
310config MACH_SUN8I
311 bool
Jagan Tekif35767b2018-01-11 13:23:52 +0530312 select SUN8I_RSB
Jagan Teki11f33e12018-01-11 13:23:02 +0530313 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800314 default y if MACH_SUN8I_A23
315 default y if MACH_SUN8I_A33
316 default y if MACH_SUN8I_A83T
317 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800318 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800319 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200320
Andre Przywara06893b62017-01-02 11:48:35 +0000321config RESERVE_ALLWINNER_BOOT0_HEADER
322 bool "reserve space for Allwinner boot0 header"
323 select ENABLE_ARM_SOC_BOOT0_HOOK
324 ---help---
325 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
326 filled with magic values post build. The Allwinner provided boot0
327 blob relies on this information to load and execute U-Boot.
328 Only needed on 64-bit Allwinner boards so far when using boot0.
329
Andre Przywara46c3d992017-01-02 11:48:36 +0000330config ARM_BOOT_HOOK_RMR
331 bool
332 depends on ARM64
333 default y
334 select ENABLE_ARM_SOC_BOOT0_HOOK
335 ---help---
336 Insert some ARM32 code at the very beginning of the U-Boot binary
337 which uses an RMR register write to bring the core into AArch64 mode.
338 The very first instruction acts as a switch, since it's carefully
339 chosen to be a NOP in one mode and a branch in the other, so the
340 code would only be executed if not already in AArch64.
341 This allows both the SPL and the U-Boot proper to be entered in
342 either mode and switch to AArch64 if needed.
343
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800344if SUNXI_DRAM_DW
345config SUNXI_DRAM_DDR3
346 bool
347
Icenowy Zhenge270a582017-06-03 17:10:20 +0800348config SUNXI_DRAM_DDR2
349 bool
350
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800351config SUNXI_DRAM_LPDDR3
352 bool
353
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800354choice
355 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800356 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
357 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800358
359config SUNXI_DRAM_DDR3_1333
360 bool "DDR3 1333"
361 select SUNXI_DRAM_DDR3
Icenowy Zhengfe052172017-06-03 17:10:21 +0800362 depends on !MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800363 ---help---
364 This option is the original only supported memory type, which suits
365 many H3/H5/A64 boards available now.
366
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800367config SUNXI_DRAM_LPDDR3_STOCK
368 bool "LPDDR3 with Allwinner stock configuration"
369 select SUNXI_DRAM_LPDDR3
370 ---help---
371 This option is the LPDDR3 timing used by the stock boot0 by
372 Allwinner.
373
Icenowy Zhenge270a582017-06-03 17:10:20 +0800374config SUNXI_DRAM_DDR2_V3S
375 bool "DDR2 found in V3s chip"
376 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800377 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800378 ---help---
379 This option is only for the DDR2 memory chip which is co-packaged in
380 Allwinner V3s SoC.
381
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800382endchoice
383endif
384
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800385config DRAM_TYPE
386 int "sunxi dram type"
387 depends on MACH_SUN8I_A83T
388 default 3
389 ---help---
390 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200391
Hans de Goede3aeaa282014-11-15 19:46:39 +0100392config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100393 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800394 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800395 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100396 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800397 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
398 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000399 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800400 default 744 if MACH_SUN50I_H6
Hans de Goede3aeaa282014-11-15 19:46:39 +0100401 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800402 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
403 must be a multiple of 24. For the sun9i (A80), the tested values
404 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100405
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200406if MACH_SUN5I || MACH_SUN7I
407config DRAM_MBUS_CLK
408 int "sunxi mbus clock speed"
409 default 300
410 ---help---
411 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
412
413endif
414
Hans de Goede3aeaa282014-11-15 19:46:39 +0100415config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100416 int "sunxi dram zq value"
417 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
418 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800419 default 14779 if MACH_SUN8I_V3S
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800420 default 3881979 if MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800421 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000422 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100423 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100424 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100425
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200426config DRAM_ODT_EN
427 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200428 default y if MACH_SUN8I_A23
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800429 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000430 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800431 default y if MACH_SUN50I_H6
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200432 ---help---
433 Select this to enable dram odt (on die termination).
434
Hans de Goede59d9fc72015-01-17 14:24:55 +0100435if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
436config DRAM_EMR1
437 int "sunxi dram emr1 value"
438 default 0 if MACH_SUN4I
439 default 4 if MACH_SUN5I || MACH_SUN7I
440 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100441 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200442
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200443config DRAM_TPR3
444 hex "sunxi dram tpr3 value"
445 default 0
446 ---help---
447 Set the dram controller tpr3 parameter. This parameter configures
448 the delay on the command lane and also phase shifts, which are
449 applied for sampling incoming read data. The default value 0
450 means that no phase/delay adjustments are necessary. Properly
451 configuring this parameter increases reliability at high DRAM
452 clock speeds.
453
454config DRAM_DQS_GATING_DELAY
455 hex "sunxi dram dqs_gating_delay value"
456 default 0
457 ---help---
458 Set the dram controller dqs_gating_delay parmeter. Each byte
459 encodes the DQS gating delay for each byte lane. The delay
460 granularity is 1/4 cycle. For example, the value 0x05060606
461 means that the delay is 5 quarter-cycles for one lane (1.25
462 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
463 The default value 0 means autodetection. The results of hardware
464 autodetection are not very reliable and depend on the chip
465 temperature (sometimes producing different results on cold start
466 and warm reboot). But the accuracy of hardware autodetection
467 is usually good enough, unless running at really high DRAM
468 clocks speeds (up to 600MHz). If unsure, keep as 0.
469
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200470choice
471 prompt "sunxi dram timings"
472 default DRAM_TIMINGS_VENDOR_MAGIC
473 ---help---
474 Select the timings of the DDR3 chips.
475
476config DRAM_TIMINGS_VENDOR_MAGIC
477 bool "Magic vendor timings from Android"
478 ---help---
479 The same DRAM timings as in the Allwinner boot0 bootloader.
480
481config DRAM_TIMINGS_DDR3_1066F_1333H
482 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
483 ---help---
484 Use the timings of the standard JEDEC DDR3-1066F speed bin for
485 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
486 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
487 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
488 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
489 that down binning to DDR3-1066F is supported (because DDR3-1066F
490 uses a bit faster timings than DDR3-1333H).
491
492config DRAM_TIMINGS_DDR3_800E_1066G_1333J
493 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
494 ---help---
495 Use the timings of the slowest possible JEDEC speed bin for the
496 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
497 DDR3-800E, DDR3-1066G or DDR3-1333J.
498
499endchoice
500
Hans de Goede3aeaa282014-11-15 19:46:39 +0100501endif
502
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200503if MACH_SUN8I_A23
504config DRAM_ODT_CORRECTION
505 int "sunxi dram odt correction value"
506 default 0
507 ---help---
508 Set the dram odt correction value (range -255 - 255). In allwinner
509 fex files, this option is found in bits 8-15 of the u32 odt_en variable
510 in the [dram] section. When bit 31 of the odt_en variable is set
511 then the correction is negative. Usually the value for this is 0.
512endif
513
Iain Paton630df142015-03-28 10:26:38 +0000514config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800515 default 1008000000 if MACH_SUN4I
516 default 1008000000 if MACH_SUN5I
517 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000518 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800519 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800520 default 1008000000 if MACH_SUN8I
521 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800522 default 888000000 if MACH_SUN50I_H6
Iain Paton630df142015-03-28 10:26:38 +0000523
Maxime Ripard2c519412014-10-03 20:16:29 +0800524config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100525 default "sun4i" if MACH_SUN4I
526 default "sun5i" if MACH_SUN5I
527 default "sun6i" if MACH_SUN6I
528 default "sun7i" if MACH_SUN7I
529 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100530 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200531 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800532 default "sun50i" if MACH_SUN50I_H6
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900533
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900534config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900535 default "sunxi"
536
537config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900538 default "sunxi"
539
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200540config UART0_PORT_F
541 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200542 default n
543 ---help---
544 Repurpose the SD card slot for getting access to the UART0 serial
545 console. Primarily useful only for low level u-boot debugging on
546 tablets, where normal UART0 is difficult to access and requires
547 device disassembly and/or soldering. As the SD card can't be used
548 at the same time, the system can be only booted in the FEL mode.
549 Only enable this if you really know what you are doing.
550
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200551config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900552 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200553 default n
554 ---help---
555 Set this to enable various workarounds for old kernels, this results in
556 sub-optimal settings for newer kernels, only enable if needed.
557
Mylène Josserand147c6062017-04-02 12:59:10 +0200558config MACPWR
559 string "MAC power pin"
560 default ""
561 help
562 Set the pin used to power the MAC. This takes a string in the format
563 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
564
Hans de Goede7412ef82014-10-02 20:29:26 +0200565config MMC0_CD_PIN
566 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000567 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200568 default ""
569 ---help---
570 Set the card detect pin for mmc0, leave empty to not use cd. This
571 takes a string in the format understood by sunxi_name_to_gpio, e.g.
572 PH1 for pin 1 of port H.
573
574config MMC1_CD_PIN
575 string "Card detect pin for mmc1"
576 default ""
577 ---help---
578 See MMC0_CD_PIN help text.
579
580config MMC2_CD_PIN
581 string "Card detect pin for mmc2"
582 default ""
583 ---help---
584 See MMC0_CD_PIN help text.
585
586config MMC3_CD_PIN
587 string "Card detect pin for mmc3"
588 default ""
589 ---help---
590 See MMC0_CD_PIN help text.
591
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100592config MMC1_PINS
593 string "Pins for mmc1"
594 default ""
595 ---help---
596 Set the pins used for mmc1, when applicable. This takes a string in the
597 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
598
599config MMC2_PINS
600 string "Pins for mmc2"
601 default ""
602 ---help---
603 See MMC1_PINS help text.
604
605config MMC3_PINS
606 string "Pins for mmc3"
607 default ""
608 ---help---
609 See MMC1_PINS help text.
610
Hans de Goedeaf593e42014-10-02 20:43:50 +0200611config MMC_SUNXI_SLOT_EXTRA
612 int "mmc extra slot number"
613 default -1
614 ---help---
615 sunxi builds always enable mmc0, some boards also have a second sdcard
616 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
617 support for this.
618
Hans de Goede99c9fb02016-04-01 22:39:26 +0200619config INITIAL_USB_SCAN_DELAY
620 int "delay initial usb scan by x ms to allow builtin devices to init"
621 default 0
622 ---help---
623 Some boards have on board usb devices which need longer than the
624 USB spec's 1 second to connect from board powerup. Set this config
625 option to a non 0 value to add an extra delay before the first usb
626 bus scan.
627
Hans de Goedee7b852a2015-01-07 15:26:06 +0100628config USB0_VBUS_PIN
629 string "Vbus enable pin for usb0 (otg)"
630 default ""
631 ---help---
632 Set the Vbus enable pin for usb0 (otg). This takes a string in the
633 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
634
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100635config USB0_VBUS_DET
636 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100637 default ""
638 ---help---
639 Set the Vbus detect pin for usb0 (otg). This takes a string in the
640 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
641
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200642config USB0_ID_DET
643 string "ID detect pin for usb0 (otg)"
644 default ""
645 ---help---
646 Set the ID detect pin for usb0 (otg). This takes a string in the
647 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
648
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100649config USB1_VBUS_PIN
650 string "Vbus enable pin for usb1 (ehci0)"
651 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100652 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100653 ---help---
654 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
655 a string in the format understood by sunxi_name_to_gpio, e.g.
656 PH1 for pin 1 of port H.
657
658config USB2_VBUS_PIN
659 string "Vbus enable pin for usb2 (ehci1)"
660 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100661 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100662 ---help---
663 See USB1_VBUS_PIN help text.
664
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100665config USB3_VBUS_PIN
666 string "Vbus enable pin for usb3 (ehci2)"
667 default ""
668 ---help---
669 See USB1_VBUS_PIN help text.
670
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200671config I2C0_ENABLE
672 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800673 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200674 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200675 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200676 ---help---
677 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
678 its clock and setting up the bus. This is especially useful on devices
679 with slaves connected to the bus or with pins exposed through e.g. an
680 expansion port/header.
681
682config I2C1_ENABLE
683 bool "Enable I2C/TWI controller 1"
684 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200685 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200686 ---help---
687 See I2C0_ENABLE help text.
688
689config I2C2_ENABLE
690 bool "Enable I2C/TWI controller 2"
691 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200692 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200693 ---help---
694 See I2C0_ENABLE help text.
695
696if MACH_SUN6I || MACH_SUN7I
697config I2C3_ENABLE
698 bool "Enable I2C/TWI controller 3"
699 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200700 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200701 ---help---
702 See I2C0_ENABLE help text.
703endif
704
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100705if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100706config R_I2C_ENABLE
707 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100708 # This is used for the pmic on H3
709 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200710 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100711 ---help---
712 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100713endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100714
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200715if MACH_SUN7I
716config I2C4_ENABLE
717 bool "Enable I2C/TWI controller 4"
718 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200719 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200720 ---help---
721 See I2C0_ENABLE help text.
722endif
723
Hans de Goede3ae1d132015-04-25 17:25:14 +0200724config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900725 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200726 default n
727 ---help---
728 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
729
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800730config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900731 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800732 depends on !MACH_SUN8I_A83T
733 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800734 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800735 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800736 depends on !MACH_SUN9I
737 depends on !MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800738 depends on !MACH_SUN50I_H6
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800739 select VIDEO
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800740 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200741 default y
742 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100743 Say Y here to add support for using a cfb console on the HDMI, LCD
744 or VGA output found on most sunxi devices. See doc/README.video for
745 info on how to select the video output and mode.
746
Hans de Goedee9544592014-12-23 23:04:35 +0100747config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900748 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800749 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100750 default y
751 ---help---
752 Say Y here to add support for outputting video over HDMI.
753
Hans de Goede260f5202014-12-25 13:58:06 +0100754config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900755 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800756 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100757 default n
758 ---help---
759 Say Y here to add support for outputting video over VGA.
760
Hans de Goedeac1633c2014-12-24 12:17:07 +0100761config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900762 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800763 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100764 default n
765 ---help---
766 Say Y here to add support for external DACs connected to the parallel
767 LCD interface driving a VGA connector, such as found on the
768 Olimex A13 boards.
769
Hans de Goede18366f72015-01-25 15:33:07 +0100770config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900771 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100772 depends on VIDEO_VGA_VIA_LCD
773 default n
774 ---help---
775 Say Y here if you've a board which uses opendrain drivers for the vga
776 hsync and vsync signals. Opendrain drivers cannot generate steep enough
777 positive edges for a stable video output, so on boards with opendrain
778 drivers the sync signals must always be active high.
779
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800780config VIDEO_VGA_EXTERNAL_DAC_EN
781 string "LCD panel power enable pin"
782 depends on VIDEO_VGA_VIA_LCD
783 default ""
784 ---help---
785 Set the enable pin for the external VGA DAC. This takes a string in the
786 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
787
Hans de Goedec06e00e2015-08-03 19:20:26 +0200788config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900789 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800790 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200791 default n
792 ---help---
793 Say Y here to add support for outputting composite video.
794
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100795config VIDEO_LCD_MODE
796 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800797 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100798 default ""
799 ---help---
800 LCD panel timing details string, leave empty if there is no LCD panel.
801 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
802 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200803 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100804
Hans de Goede481b6642015-01-13 13:21:46 +0100805config VIDEO_LCD_DCLK_PHASE
806 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700807 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100808 default 1
809 ---help---
810 Select LCD panel display clock phase shift, range 0-3.
811
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100812config VIDEO_LCD_POWER
813 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800814 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100815 default ""
816 ---help---
817 Set the power enable pin for the LCD panel. This takes a string in the
818 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
819
Hans de Goedece9e3322015-02-16 17:26:41 +0100820config VIDEO_LCD_RESET
821 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800822 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100823 default ""
824 ---help---
825 Set the reset pin for the LCD panel. This takes a string in the format
826 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
827
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100828config VIDEO_LCD_BL_EN
829 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800830 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100831 default ""
832 ---help---
833 Set the backlight enable pin for the LCD panel. This takes a string in the
834 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
835 port H.
836
837config VIDEO_LCD_BL_PWM
838 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800839 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100840 default ""
841 ---help---
842 Set the backlight pwm pin for the LCD panel. This takes a string in the
843 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200844
Hans de Goede2d5d3022015-01-22 21:02:42 +0100845config VIDEO_LCD_BL_PWM_ACTIVE_LOW
846 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800847 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100848 default y
849 ---help---
850 Set this if the backlight pwm output is active low.
851
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100852config VIDEO_LCD_PANEL_I2C
853 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800854 depends on VIDEO_SUNXI
Hans de Goede6de9f762015-03-07 12:00:02 +0100855 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200856 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100857 ---help---
858 Say y here if the LCD panel needs to be configured via i2c. This
859 will add a bitbang i2c controller using gpios to talk to the LCD.
860
861config VIDEO_LCD_PANEL_I2C_SDA
862 string "LCD panel i2c interface SDA pin"
863 depends on VIDEO_LCD_PANEL_I2C
864 default "PG12"
865 ---help---
866 Set the SDA pin for the LCD i2c interface. This takes a string in the
867 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
868
869config VIDEO_LCD_PANEL_I2C_SCL
870 string "LCD panel i2c interface SCL pin"
871 depends on VIDEO_LCD_PANEL_I2C
872 default "PG10"
873 ---help---
874 Set the SCL pin for the LCD i2c interface. This takes a string in the
875 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
876
Hans de Goede797a0f52015-01-01 22:04:34 +0100877
878# Note only one of these may be selected at a time! But hidden choices are
879# not supported by Kconfig
880config VIDEO_LCD_IF_PARALLEL
881 bool
882
883config VIDEO_LCD_IF_LVDS
884 bool
885
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200886config SUNXI_DE2
887 bool
888 default n
889
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200890config VIDEO_DE2
891 bool "Display Engine 2 video driver"
892 depends on SUNXI_DE2
893 select DM_VIDEO
894 select DISPLAY
Icenowy Zheng82576de2017-10-26 11:14:47 +0800895 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200896 default y
897 ---help---
898 Say y here if you want to build DE2 video driver which is present on
899 newer SoCs. Currently only HDMI output is supported.
900
Hans de Goede797a0f52015-01-01 22:04:34 +0100901
902choice
903 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800904 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100905 ---help---
906 Select which type of LCD panel to support.
907
908config VIDEO_LCD_PANEL_PARALLEL
909 bool "Generic parallel interface LCD panel"
910 select VIDEO_LCD_IF_PARALLEL
911
912config VIDEO_LCD_PANEL_LVDS
913 bool "Generic lvds interface LCD panel"
914 select VIDEO_LCD_IF_LVDS
915
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200916config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
917 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
918 select VIDEO_LCD_SSD2828
919 select VIDEO_LCD_IF_PARALLEL
920 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200921 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
922
923config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
924 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
925 select VIDEO_LCD_ANX9804
926 select VIDEO_LCD_IF_PARALLEL
927 select VIDEO_LCD_PANEL_I2C
928 ---help---
929 Select this for eDP LCD panels with 4 lanes running at 1.62G,
930 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200931
Hans de Goede743fb9552015-01-20 09:23:36 +0100932config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
933 bool "Hitachi tx18d42vm LCD panel"
934 select VIDEO_LCD_HITACHI_TX18D42VM
935 select VIDEO_LCD_IF_LVDS
936 ---help---
937 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
938
Hans de Goede613dade2015-02-16 17:49:47 +0100939config VIDEO_LCD_TL059WV5C0
940 bool "tl059wv5c0 LCD panel"
941 select VIDEO_LCD_PANEL_I2C
942 select VIDEO_LCD_IF_PARALLEL
943 ---help---
944 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
945 Aigo M60/M608/M606 tablets.
946
Hans de Goede797a0f52015-01-01 22:04:34 +0100947endchoice
948
Mylène Josserand628426a2017-04-02 12:59:09 +0200949config SATAPWR
950 string "SATA power pin"
951 default ""
952 help
953 Set the pins used to power the SATA. This takes a string in the
954 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
955 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100956
Hans de Goedebf880fe2015-01-25 12:10:48 +0100957config GMAC_TX_DELAY
958 int "GMAC Transmit Clock Delay Chain"
959 default 0
960 ---help---
961 Set the GMAC Transmit Clock Delay Chain value.
962
Hans de Goede66ab79d2015-09-13 13:02:48 +0200963config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800964 default 0x4fe00000 if MACH_SUN4I
965 default 0x4fe00000 if MACH_SUN5I
966 default 0x4fe00000 if MACH_SUN6I
967 default 0x4fe00000 if MACH_SUN7I
968 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200969 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800970 default 0x4fe00000 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800971 default 0x4fe00000 if MACH_SUN50I_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +0200972
Jagan Teki4e159f82018-02-06 22:42:56 +0530973config SPL_SPI_SUNXI
974 bool "Support for SPI Flash on Allwinner SoCs in SPL"
975 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
976 help
977 Enable support for SPI Flash. This option allows SPL to read from
978 sunxi SPI Flash. It uses the same method as the boot ROM, so does
979 not need any extra configuration.
980
Icenowy Zheng2a269d32018-10-25 17:23:02 +0800981config PINE64_DT_SELECTION
982 bool "Enable Pine64 device tree selection code"
983 depends on MACH_SUN50I
984 help
985 The original Pine A64 and Pine A64+ are similar but different
986 boards and can be differed by the DRAM size. Pine A64 has
987 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
988 option, the device tree selection code specific to Pine64 which
989 utilizes the DRAM size will be enabled.
990
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900991endif