blob: 32a46797e26d12ce6924f604d21e856274424a8c [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Jagan Teki3994b1e2018-01-10 16:03:34 +05309config DRAM_SUN4I
10 bool
11 help
12 Select this dram controller driver for Sun4/5/7i platforms,
13 like A10/A13/A20.
14
Jagan Teki68d0f5f2018-03-17 00:16:36 +053015config DRAM_SUN6I
16 bool
17 help
18 Select this dram controller driver for Sun6i platforms,
19 like A31/A31s.
20
Jagan Teki318e4e52018-01-10 16:15:14 +053021config DRAM_SUN8I_A23
22 bool
23 help
24 Select this dram controller driver for Sun8i platforms,
25 for A23 SOC.
26
Jagan Tekie624d4c2018-01-10 16:17:39 +053027config DRAM_SUN8I_A33
28 bool
29 help
30 Select this dram controller driver for Sun8i platforms,
31 for A33 SOC.
32
Jagan Teki270a6f62018-01-10 16:20:26 +053033config DRAM_SUN8I_A83T
34 bool
35 help
36 Select this dram controller driver for Sun8i platforms,
37 for A83T SOC.
38
Jagan Teki6aa7f712018-03-17 00:18:01 +053039config DRAM_SUN9I
40 bool
41 help
42 Select this dram controller driver for Sun9i platforms,
43 like A80.
44
Icenowy Zheng4e287f62018-07-23 06:13:34 +080045config DRAM_SUN50I_H6
46 bool
47 help
48 Select this dram controller driver for some sun50i platforms,
49 like H6.
50
Jagan Teki59ea2872018-01-11 13:21:58 +053051config SUN6I_P2WI
52 bool "Allwinner sun6i internal P2WI controller"
53 help
54 If you say yes to this option, support will be included for the
55 P2WI (Push/Pull 2 Wire Interface) controller embedded in some sunxi
56 SOCs.
57 The P2WI looks like an SMBus controller (which supports only byte
58 accesses), except that it only supports one slave device.
59 This interface is used to connect to specific PMIC devices (like the
60 AXP221).
61
Jagan Teki932f5e02018-01-11 13:21:15 +053062config SUN6I_PRCM
63 bool
64 help
65 Support for the PRCM (Power/Reset/Clock Management) unit available
66 in A31 SoC.
67
Jagan Tekifeb29272018-02-14 22:28:30 +053068config AXP_PMIC_BUS
69 bool "Sunxi AXP PMIC bus access helpers"
70 help
71 Select this PMIC bus access helpers for Sunxi platform PRCM or other
72 AXP family PMIC devices.
73
Jagan Tekif35767b2018-01-11 13:23:52 +053074config SUN8I_RSB
75 bool "Allwinner sunXi Reduced Serial Bus Driver"
76 help
77 Say y here to enable support for Allwinner's Reduced Serial Bus
78 (RSB) support. This controller is responsible for communicating
79 with various RSB based devices, such as AXP223, AXP8XX PMICs,
80 and AC100/AC200 ICs.
81
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080082config SUNXI_SRAM_ADDRESS
83 hex
84 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
85 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +000086 ---help---
87 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
88 with the first SRAM region being located at address 0.
89 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +080090 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +000091
Andre Przywarad1de0bb2018-06-27 01:42:53 +010092config SUNXI_A64_TIMER_ERRATUM
93 bool
94
Hans de Goedef07872b2015-04-06 20:33:34 +020095# Note only one of these may be selected at a time! But hidden choices are
96# not supported by Kconfig
97config SUNXI_GEN_SUN4I
98 bool
99 ---help---
100 Select this for sunxi SoCs which have resets and clocks set up
101 as the original A10 (mach-sun4i).
102
103config SUNXI_GEN_SUN6I
104 bool
105 ---help---
106 Select this for sunxi SoCs which have sun6i like periphery, like
107 separate ahb reset control registers, custom pmic bus, new style
108 watchdog, etc.
109
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800110config SUNXI_DRAM_DW
111 bool
112 ---help---
113 Select this for sunxi SoCs which uses a DRAM controller like the
114 DesignWare controller used in H3, mainly SoCs after H3, which do
115 not have official open-source DRAM initialization code, but can
116 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200117
Icenowy Zhengb2607512017-06-03 17:10:16 +0800118if SUNXI_DRAM_DW
119config SUNXI_DRAM_DW_16BIT
120 bool
121 ---help---
122 Select this for sunxi SoCs with DesignWare DRAM controller and
123 have only 16-bit memory buswidth.
124
125config SUNXI_DRAM_DW_32BIT
126 bool
127 ---help---
128 Select this for sunxi SoCs with DesignWare DRAM controller with
129 32-bit memory buswidth.
130endif
131
Andre Przywara5fb97432017-02-16 01:20:27 +0000132config MACH_SUNXI_H3_H5
133 bool
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200134 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530135 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200136 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800137 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800138 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000139 select SUNXI_GEN_SUN6I
140 select SUPPORT_SPL
141
Ian Campbelld8e69e02014-10-24 21:20:44 +0100142choice
143 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200144 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100145
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100146config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100147 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530148 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000149 select ARM_CORTEX_CPU_IS_UP
Adam Sampson1a6575b2018-06-30 01:02:29 +0100150 select DM_MMC if MMC
151 select DM_SCSI if SCSI
Jagan Teki137fc752018-05-07 13:03:38 +0530152 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530153 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200154 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100155 select SUPPORT_SPL
156
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100157config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100158 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530159 select CPU_V7A
Andre Przywara4330eb92017-02-16 01:20:21 +0000160 select ARM_CORTEX_CPU_IS_UP
Jagan Teki3994b1e2018-01-10 16:03:34 +0530161 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530162 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200163 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100164 select SUPPORT_SPL
Tom Rinie69ba982018-03-06 19:02:27 -0500165 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100166
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100167config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100168 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530169 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800170 select CPU_V7_HAS_NONSEC
171 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900172 select ARCH_SUPPORT_PSCI
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530173 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530174 select PHY_SUN4I_USB
Jagan Teki59ea2872018-01-11 13:21:58 +0530175 select SUN6I_P2WI
Jagan Teki932f5e02018-01-11 13:21:15 +0530176 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200177 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200178 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800179 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100180
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100181config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100182 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530183 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100184 select CPU_V7_HAS_NONSEC
185 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900186 select ARCH_SUPPORT_PSCI
Jagan Teki3994b1e2018-01-10 16:03:34 +0530187 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530188 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200189 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100190 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200191 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100192
Hans de Goedef055ed62015-04-06 20:55:39 +0200193config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100194 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530195 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800196 select CPU_V7_HAS_NONSEC
197 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900198 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530199 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530200 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200201 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100202 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800203 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500204 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbelld8e69e02014-10-24 21:20:44 +0100205
Vishnu Patekar3702f142015-03-01 23:47:48 +0530206config MACH_SUN8I_A33
207 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530208 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800209 select CPU_V7_HAS_NONSEC
210 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900211 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530212 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530213 select PHY_SUN4I_USB
Vishnu Patekar3702f142015-03-01 23:47:48 +0530214 select SUNXI_GEN_SUN6I
215 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800216 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rinie69ba982018-03-06 19:02:27 -0500217 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar3702f142015-03-01 23:47:48 +0530218
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800219config MACH_SUN8I_A83T
220 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530221 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530222 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530223 select PHY_SUN4I_USB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800224 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200225 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800226 select SUPPORT_SPL
227
Jens Kuskef9770722015-11-17 15:12:58 +0100228config MACH_SUN8I_H3
229 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530230 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800231 select CPU_V7_HAS_NONSEC
232 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900233 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000234 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800235 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100236
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800237config MACH_SUN8I_R40
238 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530239 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800240 select CPU_V7_HAS_NONSEC
241 select CPU_V7_HAS_VIRT
242 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800243 select SUNXI_GEN_SUN6I
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800244 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800245 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800246 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800247
Icenowy Zheng52e61882017-04-08 15:30:12 +0800248config MACH_SUN8I_V3S
249 bool "sun8i (Allwinner V3s)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530250 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800251 select CPU_V7_HAS_NONSEC
252 select CPU_V7_HAS_VIRT
253 select ARCH_SUPPORT_PSCI
254 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800255 select SUNXI_DRAM_DW
256 select SUNXI_DRAM_DW_16BIT
257 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800258 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
259
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100260config MACH_SUN9I
261 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530262 select CPU_V7A
Jagan Teki6aa7f712018-03-17 00:18:01 +0530263 select DRAM_SUN9I
Jagan Teki11f33e12018-01-11 13:23:02 +0530264 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100265 select SUNXI_GEN_SUN6I
Jagan Tekif35767b2018-01-11 13:23:52 +0530266 select SUN8I_RSB
Philipp Tomsich470626e2016-10-28 18:21:32 +0800267 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100268
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800269config MACH_SUN50I
270 bool "sun50i (Allwinner A64)"
271 select ARM64
Jernej Skrabec09e6f162017-04-27 00:03:37 +0200272 select DM_I2C
Jagan Teki137fc752018-05-07 13:03:38 +0530273 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200274 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800275 select SUNXI_GEN_SUN6I
Andre Przywaraa563adc2017-01-02 11:48:45 +0000276 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800277 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800278 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100279 select FIT
280 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100281 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800282
Andre Przywara5611a2d2017-02-16 01:20:28 +0000283config MACH_SUN50I_H5
284 bool "sun50i (Allwinner H5)"
285 select ARM64
286 select MACH_SUNXI_H3_H5
Andre Przywarad8362162017-04-26 01:32:48 +0100287 select FIT
288 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000289
Ian Campbelld8e69e02014-10-24 21:20:44 +0100290endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800291
Hans de Goedef055ed62015-04-06 20:55:39 +0200292# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
293config MACH_SUN8I
294 bool
Jagan Tekif35767b2018-01-11 13:23:52 +0530295 select SUN8I_RSB
Jagan Teki11f33e12018-01-11 13:23:02 +0530296 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800297 default y if MACH_SUN8I_A23
298 default y if MACH_SUN8I_A33
299 default y if MACH_SUN8I_A83T
300 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800301 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800302 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200303
Andre Przywara06893b62017-01-02 11:48:35 +0000304config RESERVE_ALLWINNER_BOOT0_HEADER
305 bool "reserve space for Allwinner boot0 header"
306 select ENABLE_ARM_SOC_BOOT0_HOOK
307 ---help---
308 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
309 filled with magic values post build. The Allwinner provided boot0
310 blob relies on this information to load and execute U-Boot.
311 Only needed on 64-bit Allwinner boards so far when using boot0.
312
Andre Przywara46c3d992017-01-02 11:48:36 +0000313config ARM_BOOT_HOOK_RMR
314 bool
315 depends on ARM64
316 default y
317 select ENABLE_ARM_SOC_BOOT0_HOOK
318 ---help---
319 Insert some ARM32 code at the very beginning of the U-Boot binary
320 which uses an RMR register write to bring the core into AArch64 mode.
321 The very first instruction acts as a switch, since it's carefully
322 chosen to be a NOP in one mode and a branch in the other, so the
323 code would only be executed if not already in AArch64.
324 This allows both the SPL and the U-Boot proper to be entered in
325 either mode and switch to AArch64 if needed.
326
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800327if SUNXI_DRAM_DW
328config SUNXI_DRAM_DDR3
329 bool
330
Icenowy Zhenge270a582017-06-03 17:10:20 +0800331config SUNXI_DRAM_DDR2
332 bool
333
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800334config SUNXI_DRAM_LPDDR3
335 bool
336
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800337choice
338 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800339 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
340 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800341
342config SUNXI_DRAM_DDR3_1333
343 bool "DDR3 1333"
344 select SUNXI_DRAM_DDR3
Icenowy Zhengfe052172017-06-03 17:10:21 +0800345 depends on !MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800346 ---help---
347 This option is the original only supported memory type, which suits
348 many H3/H5/A64 boards available now.
349
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800350config SUNXI_DRAM_LPDDR3_STOCK
351 bool "LPDDR3 with Allwinner stock configuration"
352 select SUNXI_DRAM_LPDDR3
353 ---help---
354 This option is the LPDDR3 timing used by the stock boot0 by
355 Allwinner.
356
Icenowy Zhenge270a582017-06-03 17:10:20 +0800357config SUNXI_DRAM_DDR2_V3S
358 bool "DDR2 found in V3s chip"
359 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800360 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800361 ---help---
362 This option is only for the DDR2 memory chip which is co-packaged in
363 Allwinner V3s SoC.
364
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800365endchoice
366endif
367
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800368config DRAM_TYPE
369 int "sunxi dram type"
370 depends on MACH_SUN8I_A83T
371 default 3
372 ---help---
373 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200374
Hans de Goede3aeaa282014-11-15 19:46:39 +0100375config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100376 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800377 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800378 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100379 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800380 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
381 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000382 default 672 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100383 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800384 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
385 must be a multiple of 24. For the sun9i (A80), the tested values
386 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100387
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200388if MACH_SUN5I || MACH_SUN7I
389config DRAM_MBUS_CLK
390 int "sunxi mbus clock speed"
391 default 300
392 ---help---
393 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
394
395endif
396
Hans de Goede3aeaa282014-11-15 19:46:39 +0100397config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100398 int "sunxi dram zq value"
399 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
400 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800401 default 14779 if MACH_SUN8I_V3S
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800402 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800403 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000404 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100405 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100406 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100407
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200408config DRAM_ODT_EN
409 bool "sunxi dram odt enable"
410 default n if !MACH_SUN8I_A23
411 default y if MACH_SUN8I_A23
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800412 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000413 default y if MACH_SUN50I
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200414 ---help---
415 Select this to enable dram odt (on die termination).
416
Hans de Goede59d9fc72015-01-17 14:24:55 +0100417if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
418config DRAM_EMR1
419 int "sunxi dram emr1 value"
420 default 0 if MACH_SUN4I
421 default 4 if MACH_SUN5I || MACH_SUN7I
422 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100423 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200424
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200425config DRAM_TPR3
426 hex "sunxi dram tpr3 value"
427 default 0
428 ---help---
429 Set the dram controller tpr3 parameter. This parameter configures
430 the delay on the command lane and also phase shifts, which are
431 applied for sampling incoming read data. The default value 0
432 means that no phase/delay adjustments are necessary. Properly
433 configuring this parameter increases reliability at high DRAM
434 clock speeds.
435
436config DRAM_DQS_GATING_DELAY
437 hex "sunxi dram dqs_gating_delay value"
438 default 0
439 ---help---
440 Set the dram controller dqs_gating_delay parmeter. Each byte
441 encodes the DQS gating delay for each byte lane. The delay
442 granularity is 1/4 cycle. For example, the value 0x05060606
443 means that the delay is 5 quarter-cycles for one lane (1.25
444 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
445 The default value 0 means autodetection. The results of hardware
446 autodetection are not very reliable and depend on the chip
447 temperature (sometimes producing different results on cold start
448 and warm reboot). But the accuracy of hardware autodetection
449 is usually good enough, unless running at really high DRAM
450 clocks speeds (up to 600MHz). If unsure, keep as 0.
451
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200452choice
453 prompt "sunxi dram timings"
454 default DRAM_TIMINGS_VENDOR_MAGIC
455 ---help---
456 Select the timings of the DDR3 chips.
457
458config DRAM_TIMINGS_VENDOR_MAGIC
459 bool "Magic vendor timings from Android"
460 ---help---
461 The same DRAM timings as in the Allwinner boot0 bootloader.
462
463config DRAM_TIMINGS_DDR3_1066F_1333H
464 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
465 ---help---
466 Use the timings of the standard JEDEC DDR3-1066F speed bin for
467 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
468 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
469 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
470 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
471 that down binning to DDR3-1066F is supported (because DDR3-1066F
472 uses a bit faster timings than DDR3-1333H).
473
474config DRAM_TIMINGS_DDR3_800E_1066G_1333J
475 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
476 ---help---
477 Use the timings of the slowest possible JEDEC speed bin for the
478 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
479 DDR3-800E, DDR3-1066G or DDR3-1333J.
480
481endchoice
482
Hans de Goede3aeaa282014-11-15 19:46:39 +0100483endif
484
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200485if MACH_SUN8I_A23
486config DRAM_ODT_CORRECTION
487 int "sunxi dram odt correction value"
488 default 0
489 ---help---
490 Set the dram odt correction value (range -255 - 255). In allwinner
491 fex files, this option is found in bits 8-15 of the u32 odt_en variable
492 in the [dram] section. When bit 31 of the odt_en variable is set
493 then the correction is negative. Usually the value for this is 0.
494endif
495
Iain Paton630df142015-03-28 10:26:38 +0000496config SYS_CLK_FREQ
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800497 default 1008000000 if MACH_SUN4I
498 default 1008000000 if MACH_SUN5I
499 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000500 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800501 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800502 default 1008000000 if MACH_SUN8I
503 default 1008000000 if MACH_SUN9I
Iain Paton630df142015-03-28 10:26:38 +0000504
Maxime Ripard2c519412014-10-03 20:16:29 +0800505config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100506 default "sun4i" if MACH_SUN4I
507 default "sun5i" if MACH_SUN5I
508 default "sun6i" if MACH_SUN6I
509 default "sun7i" if MACH_SUN7I
510 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100511 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200512 default "sun50i" if MACH_SUN50I
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900513
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900514config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900515 default "sunxi"
516
517config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900518 default "sunxi"
519
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200520config UART0_PORT_F
521 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200522 default n
523 ---help---
524 Repurpose the SD card slot for getting access to the UART0 serial
525 console. Primarily useful only for low level u-boot debugging on
526 tablets, where normal UART0 is difficult to access and requires
527 device disassembly and/or soldering. As the SD card can't be used
528 at the same time, the system can be only booted in the FEL mode.
529 Only enable this if you really know what you are doing.
530
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200531config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900532 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200533 default n
534 ---help---
535 Set this to enable various workarounds for old kernels, this results in
536 sub-optimal settings for newer kernels, only enable if needed.
537
Mylène Josserand147c6062017-04-02 12:59:10 +0200538config MACPWR
539 string "MAC power pin"
540 default ""
541 help
542 Set the pin used to power the MAC. This takes a string in the format
543 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
544
Hans de Goede7412ef82014-10-02 20:29:26 +0200545config MMC0_CD_PIN
546 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000547 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200548 default ""
549 ---help---
550 Set the card detect pin for mmc0, leave empty to not use cd. This
551 takes a string in the format understood by sunxi_name_to_gpio, e.g.
552 PH1 for pin 1 of port H.
553
554config MMC1_CD_PIN
555 string "Card detect pin for mmc1"
556 default ""
557 ---help---
558 See MMC0_CD_PIN help text.
559
560config MMC2_CD_PIN
561 string "Card detect pin for mmc2"
562 default ""
563 ---help---
564 See MMC0_CD_PIN help text.
565
566config MMC3_CD_PIN
567 string "Card detect pin for mmc3"
568 default ""
569 ---help---
570 See MMC0_CD_PIN help text.
571
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100572config MMC1_PINS
573 string "Pins for mmc1"
574 default ""
575 ---help---
576 Set the pins used for mmc1, when applicable. This takes a string in the
577 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
578
579config MMC2_PINS
580 string "Pins for mmc2"
581 default ""
582 ---help---
583 See MMC1_PINS help text.
584
585config MMC3_PINS
586 string "Pins for mmc3"
587 default ""
588 ---help---
589 See MMC1_PINS help text.
590
Hans de Goedeaf593e42014-10-02 20:43:50 +0200591config MMC_SUNXI_SLOT_EXTRA
592 int "mmc extra slot number"
593 default -1
594 ---help---
595 sunxi builds always enable mmc0, some boards also have a second sdcard
596 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
597 support for this.
598
Hans de Goede99c9fb02016-04-01 22:39:26 +0200599config INITIAL_USB_SCAN_DELAY
600 int "delay initial usb scan by x ms to allow builtin devices to init"
601 default 0
602 ---help---
603 Some boards have on board usb devices which need longer than the
604 USB spec's 1 second to connect from board powerup. Set this config
605 option to a non 0 value to add an extra delay before the first usb
606 bus scan.
607
Hans de Goedee7b852a2015-01-07 15:26:06 +0100608config USB0_VBUS_PIN
609 string "Vbus enable pin for usb0 (otg)"
610 default ""
611 ---help---
612 Set the Vbus enable pin for usb0 (otg). This takes a string in the
613 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
614
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100615config USB0_VBUS_DET
616 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100617 default ""
618 ---help---
619 Set the Vbus detect pin for usb0 (otg). This takes a string in the
620 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
621
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200622config USB0_ID_DET
623 string "ID detect pin for usb0 (otg)"
624 default ""
625 ---help---
626 Set the ID detect pin for usb0 (otg). This takes a string in the
627 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
628
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100629config USB1_VBUS_PIN
630 string "Vbus enable pin for usb1 (ehci0)"
631 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100632 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100633 ---help---
634 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
635 a string in the format understood by sunxi_name_to_gpio, e.g.
636 PH1 for pin 1 of port H.
637
638config USB2_VBUS_PIN
639 string "Vbus enable pin for usb2 (ehci1)"
640 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100641 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100642 ---help---
643 See USB1_VBUS_PIN help text.
644
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100645config USB3_VBUS_PIN
646 string "Vbus enable pin for usb3 (ehci2)"
647 default ""
648 ---help---
649 See USB1_VBUS_PIN help text.
650
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200651config I2C0_ENABLE
652 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800653 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200654 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200655 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200656 ---help---
657 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
658 its clock and setting up the bus. This is especially useful on devices
659 with slaves connected to the bus or with pins exposed through e.g. an
660 expansion port/header.
661
662config I2C1_ENABLE
663 bool "Enable I2C/TWI controller 1"
664 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200665 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200666 ---help---
667 See I2C0_ENABLE help text.
668
669config I2C2_ENABLE
670 bool "Enable I2C/TWI controller 2"
671 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200672 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200673 ---help---
674 See I2C0_ENABLE help text.
675
676if MACH_SUN6I || MACH_SUN7I
677config I2C3_ENABLE
678 bool "Enable I2C/TWI controller 3"
679 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200680 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200681 ---help---
682 See I2C0_ENABLE help text.
683endif
684
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100685if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100686config R_I2C_ENABLE
687 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100688 # This is used for the pmic on H3
689 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200690 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100691 ---help---
692 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100693endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100694
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200695if MACH_SUN7I
696config I2C4_ENABLE
697 bool "Enable I2C/TWI controller 4"
698 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200699 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200700 ---help---
701 See I2C0_ENABLE help text.
702endif
703
Hans de Goede3ae1d132015-04-25 17:25:14 +0200704config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900705 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200706 default n
707 ---help---
708 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
709
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800710config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900711 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800712 depends on !MACH_SUN8I_A83T
713 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800714 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800715 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800716 depends on !MACH_SUN9I
717 depends on !MACH_SUN50I
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800718 select VIDEO
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800719 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200720 default y
721 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100722 Say Y here to add support for using a cfb console on the HDMI, LCD
723 or VGA output found on most sunxi devices. See doc/README.video for
724 info on how to select the video output and mode.
725
Hans de Goedee9544592014-12-23 23:04:35 +0100726config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900727 bool "HDMI output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800728 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goedee9544592014-12-23 23:04:35 +0100729 default y
730 ---help---
731 Say Y here to add support for outputting video over HDMI.
732
Hans de Goede260f5202014-12-25 13:58:06 +0100733config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900734 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800735 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100736 default n
737 ---help---
738 Say Y here to add support for outputting video over VGA.
739
Hans de Goedeac1633c2014-12-24 12:17:07 +0100740config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900741 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800742 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100743 default n
744 ---help---
745 Say Y here to add support for external DACs connected to the parallel
746 LCD interface driving a VGA connector, such as found on the
747 Olimex A13 boards.
748
Hans de Goede18366f72015-01-25 15:33:07 +0100749config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900750 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100751 depends on VIDEO_VGA_VIA_LCD
752 default n
753 ---help---
754 Say Y here if you've a board which uses opendrain drivers for the vga
755 hsync and vsync signals. Opendrain drivers cannot generate steep enough
756 positive edges for a stable video output, so on boards with opendrain
757 drivers the sync signals must always be active high.
758
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800759config VIDEO_VGA_EXTERNAL_DAC_EN
760 string "LCD panel power enable pin"
761 depends on VIDEO_VGA_VIA_LCD
762 default ""
763 ---help---
764 Set the enable pin for the external VGA DAC. This takes a string in the
765 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
766
Hans de Goedec06e00e2015-08-03 19:20:26 +0200767config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900768 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800769 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200770 default n
771 ---help---
772 Say Y here to add support for outputting composite video.
773
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100774config VIDEO_LCD_MODE
775 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800776 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100777 default ""
778 ---help---
779 LCD panel timing details string, leave empty if there is no LCD panel.
780 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
781 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200782 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100783
Hans de Goede481b6642015-01-13 13:21:46 +0100784config VIDEO_LCD_DCLK_PHASE
785 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700786 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100787 default 1
788 ---help---
789 Select LCD panel display clock phase shift, range 0-3.
790
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100791config VIDEO_LCD_POWER
792 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800793 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100794 default ""
795 ---help---
796 Set the power enable pin for the LCD panel. This takes a string in the
797 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
798
Hans de Goedece9e3322015-02-16 17:26:41 +0100799config VIDEO_LCD_RESET
800 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800801 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100802 default ""
803 ---help---
804 Set the reset pin for the LCD panel. This takes a string in the format
805 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
806
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100807config VIDEO_LCD_BL_EN
808 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800809 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100810 default ""
811 ---help---
812 Set the backlight enable pin for the LCD panel. This takes a string in the
813 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
814 port H.
815
816config VIDEO_LCD_BL_PWM
817 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800818 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100819 default ""
820 ---help---
821 Set the backlight pwm pin for the LCD panel. This takes a string in the
822 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200823
Hans de Goede2d5d3022015-01-22 21:02:42 +0100824config VIDEO_LCD_BL_PWM_ACTIVE_LOW
825 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800826 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100827 default y
828 ---help---
829 Set this if the backlight pwm output is active low.
830
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100831config VIDEO_LCD_PANEL_I2C
832 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800833 depends on VIDEO_SUNXI
Hans de Goede6de9f762015-03-07 12:00:02 +0100834 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200835 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100836 ---help---
837 Say y here if the LCD panel needs to be configured via i2c. This
838 will add a bitbang i2c controller using gpios to talk to the LCD.
839
840config VIDEO_LCD_PANEL_I2C_SDA
841 string "LCD panel i2c interface SDA pin"
842 depends on VIDEO_LCD_PANEL_I2C
843 default "PG12"
844 ---help---
845 Set the SDA pin for the LCD i2c interface. This takes a string in the
846 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
847
848config VIDEO_LCD_PANEL_I2C_SCL
849 string "LCD panel i2c interface SCL pin"
850 depends on VIDEO_LCD_PANEL_I2C
851 default "PG10"
852 ---help---
853 Set the SCL pin for the LCD i2c interface. This takes a string in the
854 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
855
Hans de Goede797a0f52015-01-01 22:04:34 +0100856
857# Note only one of these may be selected at a time! But hidden choices are
858# not supported by Kconfig
859config VIDEO_LCD_IF_PARALLEL
860 bool
861
862config VIDEO_LCD_IF_LVDS
863 bool
864
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200865config SUNXI_DE2
866 bool
867 default n
868
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200869config VIDEO_DE2
870 bool "Display Engine 2 video driver"
871 depends on SUNXI_DE2
872 select DM_VIDEO
873 select DISPLAY
Icenowy Zheng82576de2017-10-26 11:14:47 +0800874 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200875 default y
876 ---help---
877 Say y here if you want to build DE2 video driver which is present on
878 newer SoCs. Currently only HDMI output is supported.
879
Hans de Goede797a0f52015-01-01 22:04:34 +0100880
881choice
882 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800883 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100884 ---help---
885 Select which type of LCD panel to support.
886
887config VIDEO_LCD_PANEL_PARALLEL
888 bool "Generic parallel interface LCD panel"
889 select VIDEO_LCD_IF_PARALLEL
890
891config VIDEO_LCD_PANEL_LVDS
892 bool "Generic lvds interface LCD panel"
893 select VIDEO_LCD_IF_LVDS
894
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200895config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
896 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
897 select VIDEO_LCD_SSD2828
898 select VIDEO_LCD_IF_PARALLEL
899 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200900 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
901
902config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
903 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
904 select VIDEO_LCD_ANX9804
905 select VIDEO_LCD_IF_PARALLEL
906 select VIDEO_LCD_PANEL_I2C
907 ---help---
908 Select this for eDP LCD panels with 4 lanes running at 1.62G,
909 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200910
Hans de Goede743fb9552015-01-20 09:23:36 +0100911config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
912 bool "Hitachi tx18d42vm LCD panel"
913 select VIDEO_LCD_HITACHI_TX18D42VM
914 select VIDEO_LCD_IF_LVDS
915 ---help---
916 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
917
Hans de Goede613dade2015-02-16 17:49:47 +0100918config VIDEO_LCD_TL059WV5C0
919 bool "tl059wv5c0 LCD panel"
920 select VIDEO_LCD_PANEL_I2C
921 select VIDEO_LCD_IF_PARALLEL
922 ---help---
923 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
924 Aigo M60/M608/M606 tablets.
925
Hans de Goede797a0f52015-01-01 22:04:34 +0100926endchoice
927
Mylène Josserand628426a2017-04-02 12:59:09 +0200928config SATAPWR
929 string "SATA power pin"
930 default ""
931 help
932 Set the pins used to power the SATA. This takes a string in the
933 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
934 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100935
Hans de Goedebf880fe2015-01-25 12:10:48 +0100936config GMAC_TX_DELAY
937 int "GMAC Transmit Clock Delay Chain"
938 default 0
939 ---help---
940 Set the GMAC Transmit Clock Delay Chain value.
941
Hans de Goede66ab79d2015-09-13 13:02:48 +0200942config SPL_STACK_R_ADDR
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800943 default 0x4fe00000 if MACH_SUN4I
944 default 0x4fe00000 if MACH_SUN5I
945 default 0x4fe00000 if MACH_SUN6I
946 default 0x4fe00000 if MACH_SUN7I
947 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200948 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800949 default 0x4fe00000 if MACH_SUN50I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200950
Jagan Teki4e159f82018-02-06 22:42:56 +0530951config SPL_SPI_SUNXI
952 bool "Support for SPI Flash on Allwinner SoCs in SPL"
953 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
954 help
955 Enable support for SPI Flash. This option allows SPL to read from
956 sunxi SPI Flash. It uses the same method as the boot ROM, so does
957 not need any extra configuration.
958
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900959endif