blob: 34fa2e933c6447ea6d3fdc72db82f5da101a86b3 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Arm CPU Specific Build Macros
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002=============================
3
Douglas Raillardd7c21b72017-06-28 15:23:03 +01004This document describes the various build options present in the CPU specific
5operations framework to enable errata workarounds and to enable optimizations
6for a specific CPU on a platform.
7
Dimitris Papastamos446f7f12017-11-30 14:53:53 +00008Security Vulnerability Workarounds
9----------------------------------
10
Dan Handley610e7e12018-03-01 18:44:00 +000011TF-A exports a series of build flags which control which security
12vulnerability workarounds should be applied at runtime.
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000013
14- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
Dimitris Papastamos6d1f4992018-03-28 12:06:40 +010015 `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
16 of the PEs in the system need the workaround. Setting this flag to 0 provides
17 no performance benefit for non-affected platforms, it just helps to comply
18 with the recommendation in the spec regarding workaround discovery.
19 Defaults to 1.
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000020
Dimitris Papastamose6625ec2018-04-05 14:38:26 +010021- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
22 `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
23 the default value of 1 even on platforms that are unaffected by
24 CVE-2018-3639, in order to comply with the recommendation in the spec
25 regarding workaround discovery.
26
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +010027- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
28 `CVE-2018-3639`_. This build option should be set to 1 if the target
29 platform contains at least 1 CPU that requires dynamic mitigation.
30 Defaults to 0.
31
Bipin Ravi86499742022-01-18 01:59:06 -060032- ``WORKAROUND_CVE_2022_23960``: Enables mitigation for `CVE-2022-23960`_.
33 This build option should be set to 1 if the target platform contains at
34 least 1 CPU that requires this mitigation. Defaults to 1.
35
Sona Mathew53b6da52024-05-20 13:48:19 -050036- ``WORKAROUND_CVE_2024_5660``: Enables mitigation for `CVE-2024-5660`.
37 The fix is to disable hardware page aggregation by setting CPUECTLR_EL1[46]
38 in EL3 FW. This build option should be set to 1 if the target platform contains
39 at least 1 CPU that requires this mitigation. Defaults to 1.
40
Arvind Ram Prakash738a5542024-09-06 11:35:56 -050041- ``WORKAROUND_CVE_2024_7881``: Enables mitigation for `CVE-2024-7881`.
42 This build option should be set to 1 if the target platform contains at
43 least 1 CPU that requires this mitigation. Defaults to 1.
44
Paul Beesleyf8640672019-04-12 14:19:42 +010045.. _arm_cpu_macros_errata_workarounds:
46
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047CPU Errata Workarounds
48----------------------
49
Dan Handley610e7e12018-03-01 18:44:00 +000050TF-A exports a series of build flags which control the errata workarounds that
51are applied to each CPU by the reset handler. The errata details can be found
52in the CPU specific errata documents published by Arm:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010053
54- `Cortex-A53 MPCore Software Developers Errata Notice`_
55- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +010056- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +010057
58The errata workarounds are implemented for a particular revision or a set of
59processor revisions. This is checked by the reset handler at runtime. Each
60errata workaround is identified by its ``ID`` as specified in the processor's
61errata notice document. The format of the define used to enable/disable the
62errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
63is for example ``A57`` for the ``Cortex_A57`` CPU.
64
Boyan Karatotevd71b5d72023-02-07 15:46:50 +000065Refer to :ref:`firmware_design_cpu_errata_implementation` for information on how to
Paul Beesleyf8640672019-04-12 14:19:42 +010066write errata workaround functions.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010067
68All workarounds are disabled by default. The platform is responsible for
69enabling these workarounds according to its requirement by defining the
70errata workaround build flags in the platform specific makefile. In case
71these workarounds are enabled for the wrong CPU revision then the errata
72workaround is not applied. In the DEBUG build, this is indicated by
73printing a warning to the crash console.
74
75In the current implementation, a platform which has more than 1 variant
76with different revisions of a processor has no runtime mechanism available
77for it to specify which errata workarounds should be enabled or not.
78
John Tsichritzis4daa1de2018-07-23 09:11:59 +010079The value of the build flags is 0 by default, that is, disabled. A value of 1
80will enable it.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010081
Joel Hutton26d16762019-04-10 12:52:52 +010082For Cortex-A9, the following errata build flags are defined :
83
Louis Mayencourte6469d52019-04-18 12:11:25 +010084- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A9
Joel Hutton26d16762019-04-10 12:52:52 +010085 CPU. This needs to be enabled for all revisions of the CPU.
86
Ambroise Vincentd4a51eb2019-03-04 16:56:26 +000087For Cortex-A15, the following errata build flags are defined :
88
89- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
90 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
91
Ambroise Vincent68b38122019-03-05 09:54:21 +000092- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
93 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
94
Ambroise Vincent8cf9eef2019-02-28 16:23:53 +000095For Cortex-A17, the following errata build flags are defined :
96
97- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
98 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
99
Ambroise Vincentfa5c9512019-03-04 13:20:56 +0000100- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
101 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
102
Louis Mayencourt8a061272019-04-05 16:25:25 +0100103For Cortex-A35, the following errata build flags are defined :
104
105- ``ERRATA_A35_855472``: This applies errata 855472 workaround to Cortex-A35
106 CPUs. This needs to be enabled only for revision r0p0 of Cortex-A35.
107
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100108For Cortex-A53, the following errata build flags are defined :
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100109
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000110- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
111 CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
112
113- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
114 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
115
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100116- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
117 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
118
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000119- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
120 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
121
Douglas Raillardb52353a2017-07-17 14:14:52 +0100122- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
123 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
124 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
125 sections.
126
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100127- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
128 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
Boyan Karatotev6f20c7f2023-04-03 16:28:10 +0100129 r0p4 and onwards, this errata is enabled by default in hardware. Identical to
130 ``A53_DISABLE_NON_TEMPORAL_HINT``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100131
Douglas Raillardb52353a2017-07-17 14:14:52 +0100132- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
133 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
134 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
135 which are 4kB aligned.
136
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100137- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
138 CPUs. Though the erratum is present in every revision of the CPU,
139 this workaround is only applied to CPUs from r0p3 onwards, which feature
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100140 a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100141 Earlier revisions of the CPU have other errata which require the same
142 workaround in software, so they should be covered anyway.
143
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100144- ``ERRATA_A53_1530924``: This applies errata 1530924 workaround to all
145 revisions of Cortex-A53 CPU.
146
Ambroise Vincent7927fa02019-02-21 16:20:43 +0000147For Cortex-A55, the following errata build flags are defined :
148
149- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
150 CPU. This needs to be enabled only for revision r0p0 of the CPU.
151
Ambroise Vincent6f319602019-02-21 16:25:37 +0000152- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
153 CPU. This needs to be enabled only for revision r0p0 of the CPU.
154
Ambroise Vincent6a77f052019-02-21 16:27:34 +0000155- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
156 CPU. This needs to be enabled only for revision r0p0 of the CPU.
157
Ambroise Vincentdd961f72019-02-21 16:29:16 +0000158- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
159 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
160
Ambroise Vincenta1d64462019-02-21 16:29:50 +0000161- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
162 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
163
Ambroise Vincentb72fe7a2019-05-28 09:52:48 +0100164- ``ERRATA_A55_1221012``: This applies errata 1221012 workaround to Cortex-A55
165 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
166
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100167- ``ERRATA_A55_1530923``: This applies errata 1530923 workaround to all
168 revisions of Cortex-A55 CPU.
169
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100170For Cortex-A57, the following errata build flags are defined :
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100171
172- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
173 CPU. This needs to be enabled only for revision r0p0 of the CPU.
174
175- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
176 CPU. This needs to be enabled only for revision r0p0 of the CPU.
177
178- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
179 CPU. This needs to be enabled only for revision r0p0 of the CPU.
180
Ambroise Vincent1b0db762019-02-21 16:35:07 +0000181- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
182 CPU. This needs to be enabled only for revision r0p0 of the CPU.
183
Ambroise Vincentaa2c0292019-02-21 16:35:49 +0000184- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
185 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
186
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100187- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
188 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
189
190- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
191 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
192
193- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
194 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
195
196- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
197 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
198
199- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
200 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
201
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +0100202- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
203 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
204
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100205- ``ERRATA_A57_1319537``: This applies errata 1319537 workaround to all
206 revisions of Cortex-A57 CPU.
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100207
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100208For Cortex-A72, the following errata build flags are defined :
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100209
210- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
211 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
212
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100213- ``ERRATA_A72_1319367``: This applies errata 1319367 workaround to all
214 revisions of Cortex-A72 CPU.
215
Louis Mayencourt4405de62019-02-21 16:38:16 +0000216For Cortex-A73, the following errata build flags are defined :
217
Louis Mayencourtd69722c2019-02-27 14:24:16 +0000218- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
219 CPU. This needs to be enabled only for revision r0p0 of the CPU.
220
Louis Mayencourt4405de62019-02-21 16:38:16 +0000221- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
222 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
223
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000224For Cortex-A75, the following errata build flags are defined :
225
226- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
227 CPU. This needs to be enabled only for revision r0p0 of the CPU.
228
Louis Mayencourt8d868702019-02-25 14:57:57 +0000229- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
230 CPU. This needs to be enabled only for revision r0p0 of the CPU.
231
Louis Mayencourt09924472019-02-21 17:35:07 +0000232For Cortex-A76, the following errata build flags are defined :
233
Louis Mayencourt59fa2182019-02-25 15:17:44 +0000234- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
235 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
236
Louis Mayencourt09924472019-02-21 17:35:07 +0000237- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
238 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
239
Louis Mayencourtadda9d42019-02-25 11:37:38 +0000240- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
241 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
242
Soby Mathew1d3ba1c2019-05-01 09:43:18 +0100243- ``ERRATA_A76_1257314``: This applies errata 1257314 workaround to Cortex-A76
244 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
245
246- ``ERRATA_A76_1262606``: This applies errata 1262606 workaround to Cortex-A76
247 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
248
249- ``ERRATA_A76_1262888``: This applies errata 1262888 workaround to Cortex-A76
250 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
251
252- ``ERRATA_A76_1275112``: This applies errata 1275112 workaround to Cortex-A76
253 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
254
johpow019603f982020-05-29 14:17:38 -0500255- ``ERRATA_A76_1791580``: This applies errata 1791580 workaround to Cortex-A76
256 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
257
Manish V Badarkhea59fa012020-07-31 08:38:49 +0100258- ``ERRATA_A76_1165522``: This applies errata 1165522 workaround to all
259 revisions of Cortex-A76 CPU. This errata is fixed in r3p0 but due to
260 limitation of errata framework this errata is applied to all revisions
261 of Cortex-A76 CPU.
262
johpow0181365e32020-09-29 17:19:09 -0500263- ``ERRATA_A76_1868343``: This applies errata 1868343 workaround to Cortex-A76
264 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
265
johpow013e34e922020-12-15 19:02:18 -0600266- ``ERRATA_A76_1946160``: This applies errata 1946160 workaround to Cortex-A76
267 CPU. This needs to be enabled only for revisions r3p0 - r4p1 of the CPU.
268
Bipin Ravi23e29e42022-11-02 16:50:03 -0500269- ``ERRATA_A76_2743102``: This applies errata 2743102 workaround to Cortex-A76
270 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
271 still open.
272
johpow0168aedc72020-06-03 15:23:31 -0500273For Cortex-A77, the following errata build flags are defined :
274
laurenw-arm99ad9762020-07-14 14:18:34 -0500275- ``ERRATA_A77_1508412``: This applies errata 1508412 workaround to Cortex-A77
276 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
277
johpow01a2fa12c2020-09-10 13:39:26 -0500278- ``ERRATA_A77_1925769``: This applies errata 1925769 workaround to Cortex-A77
279 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
280
laurenw-armf5dbbef2021-03-23 13:09:35 -0500281- ``ERRATA_A77_1946167``: This applies errata 1946167 workaround to Cortex-A77
282 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
283
johpow01eb146102021-05-03 13:37:13 -0500284- ``ERRATA_A77_1791578``: This applies errata 1791578 workaround to Cortex-A77
285 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
286
Bipin Ravi8e916622022-06-08 15:27:00 -0500287- ``ERRATA_A77_2356587``: This applies errata 2356587 workaround to Cortex-A77
288 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
289
Boyan Karatoteve5cf16b2022-09-27 10:37:54 +0100290 - ``ERRATA_A77_1800714``: This applies errata 1800714 workaround to Cortex-A77
291 CPU. This needs to be enabled for revisions <= r1p1 of the CPU.
292
Boyan Karatotevaaf5d292022-11-01 11:22:12 +0000293 - ``ERRATA_A77_2743100``: This applies errata 2743100 workaround to Cortex-A77
294 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
295
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500296For Cortex-A78, the following errata build flags are defined :
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600297
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500298- ``ERRATA_A78_1688305``: This applies errata 1688305 workaround to Cortex-A78
299 CPU. This needs to be enabled only for revision r0p0 - r1p0 of the CPU.
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600300
johpow019131eb82020-10-06 17:55:25 -0500301- ``ERRATA_A78_1941498``: This applies errata 1941498 workaround to Cortex-A78
302 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
303
johpow0185ea43d2020-10-07 15:08:01 -0500304- ``ERRATA_A78_1951500``: This applies errata 1951500 workaround to Cortex-A78
305 CPU. This needs to be enabled for revisions r1p0 and r1p1, r0p0 has the same
306 issue but there is no workaround for that revision.
307
johpow01b3e82942021-04-30 18:08:52 -0500308- ``ERRATA_A78_1821534``: This applies errata 1821534 workaround to Cortex-A78
309 CPU. This needs to be enabled for revisions r0p0 and r1p0.
310
nayanpatel-arm80bf7a52021-08-11 13:33:00 -0700311- ``ERRATA_A78_1952683``: This applies errata 1952683 workaround to Cortex-A78
312 CPU. This needs to be enabled for revision r0p0, it is fixed in r1p0.
313
nayanpatel-arm39e08652021-09-28 17:31:50 -0700314- ``ERRATA_A78_2132060``: This applies errata 2132060 workaround to Cortex-A78
315 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2. It
316 is still open.
317
johpow0145c17242021-09-02 17:53:30 -0500318- ``ERRATA_A78_2242635``: This applies errata 2242635 workaround to Cortex-A78
319 CPU. This needs to be enabled for revisions r1p0, r1p1, and r1p2. The issue
320 is present in r0p0 but there is no workaround. It is still open.
321
John Powell12bc0de2022-05-03 15:22:57 -0500322- ``ERRATA_A78_2376745``: This applies errata 2376745 workaround to Cortex-A78
323 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
324 it is still open.
325
John Powella93b7e52022-05-03 15:52:11 -0500326- ``ERRATA_A78_2395406``: This applies errata 2395406 workaround to Cortex-A78
327 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
328 it is still open.
329
Sona Mathewc5b386d2023-03-14 16:50:36 -0500330- ``ERRATA_A78_2712571``: This applies erratum 2712571 workaround to Cortex-A78
331 CPU, this erratum affects system configurations that do not use an ARM
332 interconnect IP. This needs to be enabled for revisions r0p0, r1p0, r1p1
333 and r1p2 and it is still open.
334
Bipin Ravi33100ef2023-02-28 14:51:28 -0600335- ``ERRATA_A78_2742426``: This applies erratum 2742426 workaround to Cortex-A78
336 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
337 it is still open.
338
Bipin Ravi8f78e0d2022-12-15 14:48:21 -0600339- ``ERRATA_A78_2772019``: This applies errata 2772019 workaround to Cortex-A78
340 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2, and
341 it is still open.
342
Sona Mathewf13c1a92023-01-11 12:55:30 -0600343- ``ERRATA_A78_2779479``: This applies erratum 2779479 workaround to Cortex-A78
344 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 and
345 it is still open.
346
Sona Mathew20897752023-10-10 16:48:57 -0500347For Cortex-A78AE, the following errata build flags are defined :
Varun Wadekara3110ad2021-07-27 00:39:40 -0700348
Varun Wadekar9030a6c2022-03-09 22:04:00 +0000349- ``ERRATA_A78_AE_1941500`` : This applies errata 1941500 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500350 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1.
Varun Wadekar9030a6c2022-03-09 22:04:00 +0000351 This erratum is still open.
352
353- ``ERRATA_A78_AE_1951502`` : This applies errata 1951502 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500354 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekar9030a6c2022-03-09 22:04:00 +0000355 erratum is still open.
Varun Wadekar0914fc42021-07-27 02:32:29 -0700356
Varun Wadekar9030a6c2022-03-09 22:04:00 +0000357- ``ERRATA_A78_AE_2376748`` : This applies errata 2376748 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500358 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
359 This erratum is still open.
Varun Wadekara3110ad2021-07-27 00:39:40 -0700360
Varun Wadekarac6bf2e2022-03-09 22:20:32 +0000361- ``ERRATA_A78_AE_2395408`` : This applies errata 2395408 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500362 Cortex-A78AE CPU. This needs to be enabled for revisions r0p0 and r0p1. This
Varun Wadekarac6bf2e2022-03-09 22:20:32 +0000363 erratum is still open.
364
Sona Mathewc5b386d2023-03-14 16:50:36 -0500365- ``ERRATA_A78_AE_2712574`` : This applies erratum 2712574 workaround to
Sona Mathew20897752023-10-10 16:48:57 -0500366 Cortex-A78AE CPU. This erratum affects system configurations that do not use
Sona Mathewc5b386d2023-03-14 16:50:36 -0500367 an ARM interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and
368 r0p2. This erratum is still open.
369
laurenw-arm4dc18872022-07-12 10:43:52 -0500370For Cortex-A78C, the following errata build flags are defined :
371
Bipin Ravibf205fc2023-03-14 10:04:23 -0500372- ``ERRATA_A78C_1827430`` : This applies errata 1827430 workaround to
373 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
374 fixed in r0p1.
375
Bipin Ravie49c7042023-03-14 11:03:24 -0500376- ``ERRATA_A78C_1827440`` : This applies errata 1827440 workaround to
377 Cortex-A78C CPU. This needs to be enabled for revision r0p0. The erratum is
378 fixed in r0p1.
379
laurenw-arm4dc18872022-07-12 10:43:52 -0500380- ``ERRATA_A78C_2132064`` : This applies errata 2132064 workaround to
381 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
382 it is still open.
383
Bipin Ravi9c36e122022-07-15 17:20:16 -0500384- ``ERRATA_A78C_2242638`` : This applies errata 2242638 workaround to
385 Cortex-A78C CPU. This needs to be enabled for revisions r0p1, r0p2 and
386 it is still open.
387
Akram Ahmadfbc1edb2022-09-06 11:23:25 +0100388- ``ERRATA_A78C_2376749`` : This applies errata 2376749 workaround to
389 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
390 erratum is still open.
391
Akram Ahmaddbff7cf2022-07-19 14:38:46 +0100392- ``ERRATA_A78C_2395411`` : This applies errata 2395411 workaround to
393 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
394 erratum is still open.
395
Bipin Ravi8ca7aba2023-12-20 15:40:44 -0600396- ``ERRATA_A78C_2683027`` : This applies errata 2683027 workaround to
397 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2. This
398 erratum is still open.
399
Sona Mathewc5b386d2023-03-14 16:50:36 -0500400- ``ERRATA_A78C_2712575`` : This applies erratum 2712575 workaround to
401 Cortex-A78C CPU, this erratum affects system configurations that do not use
402 an ARM interconnect IP. This needs to be enabled for revisions r0p1 and r0p2
403 and is still open.
404
Sona Mathewdfde5042023-11-14 14:00:48 -0600405- ``ERRATA_A78C_2743232`` : This applies erratum 2743232 workaround to
406 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
407 This erratum is still open.
408
Bipin Ravie0b52cc2023-01-18 11:03:21 -0600409- ``ERRATA_A78C_2772121`` : This applies errata 2772121 workaround to
410 Cortex-A78C CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
411 This erratum is still open.
412
Bipin Ravidb091082023-02-28 16:21:51 -0600413- ``ERRATA_A78C_2779484`` : This applies errata 2779484 workaround to
414 Cortex-A78C CPU. This needs to be enabled for revisions r0p1 and r0p2.
415 This erratum is still open.
416
Okash Khawajabaee3902022-04-21 12:20:21 +0100417For Cortex-X1 CPU, the following errata build flags are defined:
418
419- ``ERRATA_X1_1821534`` : This applies errata 1821534 workaround to Cortex-X1
420 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
421
422- ``ERRATA_X1_1688305`` : This applies errata 1688305 workaround to Cortex-X1
423 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
424
425- ``ERRATA_X1_1827429`` : This applies errata 1827429 workaround to Cortex-X1
426 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
427
lauwal01bd555f42019-06-24 11:23:50 -0500428For Neoverse N1, the following errata build flags are defined :
429
430- ``ERRATA_N1_1073348``: This applies errata 1073348 workaround to Neoverse-N1
431 CPU. This needs to be enabled only for revision r0p0 and r1p0 of the CPU.
432
lauwal01363ee3c2019-06-24 11:28:34 -0500433- ``ERRATA_N1_1130799``: This applies errata 1130799 workaround to Neoverse-N1
434 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
435
lauwal01f2adb132019-06-24 11:32:40 -0500436- ``ERRATA_N1_1165347``: This applies errata 1165347 workaround to Neoverse-N1
437 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
438
lauwal01e1590442019-06-24 11:35:37 -0500439- ``ERRATA_N1_1207823``: This applies errata 1207823 workaround to Neoverse-N1
440 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
441
lauwal01197f14c2019-06-24 11:38:53 -0500442- ``ERRATA_N1_1220197``: This applies errata 1220197 workaround to Neoverse-N1
443 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
444
lauwal0107c2a232019-06-24 11:42:02 -0500445- ``ERRATA_N1_1257314``: This applies errata 1257314 workaround to Neoverse-N1
446 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
447
lauwal0142771af2019-06-24 11:44:58 -0500448- ``ERRATA_N1_1262606``: This applies errata 1262606 workaround to Neoverse-N1
449 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
450
lauwal0100396bf2019-06-24 11:47:30 -0500451- ``ERRATA_N1_1262888``: This applies errata 1262888 workaround to Neoverse-N1
452 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
453
lauwal01644b6ed2019-06-24 11:49:01 -0500454- ``ERRATA_N1_1275112``: This applies errata 1275112 workaround to Neoverse-N1
455 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
456
Andre Przywarab9347402019-05-20 14:57:06 +0100457- ``ERRATA_N1_1315703``: This applies errata 1315703 workaround to Neoverse-N1
458 CPU. This needs to be enabled only for revision <= r3p0 of the CPU.
459
laurenw-arm94accd32019-08-20 15:51:24 -0500460- ``ERRATA_N1_1542419``: This applies errata 1542419 workaround to Neoverse-N1
461 CPU. This needs to be enabled only for revisions r3p0 - r4p0 of the CPU.
462
johpow01e2428fd2020-08-05 12:27:12 -0500463- ``ERRATA_N1_1868343``: This applies errata 1868343 workaround to Neoverse-N1
464 CPU. This needs to be enabled only for revision <= r4p0 of the CPU.
465
johpow01f1a84f52020-10-07 14:33:15 -0500466- ``ERRATA_N1_1946160``: This applies errata 1946160 workaround to Neoverse-N1
467 CPU. This needs to be enabled for revisions r3p0, r3p1, r4p0, and r4p1, for
468 revisions r0p0, r1p0, and r2p0 there is no workaround.
469
Bipin Ravi9edf2492022-11-02 16:12:01 -0500470- ``ERRATA_N1_2743102``: This applies errata 2743102 workaround to Neoverse-N1
471 CPU. This needs to be enabled for all revisions <= r4p1 of the CPU and is
472 still open.
473
johpow01c73b03c2021-05-03 15:33:39 -0500474For Neoverse V1, the following errata build flags are defined :
475
Juan Pablo Conde31c93372022-02-28 14:14:44 -0500476- ``ERRATA_V1_1618635``: This applies errata 1618635 workaround to Neoverse-V1
477 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
478 r1p0.
479
laurenw-arm3c86d832021-08-02 13:22:32 -0500480- ``ERRATA_V1_1774420``: This applies errata 1774420 workaround to Neoverse-V1
481 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
482 in r1p1.
483
johpow01c73b03c2021-05-03 15:33:39 -0500484- ``ERRATA_V1_1791573``: This applies errata 1791573 workaround to Neoverse-V1
485 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
486 in r1p1.
487
laurenw-armb1923e92021-08-02 14:40:08 -0500488- ``ERRATA_V1_1852267``: This applies errata 1852267 workaround to Neoverse-V1
489 CPU. This needs to be enabled only for revisions r0p0 and r1p0, it is fixed
490 in r1p1.
491
laurenw-arm6b56f962021-08-02 15:00:15 -0500492- ``ERRATA_V1_1925756``: This applies errata 1925756 workaround to Neoverse-V1
493 CPU. This needs to be enabled for r0p0, r1p0, and r1p1, it is still open.
494
johpow0107acb4f2020-10-07 16:38:37 -0500495- ``ERRATA_V1_1940577``: This applies errata 1940577 workaround to Neoverse-V1
496 CPU. This needs to be enabled only for revision r1p0 and r1p1 of the
497 CPU.
498
johpow0197db6752021-08-02 18:59:08 -0500499- ``ERRATA_V1_1966096``: This applies errata 1966096 workaround to Neoverse-V1
500 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
501 issue is present in r0p0 as well but there is no workaround for that
502 revision. It is still open.
503
johpow01ad1ca342021-08-03 14:35:20 -0500504- ``ERRATA_V1_2139242``: This applies errata 2139242 workaround to Neoverse-V1
505 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the
506 CPU. It is still open.
507
nayanpatel-armfc26ffe2021-09-28 13:41:03 -0700508- ``ERRATA_V1_2108267``: This applies errata 2108267 workaround to Neoverse-V1
509 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 of the CPU.
510 It is still open.
511
johpow014de29cb2021-09-02 18:29:17 -0500512- ``ERRATA_V1_2216392``: This applies errata 2216392 workaround to Neoverse-V1
513 CPU. This needs to be enabled for revisions r1p0 and r1p1 of the CPU, the
514 issue is present in r0p0 as well but there is no workaround for that
515 revision. It is still open.
516
Bipin Ravi971938f2022-06-08 16:28:46 -0500517- ``ERRATA_V1_2294912``: This applies errata 2294912 workaround to Neoverse-V1
Sona Matheweb011172023-10-16 15:12:30 -0500518 CPU. This needs to be enabled for revisions r0p0, r1p0, and r1p1 and r1p2 of
519 the CPU.
Bipin Ravib4cb31f2022-06-14 17:09:23 -0500520
Sona Mathewc54b3ef2023-11-07 13:46:15 -0600521- ``ERRATA_V1_2348377``: This applies errata 2348377 workaroud to Neoverse-V1
522 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
523 It has been fixed in r1p2.
524
Bipin Ravib4cb31f2022-06-14 17:09:23 -0500525- ``ERRATA_V1_2372203``: This applies errata 2372203 workaround to Neoverse-V1
526 CPU. This needs to be enabled for revisions r0p0, r1p0 and r1p1 of the CPU.
Bipin Ravi971938f2022-06-08 16:28:46 -0500527 It is still open.
528
Sona Mathewc5b386d2023-03-14 16:50:36 -0500529- ``ERRATA_V1_2701953``: This applies erratum 2701953 workaround to Neoverse-V1
530 CPU, this erratum affects system configurations that do not use an ARM
531 interconnect IP. This needs to be enabled for revisions r0p0, r1p0 and r1p1.
532 It has been fixed in r1p2.
533
Bipin Ravife4b0c42022-12-15 11:57:53 -0600534- ``ERRATA_V1_2743093``: This applies errata 2743093 workaround to Neoverse-V1
535 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1 and r1p2 of the
536 CPU. It is still open.
537
Sona Mathew2ef5db72023-03-02 15:07:55 -0600538- ``ERRATA_V1_2743233``: This applies erratum 2743233 workaround to Neoverse-V1
539 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, and r1p2 of the
540 CPU. It is still open.
541
Sona Mathewfe405d02023-01-11 17:04:24 -0600542- ``ERRATA_V1_2779461``: This applies erratum 2779461 workaround to Neoverse-V1
543 CPU. This needs to be enabled for revisions r0p0, r1p0, r1p1, r1p2 of the
544 CPU. It is still open.
545
Sona Mathewc5b386d2023-03-14 16:50:36 -0500546For Neoverse V2, the following errata build flags are defined :
547
Bipin Ravi4f9b75f2023-09-18 16:34:13 -0500548- ``ERRATA_V2_2331132``: This applies errata 2331132 workaround to Neoverse-V2
549 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is still
550 open.
551
Bipin Raviafcf4fe2023-10-17 19:42:15 -0500552- ``ERRATA_V2_2618597``: This applies errata 2618597 workaround to Neoverse-V2
553 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
554 r0p2.
555
Bipin Ravi4b46c782023-10-17 18:35:55 -0500556- ``ERRATA_V2_2662553``: This applies errata 2662553 workaround to Neoverse-V2
557 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
558 r0p2.
559
Sona Mathewc5b386d2023-03-14 16:50:36 -0500560- ``ERRATA_V2_2719103``: This applies errata 2719103 workaround to Neoverse-V2
561 CPU, this affects system configurations that do not use and ARM interconnect
562 IP. This needs to be enabled for revisions r0p0 and r0p1. It has been fixed
563 in r0p2.
564
Bipin Ravi90aaf982023-09-18 17:27:29 -0500565- ``ERRATA_V2_2719105``: This applies errata 2719105 workaround to Neoverse-V2
566 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
567 r0p2.
568
Bipin Ravia20d0612023-09-18 19:54:41 -0500569- ``ERRATA_V2_2743011``: This applies errata 2743011 workaround to Neoverse-V2
570 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
571 r0p2.
572
Bipin Ravi9d46b352023-09-18 19:28:32 -0500573- ``ERRATA_V2_2779510``: This applies errata 2779510 workaround to Neoverse-V2
574 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
575 r0p2.
576
Moritz Fischer98870062023-07-06 00:01:23 +0000577- ``ERRATA_V2_2801372``: This applies errata 2801372 workaround to Neoverse-V2
578 CPU, this affects all configurations. This needs to be enabled for revisions
579 r0p0 and r0p1. It has been fixed in r0p2.
580
nayanpatel-arme55d3252021-08-06 16:39:48 -0700581For Cortex-A710, the following errata build flags are defined :
582
583- ``ERRATA_A710_1987031``: This applies errata 1987031 workaround to
584 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
585 r2p0 of the CPU. It is still open.
586
nayanpatel-arm7597d082021-08-25 17:35:15 -0700587- ``ERRATA_A710_2081180``: This applies errata 2081180 workaround to
588 Cortex-A710 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
589 r2p0 of the CPU. It is still open.
590
Bipin Ravicd39b142021-03-31 16:45:40 -0500591- ``ERRATA_A710_2055002``: This applies errata 2055002 workaround to
592 Cortex-A710 CPU. This needs to be enabled for revisions r1p0, r2p0 of the CPU
593 and is still open.
594
Bipin Ravi87e1d282021-03-31 18:45:55 -0500595- ``ERRATA_A710_2017096``: This applies errata 2017096 workaround to
596 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
597 of the CPU and is still open.
598
nayanpatel-arm0b338b42021-09-16 15:27:53 -0700599- ``ERRATA_A710_2083908``: This applies errata 2083908 workaround to
600 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU and
601 is still open.
602
nayanpatel-armf2dce0e2021-09-22 12:35:03 -0700603- ``ERRATA_A710_2058056``: This applies errata 2058056 workaround to
604 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
Sona Mathew6d691c52023-10-10 13:51:45 -0500605 and r2p1 of the CPU and is still open.
nayanpatel-armf2dce0e2021-09-22 12:35:03 -0700606
Bipin Ravi32705b12022-02-06 02:32:54 -0600607- ``ERRATA_A710_2267065``: This applies errata 2267065 workaround to
608 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
609 of the CPU and is fixed in r2p1.
610
Bipin Ravid53069b2022-02-06 03:11:44 -0600611- ``ERRATA_A710_2136059``: This applies errata 2136059 workaround to
612 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
613 of the CPU and is fixed in r2p1.
614
Akram Ahmad1714c1d2022-07-21 15:25:08 +0100615- ``ERRATA_A710_2147715``: This applies errata 2147715 workaround to
616 Cortex-A710 CPU. This needs to be enabled for revision r2p0 of the CPU
617 and is fixed in r2p1.
618
Jayanth Dodderi Chidanandde4f5892022-09-01 22:09:54 +0100619- ``ERRATA_A710_2216384``: This applies errata 2216384 workaround to
620 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
621 of the CPU and is fixed in r2p1.
622
johpow017249fd02022-02-28 18:34:04 -0600623- ``ERRATA_A710_2282622``: This applies errata 2282622 workaround to
Bipin Ravi380c1982022-12-22 13:31:46 -0600624 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
625 r2p1 of the CPU and is still open.
johpow017249fd02022-02-28 18:34:04 -0600626
Boyan Karatotevf8de5352022-10-03 14:21:28 +0100627- ``ERRATA_A710_2291219``: This applies errata 2291219 workaround to
628 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
629 of the CPU and is fixed in r2p1.
630
johpow017d52a8f2022-03-09 16:23:04 -0600631- ``ERRATA_A710_2008768``: This applies errata 2008768 workaround to
632 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
633 of the CPU and is fixed in r2p1.
634
Bipin Ravi77eab292022-07-12 15:53:21 -0500635- ``ERRATA_A710_2371105``: This applies errata 2371105 workaround to
636 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0
637 of the CPU and is fixed in r2p1.
638
Sona Mathewc5b386d2023-03-14 16:50:36 -0500639- ``ERRATA_A710_2701952``: This applies erratum 2701952 workaround to Cortex-A710
640 CPU, and applies to system configurations that do not use and ARM
641 interconnect IP. This needs to be enabled for r0p0, r1p0, r2p0 and r2p1 and
642 is still open.
643
Bipin Ravibfa14682023-10-17 07:55:55 -0500644- ``ERRATA_A710_2742423``: This applies errata 2742423 workaround to
645 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
646 r2p1 of the CPU and is still open.
647
Bipin Ravief9a1552022-12-07 13:32:35 -0600648- ``ERRATA_A710_2768515``: This applies errata 2768515 workaround to
649 Cortex-A710 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and
650 r2p1 of the CPU and is still open.
651
Sona Mathewe2fea182023-12-08 20:52:17 -0600652- ``ERRATA_A710_2778471``: This applies errata 2778471 workaround to Cortex-A710
653 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
654 CPU and is still open.
655
Govindraj Rajacf7cf542025-01-21 12:32:14 -0600656- ``ERRATA_A710_3701772``: This applies errata 3701772 workaround to Cortex-A710
657 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0, r2p1 of the
658 CPU and is still open.
659
Bipin Ravieb35e852021-03-30 16:08:32 -0500660For Neoverse N2, the following errata build flags are defined :
661
nayanpatel-arm2f153992021-10-06 15:31:24 -0700662- ``ERRATA_N2_2002655``: This applies errata 2002655 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500663 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm2f153992021-10-06 15:31:24 -0700664
Bipin Ravidd5bc632023-08-29 13:59:09 -0500665- ``ERRATA_N2_2009478``: This applies errata 2009478 workaround to Neoverse-N2
666 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
667
Bipin Ravieb35e852021-03-30 16:08:32 -0500668- ``ERRATA_N2_2067956``: This applies errata 2067956 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500669 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravieb35e852021-03-30 16:08:32 -0500670
Bipin Ravi7f565472021-03-31 10:10:27 -0500671- ``ERRATA_N2_2025414``: This applies errata 2025414 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500672 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi7f565472021-03-31 10:10:27 -0500673
Bipin Ravi7e030692021-08-30 13:02:51 -0500674- ``ERRATA_N2_2189731``: This applies errata 2189731 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500675 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi0ba631c2021-09-01 01:36:43 -0500676
677- ``ERRATA_N2_2138956``: This applies errata 2138956 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500678 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
Bipin Ravi7e030692021-08-30 13:02:51 -0500679
nayanpatel-armd4c5f9c2021-09-28 09:46:45 -0700680- ``ERRATA_N2_2138953``: This applies errata 2138953 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500681 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2, r0p3 and is still open.
nayanpatel-armd4c5f9c2021-09-28 09:46:45 -0700682
nayanpatel-arm2f153992021-10-06 15:31:24 -0700683- ``ERRATA_N2_2242415``: This applies errata 2242415 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500684 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm2f153992021-10-06 15:31:24 -0700685
nayanpatel-arm8e1aa012021-10-20 18:28:58 -0700686- ``ERRATA_N2_2138958``: This applies errata 2138958 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500687 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm8e1aa012021-10-20 18:28:58 -0700688
nayanpatel-armfed98132021-10-07 17:59:33 -0700689- ``ERRATA_N2_2242400``: This applies errata 2242400 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500690 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-armfed98132021-10-07 17:59:33 -0700691
nayanpatel-arm45b9f6f2021-10-20 17:30:46 -0700692- ``ERRATA_N2_2280757``: This applies errata 2280757 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500693 CPU. This needs to be enabled for revision r0p0 of the CPU and is fixed in r0p1.
nayanpatel-arm45b9f6f2021-10-20 17:30:46 -0700694
Boyan Karatotevd3f8b4d2022-10-03 14:07:08 +0100695- ``ERRATA_N2_2326639``: This applies errata 2326639 workaround to Neoverse-N2
696 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
697 r0p1.
698
Bipin Ravi2997ab92023-10-17 06:21:15 -0500699- ``ERRATA_N2_2340933``: This applies errata 2340933 workaround to Neoverse-N2
700 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
701 r0p1.
702
Bipin Ravi03ba5d82023-10-17 05:56:01 -0500703- ``ERRATA_N2_2346952``: This applies errata 2346952 workaround to Neoverse-N2
704 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2 of the CPU,
705 it is fixed in r0p3.
706
Akram Ahmadb621bda2022-07-18 12:27:29 +0100707- ``ERRATA_N2_2376738``: This applies errata 2376738 workaround to Neoverse-N2
Arvind Ram Prakashf99b7982023-06-29 16:17:23 -0500708 CPU. This needs to be enabled for revision r0p0, r0p1, r0p2, r0p3 and is still open.
Akram Ahmadb621bda2022-07-18 12:27:29 +0100709
Daniel Boulby1af2b112022-07-06 14:33:13 +0100710- ``ERRATA_N2_2388450``: This applies errata 2388450 workaround to Neoverse-N2
711 CPU. This needs to be enabled for revision r0p0 of the CPU, it is fixed in
712 r0p1.
713
Arvind Ram Prakash465f93b2023-07-05 17:24:23 -0500714- ``ERRATA_N2_2743014``: This applies errata 2743014 workaround to Neoverse-N2
715 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
716 in r0p3.
717
Bipin Ravicc744bf2022-12-07 17:01:26 -0600718- ``ERRATA_N2_2743089``: This applies errata 2743089 workaround to Neoverse-N2
719 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
720 in r0p3.
721
Sona Mathewc5b386d2023-03-14 16:50:36 -0500722- ``ERRATA_N2_2728475``: This applies erratum 2728475 workaround to Neoverse-N2
723 CPU, this erratum affects system configurations that do not use and ARM
724 interconnect IP. This needs to be enabled for revisions r0p0, r0p1 and r0p2.
725 It is fixed in r0p3.
726
Arvind Ram Prakash189622a2023-07-17 14:46:14 -0500727- ``ERRATA_N2_2779511``: This applies errata 2779511 workaround to Neoverse-N2
728 CPU. This needs to be enabled for revisions r0p0, r0p1 and r0p2. It is fixed
729 in r0p3.
730
johpow0115f10bd2021-12-01 17:40:39 -0600731For Cortex-X2, the following errata build flags are defined :
732
johpow010afef362021-12-02 13:25:50 -0600733- ``ERRATA_X2_2002765``: This applies errata 2002765 workaround to Cortex-X2
734 CPU. This needs to be enabled for revisions r0p0, r1p0, and r2p0 of the CPU,
735 it is still open.
736
johpow01f6c37de2021-12-03 11:27:33 -0600737- ``ERRATA_X2_2058056``: This applies errata 2058056 workaround to Cortex-X2
Sona Mathew414f4e82023-10-16 13:33:18 -0500738 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the CPU,
johpow01f6c37de2021-12-03 11:27:33 -0600739 it is still open.
740
johpow0115f10bd2021-12-01 17:40:39 -0600741- ``ERRATA_X2_2083908``: This applies errata 2083908 workaround to Cortex-X2
742 CPU. This needs to be enabled for revision r2p0 of the CPU, it is still open.
743
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600744- ``ERRATA_X2_2017096``: This applies errata 2017096 workaround to Cortex-X2
745 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
746 CPU, it is fixed in r2p1.
Bipin Ravi2f73d972022-01-20 00:01:04 -0600747
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600748- ``ERRATA_X2_2081180``: This applies errata 2081180 workaround to Cortex-X2
749 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
750 CPU, it is fixed in r2p1.
Bipin Ravi9ad54782022-01-20 00:42:05 -0600751
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600752- ``ERRATA_X2_2216384``: This applies errata 2216384 workaround to Cortex-X2
753 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r2p0 of the
754 CPU, it is fixed in r2p1.
Bipin Ravi78b72082022-02-06 01:29:31 -0600755
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600756- ``ERRATA_X2_2147715``: This applies errata 2147715 workaround to Cortex-X2
757 CPU. This needs to be enabled only for revision r2p0 of the CPU, it is fixed
758 in r2p1.
Bipin Ravic6b65212022-03-08 10:37:43 -0600759
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600760- ``ERRATA_X2_2282622``: This applies errata 2282622 workaround to Cortex-X2
761 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
762 CPU and is still open.
Bipin Ravi4e315c32022-07-12 17:13:01 -0500763
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600764- ``ERRATA_X2_2371105``: This applies errata 2371105 workaround to Cortex-X2
765 CPU. This needs to be enabled for revisions r0p0, r1p0 and r2p0 of the CPU
766 and is fixed in r2p1.
767
Sona Mathewc5b386d2023-03-14 16:50:36 -0500768- ``ERRATA_X2_2701952``: This applies erratum 2701952 workaround to Cortex-X2
769 CPU and affects system configurations that do not use an ARM interconnect IP.
770 This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 and is
771 still open.
772
Bipin Ravi483bc9e2023-10-17 09:11:19 -0500773- ``ERRATA_X2_2742423``: This applies errata 2742423 workaround to Cortex-X2
774 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
775 CPU and is still open.
776
Bipin Ravi7dccf8f2022-12-22 14:19:59 -0600777- ``ERRATA_X2_2768515``: This applies errata 2768515 workaround to Cortex-X2
778 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
779 CPU and is still open.
Bipin Ravi86839eb2022-12-07 13:54:02 -0600780
Sona Mathewc3813332023-12-09 13:09:30 -0600781- ``ERRATA_X2_2778471``: This applies errata 2778471 workaround to Cortex-X2
782 CPU. This needs to be enabled for revisions r0p0, r1p0, r2p0 and r2p1 of the
783 CPU and it is still open.
784
Boyan Karatotev6559dbd2022-10-03 14:18:28 +0100785For Cortex-X3, the following errata build flags are defined :
786
Sona Mathew35c7d392023-10-03 17:09:09 -0500787- ``ERRATA_X3_2070301``: This applies errata 2070301 workaround to the Cortex-X3
788 CPU. This needs to be enabled only for revisions r0p0, r1p0, r1p1 and r1p2 of
789 the CPU and is still open.
790
Bipin Ravidfa4cf42023-12-20 14:53:37 -0600791- ``ERRATA_X3_2266875``: This applies errata 2266875 workaround to the Cortex-X3
792 CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU, it
793 is fixed in r1p1.
794
Bipin Ravi9cafab82023-12-20 14:32:02 -0600795- ``ERRATA_X3_2302506``: This applies errata 2302506 workaround to the Cortex-X3
796 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1, it is
797 fixed in r1p2.
798
Boyan Karatotev6559dbd2022-10-03 14:18:28 +0100799- ``ERRATA_X3_2313909``: This applies errata 2313909 workaround to
800 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
801 of the CPU, it is fixed in r1p1.
802
Bipin Ravi89b6c6a2024-02-27 15:13:17 -0600803- ``ERRATA_X3_2372204``: This applies errata 2372204 workaround to
804 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0 and r1p0
805 of the CPU, it is fixed in r1p1.
806
Harrison Mutai82dd5ac2022-11-11 14:09:55 +0000807- ``ERRATA_X3_2615812``: This applies errata 2615812 workaround to Cortex-X3
808 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
Sona Matheweaed76b2024-03-15 11:07:33 -0500809 CPU, it is fixed in r1p2.
Harrison Mutai82dd5ac2022-11-11 14:09:55 +0000810
Bipin Ravi42c6eb52024-01-25 15:38:46 -0600811- ``ERRATA_X3_2641945``: This applies errata 2641945 workaround to Cortex-X3
812 CPU. This needs to be enabled only for revisions r0p0 and r1p0 of the CPU.
813 It is fixed in r1p1.
814
Sona Mathewd8b91ac2024-02-21 15:07:30 -0600815- ``ERRATA_X3_2701951``: This applies erratum 2701951 workaround to Cortex-X3
816 CPU and affects system configurations that do not use an ARM interconnect
817 IP. This needs to be applied to revisions r0p0, r1p0 and r1p1. It is fixed
818 in r1p2.
819
Sona Mathew95168582023-09-05 14:10:03 -0500820- ``ERRATA_X3_2742421``: This applies errata 2742421 workaround to
821 Cortex-X3 CPU. This needs to be enabled only for revisions r0p0, r1p0 and
822 r1p1. It is fixed in r1p2.
823
Harrison Mutai51775542023-12-12 11:17:19 +0000824- ``ERRATA_X3_2743088``: This applies errata 2743088 workaround to Cortex-X3
825 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1. It is
826 fixed in r1p2.
827
Sona Mathew2eab9d02023-11-06 13:48:22 -0600828- ``ERRATA_X3_2779509``: This applies errata 2779509 workaround to Cortex-X3
829 CPU. This needs to be enabled only for revisions r0p0, r1p0 and r1p1 of the
830 CPU. It is fixed in r1p2.
831
Sona Mathew9421e522024-03-01 13:36:21 -0600832For Cortex-X4, the following errata build flags are defined :
833
834- ``ERRATA_X4_2701112``: This applies erratum 2701112 workaround to Cortex-X4
835 CPU and affects system configurations that do not use an Arm interconnect IP.
836 This needs to be enabled for revisions r0p0 and is fixed in r0p1.
837 The workaround for this erratum is not implemented in EL3, but the flag can
838 be enabled/disabled at the platform level. The flag is used when the errata ABI
839 feature is enabled and can assist the Kernel in the process of
840 mitigation of the erratum.
841
Arvind Ram Prakash2b433932024-08-05 16:04:37 -0500842- ``ERRATA_X4_2726228``: This applies erratum 2726228 workaround to Cortex-X4
843 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in
844 r0p2.
845
Bipin Ravia72cc3c2024-04-10 15:33:21 -0500846- ``ERRATA_X4_2740089``: This applies errata 2740089 workaround to Cortex-X4
847 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed
848 in r0p2.
849
Sona Mathewd9c8eff2024-04-05 16:27:07 -0500850- ``ERRATA_X4_2763018``: This applies errata 2763018 workaround to Cortex-X4
851 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
852
Sona Mathewd1cb83e2024-07-16 14:34:42 -0500853- ``ERRATA_X4_2816013``: This applies errata 2816013 workaround to Cortex-X4
854 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
855
Arvind Ram Prakash0f38c772024-08-26 17:04:27 -0500856- ``ERRATA_X4_2897503``: This applies errata 2897503 workaround to Cortex-X4
857 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
858
Arvind Ram Prakash52ac80a2024-11-27 15:02:32 -0600859- ``ERRATA_X4_2923985``: This applies errata 2923985 workaround to Cortex-X4
860 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
861
Ryan Everett89e83072024-05-21 11:56:37 +0100862- ``ERRATA_X4_3076789``: This applies errata 3076789 workaround to Cortex-X4
863 CPU. This needs to be enabled for revisions r0p0 and r0p1. It is fixed in r0p2.
864
johpow01de7b5242022-01-04 16:15:18 -0600865For Cortex-A510, the following errata build flags are defined :
866
867- ``ERRATA_A510_1922240``: This applies errata 1922240 workaround to
868 Cortex-A510 CPU. This needs to be enabled only for revision r0p0, it is
869 fixed in r0p1.
870
johpow0149f60dd2022-01-06 14:54:49 -0600871- ``ERRATA_A510_2288014``: This applies errata 2288014 workaround to
872 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1,
873 r0p2, r0p3 and r1p0, it is fixed in r1p1.
874
johpow018276f252022-01-07 17:12:31 -0600875- ``ERRATA_A510_2042739``: This applies errata 2042739 workaround to
876 Cortex-A510 CPU. This needs to be enabled only for revisions r0p0, r0p1 and
877 r0p2, it is fixed in r0p3.
878
johpow015a993002022-01-11 17:54:41 -0600879- ``ERRATA_A510_2041909``: This applies errata 2041909 workaround to
880 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is fixed
881 in r0p3. The issue is also present in r0p0 and r0p1 but there is no
882 workaround for those revisions.
883
Sona Mathewd273f762023-10-12 12:04:53 -0500884- ``ERRATA_A510_2080326``: This applies errata 2080326 workaround to
885 Cortex-A510 CPU. This needs to be enabled only for revision r0p2 and is
886 fixed in r0p3. This issue is also present in r0p0 and r0p1 but there is no
887 workaround for those revisions.
888
johpow013ba9cb22022-02-13 21:00:10 -0600889- ``ERRATA_A510_2250311``: This applies errata 2250311 workaround to
890 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
891 r0p3 and r1p0, it is fixed in r1p1. This workaround disables MPMM even if
892 ENABLE_MPMM=1.
893
johpow013ead2952022-02-14 20:19:08 -0600894- ``ERRATA_A510_2218950``: This applies errata 2218950 workaround to
895 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
896 r0p3 and r1p0, it is fixed in r1p1.
897
johpow01ac55c012022-02-15 22:55:22 -0600898- ``ERRATA_A510_2172148``: This applies errata 2172148 workaround to
899 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
900 r0p3 and r1p0, it is fixed in r1p1.
901
Harrison Mutaie5249fe2022-12-09 12:14:25 +0000902- ``ERRATA_A510_2347730``: This applies errata 2347730 workaround to
Akram Ahmada85254e2022-07-21 14:01:33 +0100903 Cortex-A510 CPU. This needs to be enabled for revisions r0p0, r0p1, r0p2,
904 r0p3, r1p0 and r1p1. It is fixed in r1p2.
905
Akram Ahmad60accba2022-07-22 16:20:44 +0100906- ``ERRATA_A510_2371937``: This applies errata 2371937 workaround to
907 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
908 r0p3, r1p0, r1p1, and is fixed in r1p2.
909
Akram Ahmad89034d62022-09-21 13:59:56 +0100910- ``ERRATA_A510_2666669``: This applies errata 2666669 workaround to
911 Cortex-A510 CPU. This needs to applied for revisions r0p0, r0p1, r0p2,
912 r0p3, r1p0, r1p1. It is fixed in r1p2.
913
Harrison Mutaie5249fe2022-12-09 12:14:25 +0000914- ``ERRATA_A510_2684597``: This applies erratum 2684597 workaround to
915 Cortex-A510 CPU. This needs to be applied to revision r0p0, r0p1, r0p2,
916 r0p3, r1p0, r1p1 and r1p2. It is fixed in r1p3.
917
Sona Mathew87821142023-12-09 20:44:56 -0600918For Cortex-A520, the following errata build flags are defined :
919
920- ``ERRATA_A520_2630792``: This applies errata 2630792 workaround to
921 Cortex-A520 CPU. This needs to applied for revisions r0p0, r0p1 of the
922 CPU and is still open.
923
Arvind Ram Prakash512c2362023-12-08 20:19:58 -0600924- ``ERRATA_A520_2858100``: This applies errata 2858100 workaround to
925 Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1.
926 It is still open.
927
Arvind Ram Prakash2b433932024-08-05 16:04:37 -0500928- ``ERRATA_A520_2938996``: This applies errata 2938996 workaround to
929 Cortex-A520 CPU. This needs to be enabled for revisions r0p0 and r0p1.
930 It is fixed in r0p2.
931
Sona Mathewc5b386d2023-03-14 16:50:36 -0500932For Cortex-A715, the following errata build flags are defined :
933
Bipin Ravia4ec9402024-02-27 17:49:12 -0600934- ``ERRATA_A715_2331818``: This applies errata 2331818 workaround to
935 Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0.
936 It is fixed in r1p1.
937
Harrison Mutai5af4b782024-01-02 16:55:44 +0000938- ``ERRATA_A715_2344187``: This applies errata 2344187 workaround to
939 Cortex-A715 CPU. This needs to be enabled for revisions r0p0 and r1p0. It is
940 fixed in r1p1.
941
Sona Mathewbfcacc82024-02-20 16:59:45 -0600942- ``ERRATA_A715_2413290``: This applies errata 2413290 workaround to
943 Cortex-A715 CPU. This needs to be enabled only for revision r1p0 and
944 when SPE(Statistical profiling extension)=True. The errata is fixed
945 in r1p1.
946
Bipin Ravi7ff27422024-02-27 17:34:05 -0600947- ``ERRATA_A715_2420947``: This applies errata 2420947 workaround to
948 Cortex-A715 CPU. This needs to be enabled only for revision r1p0.
949 It is fixed in r1p1.
950
Bipin Ravi9e7e0082024-02-27 17:14:22 -0600951- ``ERRATA_A715_2429384``: This applies errata 2429384 workaround to
952 Cortex-A715 CPU. This needs to be enabled for revision r1p0. There is no
953 workaround for revision r0p0. It is fixed in r1p1.
954
Bipin Raviad767132024-01-25 16:18:20 -0600955- ``ERRATA_A715_2561034``: This applies errata 2561034 workaround to
956 Cortex-A715 CPU. This needs to be enabled only for revision r1p0.
957 It is fixed in r1p1.
958
Bipin Ravi7061d072024-04-10 15:06:11 -0500959- ``ERRATA_A715_2728106``: This applies errata 2728106 workaround to
960 Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0
961 and r1p1. It is fixed in r1p2.
962
Govindraj Raja152ec362025-01-21 17:00:11 -0600963- ``ERRATA_A715_3699560``: This applies errata 3699560 workaround to
964 Cortex-A715 CPU. This needs to be enabled for revisions r0p0, r1p0,
965 r1p2, r1p3. It is still open.
966
Bipin Ravi38ab0b72024-03-12 10:29:16 -0500967For Cortex-A720, the following errata build flags are defined :
968
Arvind Ram Prakasha85a8ba2024-07-19 15:59:17 -0500969- ``ERRATA_A720_2792132``: This applies errata 2792132 workaround to
970 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
971 It is fixed in r0p2.
972
Sona Mathew1ee6a982024-07-19 18:09:20 -0500973- ``ERRATA_A720_2844092``: This applies errata 2844092 workaround to
974 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
975 It is fixed in r0p2.
976
Bipin Ravi5e039752024-03-14 16:52:21 -0500977- ``ERRATA_A720_2926083``: This applies errata 2926083 workaround to
978 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
979 It is fixed in r0p2.
980
Bipin Ravi38ab0b72024-03-12 10:29:16 -0500981- ``ERRATA_A720_2940794``: This applies errata 2940794 workaround to
982 Cortex-A720 CPU. This needs to be enabled for revisions r0p0 and r0p1.
983 It is fixed in r0p2.
Sona Mathewc5b386d2023-03-14 16:50:36 -0500984
Govindraj Raja1ad24572025-01-21 17:12:33 -0600985- ``ERRATA_A720_3699561``: This applies errata 3699561 workaround to
986 Cortex-A720 CPU. This needs to be enabled for revisions r0p0, r0p1
987 and r0p2. It is still open.
988
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100989DSU Errata Workarounds
990----------------------
991
992Similar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
993Shared Unit) errata. The DSU errata details can be found in the respective Arm
994documentation:
995
996- `Arm DSU Software Developers Errata Notice`_.
997
998Each erratum is identified by an ``ID``, as defined in the DSU errata notice
999document. Thus, the build flags which enable/disable the errata workarounds
1000have the format ``ERRATA_DSU_<ID>``. The implementation and application logic
1001of DSU errata workarounds are similar to `CPU errata workarounds`_.
1002
1003For DSU errata, the following build flags are defined:
1004
Louis Mayencourt4498b152019-04-09 16:29:01 +01001005- ``ERRATA_DSU_798953``: This applies errata 798953 workaround for the
1006 affected DSU configurations. This errata applies only for those DSUs that
1007 revision is r0p0 (on r0p1 it is fixed). However, please note that this
1008 workaround results in increased DSU power consumption on idle.
1009
John Tsichritzis4daa1de2018-07-23 09:11:59 +01001010- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
1011 affected DSU configurations. This errata applies only for those DSUs that
1012 contain the ACP interface **and** the DSU revision is older than r2p0 (on
1013 r2p0 it is fixed). However, please note that this workaround results in
1014 increased DSU power consumption on idle.
1015
Bipin Raviaf40d692021-12-22 14:35:21 -06001016- ``ERRATA_DSU_2313941``: This applies errata 2313941 workaround for the
1017 affected DSU configurations. This errata applies for those DSUs with
1018 revisions r0p0, r1p0, r2p0, r2p1, r3p0, r3p1 and is still open. However,
1019 please note that this workaround results in increased DSU power consumption
1020 on idle.
1021
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001022CPU Specific optimizations
1023--------------------------
1024
1025This section describes some of the optimizations allowed by the CPU micro
1026architecture that can be enabled by the platform as desired.
1027
1028- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
1029 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
1030 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
1031 of the L2 by set/way flushes any dirty lines from the L1 as well. This
1032 is a known safe deviation from the Cortex-A57 TRM defined power down
1033 sequence. Each Cortex-A57 based platform must make its own decision on
1034 whether to use the optimization.
1035
1036- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
1037 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
1038 in a way most programmers expect, and will most probably result in a
Dan Handley610e7e12018-03-01 18:44:00 +00001039 significant speed degradation to any code that employs them. The Armv8-A
1040 architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001041 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
1042 flag enforces this behaviour. This needs to be enabled only for revisions
1043 <= r0p3 of the CPU and is enabled by default.
1044
1045- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
1046 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
1047 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
1048 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
1049 `Cortex-A57 Software Optimization Guide`_.
1050
Varun Wadekar5ee3abc2018-06-12 16:49:12 -07001051- ''A57_ENABLE_NON_CACHEABLE_LOAD_FWD'': This flag enables non-cacheable
1052 streaming enhancement feature for Cortex-A57 CPUs. Platforms can set
1053 this bit only if their memory system meets the requirement that cache
1054 line fill requests from the Cortex-A57 processor are atomic. Each
1055 Cortex-A57 based platform must make its own decision on whether to use
1056 the optimization. This flag is disabled by default.
1057
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +01001058- ``NEOVERSE_Nx_EXTERNAL_LLC``: This flag indicates that an external last
Manish Pandey3880a362020-01-24 11:54:44 +00001059 level cache(LLC) is present in the system, and that the DataSource field
1060 on the master CHI interface indicates when data is returned from the LLC.
1061 This is used to control how the LL_CACHE* PMU events count.
Javier Almansa Sobrino9faad3c2020-10-23 13:22:07 +01001062 Default value is 0 (Disabled).
Manish Pandey3880a362020-01-24 11:54:44 +00001063
Manish V Badarkhe173c2962022-05-09 21:55:19 +01001064GIC Errata Workarounds
1065----------------------
1066- ``GIC600_ERRATA_WA_2384374``: This flag applies part 2 of errata 2384374
1067 workaround for the affected GIC600 and GIC600-AE implementations. It applies
1068 to implementations of GIC600 and GIC600-AE with revisions less than or equal
1069 to r1p6 and r0p2 respectively. If the platform sets GICV3_SUPPORT_GIC600,
1070 then this flag is enabled; otherwise, it is 0 (Disabled).
1071
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001072--------------
1073
Arvind Ram Prakash738a5542024-09-06 11:35:56 -05001074*Copyright (c) 2014-2025, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001075
John Tsichritzis3eeac412018-09-04 10:56:53 +01001076.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
1077.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
Bipin Ravi86499742022-01-18 01:59:06 -06001078.. _CVE-2022-23960: https://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2022-23960
Paul Beesley2437ddc2019-02-08 16:43:05 +00001079.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
1080.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +01001081.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001082.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
Sandrine Bailleux15530dd2019-02-08 15:26:36 +01001083.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html