blob: b4978d00cb911c39c5aeba6645cc14749311ea4b [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Jit Loon Lim86f6fb32023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Kah Jing Lee60f0b582024-01-07 20:34:39 +08003 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
Jit Loon Lim4dcc7992024-12-24 10:50:58 +08004 * Copyright (c) 2024-2025, Altera Corporation. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08005 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <assert.h>
10#include <common/debug.h>
11#include <common/runtime_svc.h>
Hadi Asyrafi67942302019-10-22 13:28:51 +080012#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080013#include <tools_share/uuid.h>
14
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080015#include "socfpga_fcs.h"
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080016#include "socfpga_mailbox.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080017#include "socfpga_plat_def.h"
Hadi Asyrafi36a9f302019-12-24 10:42:52 +080018#include "socfpga_reset_manager.h"
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080019#include "socfpga_sip_svc.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080020#include "socfpga_system_manager.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080021
22/* Total buffer the driver can hold */
23#define FPGA_CONFIG_BUFFER_SIZE 4
24
Sieu Mun Tangc3667602022-05-13 14:55:05 +080025static config_type request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080026static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +080027static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080028static uint32_t send_id, rcv_id;
29static uint32_t bytes_per_block, blocks_submitted;
Sieu Mun Tang54064982022-04-28 22:40:58 +080030static bool bridge_disable;
Sieu Mun Tang25613692024-10-04 18:38:21 +080031#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
32static uint32_t g_remapper_bypass;
33#endif
Hadi Asyrafi616da772019-06-27 11:34:03 +080034
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080035/* RSU static variables */
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +080036static uint32_t rsu_dcmf_ver[4] = {0};
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080037static uint16_t rsu_dcmf_stat[4] = {0};
Sieu Mun Tangc3667602022-05-13 14:55:05 +080038static uint32_t rsu_max_retry;
Hadi Asyrafi616da772019-06-27 11:34:03 +080039
40/* SiP Service UUID */
41DEFINE_SVC_UUID2(intl_svc_uid,
42 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
43 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
44
Hadi Asyraficee6aa92019-12-17 15:25:04 +080045static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +080046 uint64_t x1,
47 uint64_t x2,
48 uint64_t x3,
49 uint64_t x4,
50 void *cookie,
51 void *handle,
52 uint64_t flags)
53{
54 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
55 SMC_RET1(handle, SMC_UNK);
56}
57
58struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
59
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080060static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi616da772019-06-27 11:34:03 +080061{
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +080062 uint32_t args[3];
Hadi Asyrafi616da772019-06-27 11:34:03 +080063
64 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080065 args[0] = (1<<8);
66 args[1] = buffer->addr + buffer->size_written;
67 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi616da772019-06-27 11:34:03 +080068 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi616da772019-06-27 11:34:03 +080069 current_buffer++;
70 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080071 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +080072 args[2] = bytes_per_block;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080073 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080074
75 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080076 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +080077 3U, CMD_INDIRECT);
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080078
79 buffer->subblocks_sent++;
Hadi Asyrafi616da772019-06-27 11:34:03 +080080 max_blocks--;
81 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080082
83 return !max_blocks;
Hadi Asyrafi616da772019-06-27 11:34:03 +080084}
85
86static int intel_fpga_sdm_write_all(void)
87{
Sieu Mun Tang28af1652022-05-09 10:48:53 +080088 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080089 if (intel_fpga_sdm_write_buffer(
Sieu Mun Tang28af1652022-05-09 10:48:53 +080090 &fpga_config_buffers[current_buffer])) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080091 break;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080092 }
93 }
Hadi Asyrafi616da772019-06-27 11:34:03 +080094 return 0;
95}
96
Boon Khai Ng120834e2024-09-23 11:32:40 +080097static uint32_t intel_mailbox_fpga_config_isdone(uint32_t *err_states)
Hadi Asyrafi616da772019-06-27 11:34:03 +080098{
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080099 uint32_t ret;
100
Boon Khai Ng120834e2024-09-23 11:32:40 +0800101 if (err_states == NULL)
102 return INTEL_SIP_SMC_STATUS_REJECTED;
103
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800104 switch (request_type) {
105 case RECONFIGURATION:
106 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
Boon Khai Ng120834e2024-09-23 11:32:40 +0800107 true, err_states);
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800108 break;
109 case BITSTREAM_AUTH:
110 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
Boon Khai Ng120834e2024-09-23 11:32:40 +0800111 false, err_states);
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800112 break;
113 default:
114 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
Boon Khai Ng120834e2024-09-23 11:32:40 +0800115 false, err_states);
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800116 break;
Kris Chapline768dfa2021-06-25 11:31:52 +0100117 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800118
Abdul Halim, Muhammad Hadi Asyrafi959143d2020-12-29 16:49:23 +0800119 if (ret != 0U) {
Kris Chapline768dfa2021-06-25 11:31:52 +0100120 if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800121 return INTEL_SIP_SMC_STATUS_BUSY;
Kris Chapline768dfa2021-06-25 11:31:52 +0100122 } else {
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800123 request_type = NO_REQUEST;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800124 return INTEL_SIP_SMC_STATUS_ERROR;
Kris Chapline768dfa2021-06-25 11:31:52 +0100125 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800126 }
127
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800128 if (bridge_disable != 0U) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800129 socfpga_bridges_enable(~0); /* Enable bridge */
Sieu Mun Tang54064982022-04-28 22:40:58 +0800130 bridge_disable = false;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800131 }
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800132 request_type = NO_REQUEST;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800133
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800134 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800135}
136
137static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
138{
139 int i;
140
141 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
142 if (fpga_config_buffers[i].block_number == current_block) {
143 fpga_config_buffers[i].subblocks_sent--;
144 if (fpga_config_buffers[i].subblocks_sent == 0
145 && fpga_config_buffers[i].size <=
146 fpga_config_buffers[i].size_written) {
147 fpga_config_buffers[i].write_requested = 0;
148 current_block++;
149 *buffer_addr_completed =
150 fpga_config_buffers[i].addr;
151 return 0;
152 }
153 }
154 }
155
156 return -1;
157}
158
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800159static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800160 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800161{
Hadi Asyrafi616da772019-06-27 11:34:03 +0800162 uint32_t resp[5];
Sieu Mun Tang24682662022-02-19 21:49:48 +0800163 unsigned int resp_len = ARRAY_SIZE(resp);
164 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800165 int all_completed = 1;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800166 *count = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800167
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800168 while (*count < 3) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800169
Sieu Mun Tang24682662022-02-19 21:49:48 +0800170 status = mailbox_read_response(job_id,
171 resp, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800172
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800173 if (status < 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800174 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800175 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800176
Hadi Asyrafi616da772019-06-27 11:34:03 +0800177 max_blocks++;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800178
Hadi Asyrafi616da772019-06-27 11:34:03 +0800179 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800180 &completed_addr[*count]) == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800181 *count = *count + 1;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800182 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800183 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800184 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800185 }
186
187 if (*count <= 0) {
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800188 if (status != MBOX_NO_RESPONSE &&
189 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800190 mailbox_clear_response();
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800191 request_type = NO_REQUEST;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800192 return INTEL_SIP_SMC_STATUS_ERROR;
193 }
194
195 *count = 0;
196 }
197
198 intel_fpga_sdm_write_all();
199
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800200 if (*count > 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800201 status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800202 } else if (*count == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800203 status = INTEL_SIP_SMC_STATUS_BUSY;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800204 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800205
206 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
207 if (fpga_config_buffers[i].write_requested != 0) {
208 all_completed = 0;
209 break;
210 }
211 }
212
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800213 if (all_completed == 1) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800214 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800215 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800216
217 return status;
218}
219
Sieu Mun Tang54064982022-04-28 22:40:58 +0800220static int intel_fpga_config_start(uint32_t flag)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800221{
Sieu Mun Tang24682662022-02-19 21:49:48 +0800222 uint32_t argument = 0x1;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800223 uint32_t response[3];
224 int status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800225 unsigned int size = 0;
226 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800227
Sieu Mun Tang8b8b2ba2024-11-09 00:30:33 +0800228#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
229 /*
230 * To trigger isolation
231 * FPGA configuration complete signal should be de-asserted
232 */
233 INFO("SOCFPGA: Request SDM to trigger isolation\n");
234 status = mailbox_send_fpga_config_comp();
235
236 if (status < 0) {
237 INFO("SOCFPGA: Isolation for FPGA configuration complete is not executed\n");
238 }
239#endif
240
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800241 request_type = RECONFIGURATION;
242
Sieu Mun Tang54064982022-04-28 22:40:58 +0800243 if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
244 bridge_disable = true;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +0800245 }
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800246
Sieu Mun Tang54064982022-04-28 22:40:58 +0800247 if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
248 size = 1;
249 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800250 request_type = BITSTREAM_AUTH;
Sieu Mun Tang54064982022-04-28 22:40:58 +0800251 }
252
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800253#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
254 intel_smmu_hps_remapper_init(0U);
255#endif
256
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800257 mailbox_clear_response();
258
Sieu Mun Tang24682662022-02-19 21:49:48 +0800259 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
260 CMD_CASUAL, NULL, NULL);
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800261
Sieu Mun Tang24682662022-02-19 21:49:48 +0800262 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
263 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800264
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800265 if (status < 0) {
Sieu Mun Tang54064982022-04-28 22:40:58 +0800266 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800267 request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800268 return INTEL_SIP_SMC_STATUS_ERROR;
269 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800270
271 max_blocks = response[0];
272 bytes_per_block = response[1];
273
274 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
275 fpga_config_buffers[i].size = 0;
276 fpga_config_buffers[i].size_written = 0;
277 fpga_config_buffers[i].addr = 0;
278 fpga_config_buffers[i].write_requested = 0;
279 fpga_config_buffers[i].block_number = 0;
280 fpga_config_buffers[i].subblocks_sent = 0;
281 }
282
283 blocks_submitted = 0;
284 current_block = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800285 read_block = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800286 current_buffer = 0;
287
Sieu Mun Tang54064982022-04-28 22:40:58 +0800288 /* Disable bridge on full reconfiguration */
289 if (bridge_disable) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800290 socfpga_bridges_disable(~0);
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800291 }
292
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800293 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800294}
295
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800296static bool is_fpga_config_buffer_full(void)
297{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800298 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
299 if (!fpga_config_buffers[i].write_requested) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800300 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800301 }
302 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800303 return true;
304}
305
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800306bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800307{
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800308 uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
309 uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
310
Abdul Halim, Muhammad Hadi Asyrafi461f5442020-07-03 13:22:09 +0800311 if (!addr && !size) {
312 return true;
313 }
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800314 if (size > (UINT64_MAX - addr)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800315 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800316 }
317 if (addr < BL31_LIMIT) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800318 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800319 }
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800320 if (dram_region_end > dram_max_sz) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800321 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800322 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800323
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800324 return true;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800325}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800326
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800327static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800328{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800329 int i;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800330
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800331 intel_fpga_sdm_write_all();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800332
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800333 if (!is_address_in_ddr_range(mem, size) ||
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800334 is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800335 return INTEL_SIP_SMC_STATUS_REJECTED;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800336 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800337
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800338#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
339 intel_smmu_hps_remapper_init(&mem);
340#endif
341
Hadi Asyrafi616da772019-06-27 11:34:03 +0800342 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800343 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
344
345 if (!fpga_config_buffers[j].write_requested) {
346 fpga_config_buffers[j].addr = mem;
347 fpga_config_buffers[j].size = size;
348 fpga_config_buffers[j].size_written = 0;
349 fpga_config_buffers[j].write_requested = 1;
350 fpga_config_buffers[j].block_number =
Hadi Asyrafi616da772019-06-27 11:34:03 +0800351 blocks_submitted++;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800352 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800353 break;
354 }
355 }
356
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800357 if (is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800358 return INTEL_SIP_SMC_STATUS_BUSY;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800359 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800360
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800361 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800362}
363
Hadi Asyrafi67942302019-10-22 13:28:51 +0800364static int is_out_of_sec_range(uint64_t reg_addr)
365{
Siew Chin Lim869d4f52021-05-11 21:12:22 +0800366#if DEBUG
367 return 0;
368#endif
369
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800370#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi67942302019-10-22 13:28:51 +0800371 switch (reg_addr) {
372 case(0xF8011100): /* ECCCTRL1 */
373 case(0xF8011104): /* ECCCTRL2 */
374 case(0xF8011110): /* ERRINTEN */
375 case(0xF8011114): /* ERRINTENS */
376 case(0xF8011118): /* ERRINTENR */
377 case(0xF801111C): /* INTMODE */
378 case(0xF8011120): /* INTSTAT */
379 case(0xF8011124): /* DIAGINTTEST */
380 case(0xF801112C): /* DERRADDRA */
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800381 case(0xFA000000): /* SMMU SCR0 */
382 case(0xFA000004): /* SMMU SCR1 */
383 case(0xFA000400): /* SMMU NSCR0 */
384 case(0xFA004000): /* SMMU SSD0_REG */
385 case(0xFA000820): /* SMMU SMR8 */
386 case(0xFA000c20): /* SMMU SCR8 */
387 case(0xFA028000): /* SMMU CB8_SCTRL */
388 case(0xFA001020): /* SMMU CBAR8 */
389 case(0xFA028030): /* SMMU TCR_LPAE */
390 case(0xFA028020): /* SMMU CB8_TTBR0_LOW */
391 case(0xFA028024): /* SMMU CB8_PRRR_HIGH */
392 case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */
393 case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */
394 case(0xFA028010): /* SMMU_CB8)TCR2 */
395 case(0xFFD080A4): /* SDM SMMU STREAM ID REG */
396 case(0xFA001820): /* SMMU_CBA2R8 */
397 case(0xFA000074): /* SMMU_STLBGSTATUS */
398 case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */
399 case(0xFA000060): /* SMMU_STLBIALL */
400 case(0xFA000070): /* SMMU_STLBGSYNC */
401 case(0xFA028618): /* CB8_TLBALL */
402 case(0xFA0287F0): /* CB8_TLBSYNC */
Hadi Asyrafi67942302019-10-22 13:28:51 +0800403 case(0xFFD12028): /* SDMMCGRP_CTRL */
404 case(0xFFD12044): /* EMAC0 */
405 case(0xFFD12048): /* EMAC1 */
406 case(0xFFD1204C): /* EMAC2 */
407 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
408 case(0xFFD12094): /* ECC_INT_MASK_SET */
409 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
410 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
411 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
412 case(0xFFD120C0): /* NOC_TIMEOUT */
413 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
414 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
415 case(0xFFD120D0): /* NOC_IDLEACK */
416 case(0xFFD120D4): /* NOC_IDLESTATUS */
417 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
418 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
419 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
420 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
421 return 0;
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800422#else
423 switch (reg_addr) {
424
425 case(0xF8011104): /* ECCCTRL2 */
426 case(0xFFD12028): /* SDMMCGRP_CTRL */
427 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
428 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
429 case(0xFFD120D0): /* NOC_IDLEACK */
430
Hadi Asyrafi67942302019-10-22 13:28:51 +0800431
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800432 case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */
433 case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */
434 case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */
435 case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */
436 case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */
437 case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */
438 case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */
439 case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */
440
Jit Loon Limd9144ec2024-08-22 21:53:03 +0800441 case(SOCFPGA_ECC_QSPI(INITSTAT)): /* ECC_QSPI_INITSTAT */
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800442 case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */
443 case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */
444 case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */
445 case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */
446 case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */
447 case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */
448 case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */
449 case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */
450 case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */
451 case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */
452 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */
453 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
454 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
455 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800456#endif
Jit Loon Lim6e422792023-09-07 16:44:07 +0800457 case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */
458 case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */
459 case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */
460 case(SOCFPGA_ECC_QSPI(ERRINTENR)): /* ECC_QSPI_ERRINTENR */
461 case(SOCFPGA_ECC_QSPI(INTMODE)): /* ECC_QSPI_INTMODE */
462 case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)): /* ECC_QSPI_ECC_ACCCTRL */
463 case(SOCFPGA_ECC_QSPI(ECC_STARTACC)): /* ECC_QSPI_ECC_STARTACC */
464 case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)): /* ECC_QSPI_ECC_WDCTRL */
465 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
466 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
Hadi Asyrafi67942302019-10-22 13:28:51 +0800467 return 0;
Sieu Mun Tang334ea372023-12-22 00:43:57 +0800468
Hadi Asyrafi67942302019-10-22 13:28:51 +0800469 default:
470 break;
471 }
472
473 return -1;
474}
475
476/* Secure register access */
477uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
478{
479 if (is_out_of_sec_range(reg_addr)) {
480 return INTEL_SIP_SMC_STATUS_ERROR;
481 }
482
483 *retval = mmio_read_32(reg_addr);
484
485 return INTEL_SIP_SMC_STATUS_OK;
486}
487
488uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
489 uint32_t *retval)
490{
491 if (is_out_of_sec_range(reg_addr)) {
492 return INTEL_SIP_SMC_STATUS_ERROR;
493 }
494
Jit Loon Lim6e422792023-09-07 16:44:07 +0800495 switch (reg_addr) {
Jit Loon Lim6e422792023-09-07 16:44:07 +0800496 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
497 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
498 mmio_write_16(reg_addr, val);
499 break;
Jit Loon Lim6e422792023-09-07 16:44:07 +0800500 default:
501 mmio_write_32(reg_addr, val);
502 break;
503 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800504
505 return intel_secure_reg_read(reg_addr, retval);
506}
507
508uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
509 uint32_t val, uint32_t *retval)
510{
511 if (!intel_secure_reg_read(reg_addr, retval)) {
512 *retval &= ~mask;
Siew Chin Lima0763152021-07-10 00:55:35 +0800513 *retval |= val & mask;
Hadi Asyrafi67942302019-10-22 13:28:51 +0800514 return intel_secure_reg_write(reg_addr, *retval, retval);
515 }
516
517 return INTEL_SIP_SMC_STATUS_ERROR;
518}
519
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800520/* Intel Remote System Update (RSU) services */
521uint64_t intel_rsu_update_address;
522
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800523static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800524{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800525 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800526 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800527 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800528
529 return INTEL_SIP_SMC_STATUS_OK;
530}
531
Kah Jing Lee60f0b582024-01-07 20:34:39 +0800532static uint32_t intel_rsu_get_device_info(uint32_t *respbuf,
533 unsigned int respbuf_sz)
534{
535 if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) {
536 return INTEL_SIP_SMC_RSU_ERROR;
537 }
538
539 return INTEL_SIP_SMC_STATUS_OK;
540}
541
Mahesh Rao1e1c8c42023-05-23 14:33:45 +0800542uint32_t intel_rsu_update(uint64_t update_address)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800543{
Jit Loon Lim581ad472023-05-17 12:26:11 +0800544 if (update_address > SIZE_MAX) {
545 return INTEL_SIP_SMC_STATUS_REJECTED;
546 }
547
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800548 intel_rsu_update_address = update_address;
549 return INTEL_SIP_SMC_STATUS_OK;
550}
551
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +0800552static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800553{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800554 if (mailbox_hps_stage_notify(execution_stage) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800555 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800556 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800557
558 return INTEL_SIP_SMC_STATUS_OK;
559}
560
561static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
562 uint32_t *ret_stat)
563{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800564 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800565 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800566 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800567
568 *ret_stat = respbuf[8];
569 return INTEL_SIP_SMC_STATUS_OK;
570}
571
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800572static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
573 uint64_t dcmf_ver_3_2)
574{
575 rsu_dcmf_ver[0] = dcmf_ver_1_0;
576 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
577 rsu_dcmf_ver[2] = dcmf_ver_3_2;
578 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
579
580 return INTEL_SIP_SMC_STATUS_OK;
581}
582
Sieu Mun Tange6d5de92022-04-28 22:21:01 +0800583static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
584{
585 rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
586 rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
587 rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
588 rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
589
590 return INTEL_SIP_SMC_STATUS_OK;
591}
592
Kris Chapline768dfa2021-06-25 11:31:52 +0100593/* Intel HWMON services */
594static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
595{
Kris Chapline768dfa2021-06-25 11:31:52 +0100596 if (mailbox_hwmon_readtemp(chan, retval) < 0) {
597 return INTEL_SIP_SMC_STATUS_ERROR;
598 }
599
600 return INTEL_SIP_SMC_STATUS_OK;
601}
602
603static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
604{
Kris Chapline768dfa2021-06-25 11:31:52 +0100605 if (mailbox_hwmon_readvolt(chan, retval) < 0) {
606 return INTEL_SIP_SMC_STATUS_ERROR;
607 }
608
609 return INTEL_SIP_SMC_STATUS_OK;
610}
611
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800612/* Mailbox services */
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800613static uint32_t intel_smc_fw_version(uint32_t *fw_version)
614{
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800615 int status;
616 unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
617 uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
618
619 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
620 CMD_CASUAL, resp_data, &resp_len);
621
622 if (status < 0) {
623 return INTEL_SIP_SMC_STATUS_ERROR;
624 }
625
626 if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
627 return INTEL_SIP_SMC_STATUS_ERROR;
628 }
629
630 *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800631
632 return INTEL_SIP_SMC_STATUS_OK;
633}
634
Sieu Mun Tang24682662022-02-19 21:49:48 +0800635static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800636 unsigned int len, uint32_t urgent, uint64_t response,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800637 unsigned int resp_len, int *mbox_status,
638 unsigned int *len_in_resp)
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800639{
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800640 *len_in_resp = 0;
Sieu Mun Tang96bbdca2022-04-12 15:00:13 +0800641 *mbox_status = GENERIC_RESPONSE_ERROR;
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800642
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800643 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800644 return INTEL_SIP_SMC_STATUS_REJECTED;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800645 }
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800646
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800647 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800648 (uint32_t *) response, &resp_len);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800649
650 if (status < 0) {
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800651 *mbox_status = -status;
652 return INTEL_SIP_SMC_STATUS_ERROR;
653 }
654
655 *mbox_status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800656 *len_in_resp = resp_len;
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800657
658 flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
659
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800660 return INTEL_SIP_SMC_STATUS_OK;
661}
662
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +0800663static int intel_smc_get_usercode(uint32_t *user_code)
664{
665 int status;
666 unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
667
668 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
669 0U, CMD_CASUAL, user_code, &resp_len);
670
671 if (status < 0) {
672 return INTEL_SIP_SMC_STATUS_ERROR;
673 }
674
675 return INTEL_SIP_SMC_STATUS_OK;
676}
677
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800678uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
679 uint32_t mode, uint32_t *job_id,
680 uint32_t *ret_size, uint32_t *mbox_error)
681{
682 int status = 0;
683 uint32_t resp_len = size / MBOX_WORD_BYTE;
684
685 if (resp_len > MBOX_DATA_MAX_LEN) {
686 return INTEL_SIP_SMC_STATUS_REJECTED;
687 }
688
689 if (!is_address_in_ddr_range(addr, size)) {
690 return INTEL_SIP_SMC_STATUS_REJECTED;
691 }
692
693 if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
694 status = mailbox_read_response_async(job_id,
695 NULL, (uint32_t *) addr, &resp_len, 0);
696 } else {
697 status = mailbox_read_response(job_id,
698 (uint32_t *) addr, &resp_len);
699
700 if (status == MBOX_NO_RESPONSE) {
701 status = MBOX_BUSY;
702 }
703 }
704
705 if (status == MBOX_NO_RESPONSE) {
706 return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
707 }
708
709 if (status == MBOX_BUSY) {
710 return INTEL_SIP_SMC_STATUS_BUSY;
711 }
712
713 *ret_size = resp_len * MBOX_WORD_BYTE;
714 flush_dcache_range(addr, *ret_size);
715
Sieu Mun Tang6c7f0c72022-12-04 01:43:35 +0800716 if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
717 status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
718 *mbox_error = -status;
719 } else if (status != MBOX_RET_OK) {
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800720 *mbox_error = -status;
721 return INTEL_SIP_SMC_STATUS_ERROR;
722 }
723
724 return INTEL_SIP_SMC_STATUS_OK;
725}
726
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800727/* Miscellaneous HPS services */
728uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
729{
730 int status = 0;
731
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800732 if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
733 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800734 status = socfpga_bridges_enable((uint32_t)mask);
735 } else {
736 status = socfpga_bridges_enable(~0);
737 }
738 } else {
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800739 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800740 status = socfpga_bridges_disable((uint32_t)mask);
741 } else {
742 status = socfpga_bridges_disable(~0);
743 }
744 }
745
746 if (status < 0) {
747 return INTEL_SIP_SMC_STATUS_ERROR;
748 }
749
750 return INTEL_SIP_SMC_STATUS_OK;
751}
752
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800753/* SDM SEU Error services */
Jit Loon Limb46c8692023-09-20 14:00:41 +0800754static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800755{
Jit Loon Limb46c8692023-09-20 14:00:41 +0800756 if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800757 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
758 }
759
760 return INTEL_SIP_SMC_STATUS_OK;
761}
762
Jit Loon Limb46c8692023-09-20 14:00:41 +0800763/* SDM SAFE SEU Error inject services */
764static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
765{
766 if (mailbox_safe_inject_seu_err(command, len) < 0) {
767 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
768 }
769
770 return INTEL_SIP_SMC_STATUS_OK;
771}
772
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800773#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
774/* SMMU HPS Remapper */
775void intel_smmu_hps_remapper_init(uint64_t *mem)
776{
777 /* Read out Bit 1 value */
778 uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02);
779
Sieu Mun Tang25613692024-10-04 18:38:21 +0800780 if ((remap == 0x00) && (g_remapper_bypass == 0x00)) {
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800781 /* Update DRAM Base address for SDM SMMU */
782 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE);
783 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE);
784 *mem = *mem - DRAM_BASE;
785 } else {
786 *mem = *mem - DRAM_BASE;
787 }
Sieu Mun Tang25613692024-10-04 18:38:21 +0800788}
789
790int intel_smmu_hps_remapper_config(uint32_t remapper_bypass)
791{
792 /* Read out the JTAG-ID from boot scratch register */
Jit Loon Lim4dcc7992024-12-24 10:50:58 +0800793 if (is_agilex5_A5F0() || is_agilex5_A5F4()) {
Sieu Mun Tang25613692024-10-04 18:38:21 +0800794 if (remapper_bypass == 0x01) {
795 g_remapper_bypass = remapper_bypass;
796 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0);
797 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0);
798 }
799 }
800 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800801}
802#endif
803
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800804#if SIP_SVC_V3
Girisha Dengi28d61892025-04-20 22:22:34 +0800805uint8_t sip_smc_cmd_cb_ret2(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
Girisha Dengi15c86722024-11-15 23:03:02 +0800806{
807 uint8_t ret_args_len = 0U;
808 sdm_response_t *resp = (sdm_response_t *)resp_desc;
809 sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
810
811 (void)cmd;
812 /* Returns 3 SMC arguments for SMC_RET3 */
813 ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
814 ret_args[ret_args_len++] = resp->err_code;
815
816 return ret_args_len;
817}
818
Girisha Dengi28d61892025-04-20 22:22:34 +0800819uint8_t sip_smc_cmd_cb_ret3(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800820{
821 uint8_t ret_args_len = 0U;
822 sdm_response_t *resp = (sdm_response_t *)resp_desc;
823 sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
824
825 (void)cmd;
826 /* Returns 3 SMC arguments for SMC_RET3 */
827 ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
828 ret_args[ret_args_len++] = resp->err_code;
829 ret_args[ret_args_len++] = resp->resp_data[0];
830
831 return ret_args_len;
832}
833
Girisha Dengi28d61892025-04-20 22:22:34 +0800834uint8_t sip_smc_ret_nbytes_cb(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
Girisha Dengi15c86722024-11-15 23:03:02 +0800835{
836 uint8_t ret_args_len = 0U;
837 sdm_response_t *resp = (sdm_response_t *)resp_desc;
838 sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
839
840 (void)cmd;
841 INFO("MBOX: %s: mailbox_err 0%x, nbytes_ret %d\n",
842 __func__, resp->err_code, resp->rcvd_resp_len * MBOX_WORD_BYTE);
843
844 ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
845 ret_args[ret_args_len++] = resp->err_code;
846 ret_args[ret_args_len++] = resp->rcvd_resp_len * MBOX_WORD_BYTE;
847
848 return ret_args_len;
849}
850
Girisha Dengi28d61892025-04-20 22:22:34 +0800851uint8_t sip_smc_get_chipid_cb(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
Girisha Dengi15c86722024-11-15 23:03:02 +0800852{
853 uint8_t ret_args_len = 0U;
854 sdm_response_t *resp = (sdm_response_t *)resp_desc;
855 sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
856
857 (void)cmd;
858 INFO("MBOX: %s: mailbox_err 0%x, data[0] 0x%x, data[1] 0x%x\n",
859 __func__, resp->err_code, resp->resp_data[0], resp->resp_data[1]);
860
861 ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
862 ret_args[ret_args_len++] = resp->err_code;
863 ret_args[ret_args_len++] = resp->resp_data[0];
864 ret_args[ret_args_len++] = resp->resp_data[1];
865
866 return ret_args_len;
867}
868
Girisha Dengi28d61892025-04-20 22:22:34 +0800869static uintptr_t smc_ret(void *handle, uint64_t *ret_args, uint32_t ret_args_len)
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800870{
Girisha Dengi28d61892025-04-20 22:22:34 +0800871
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800872 switch (ret_args_len) {
873 case SMC_RET_ARGS_ONE:
Girisha Dengi28d61892025-04-20 22:22:34 +0800874 VERBOSE("SVC V3: %s: x0 0x%lx\n", __func__, ret_args[0]);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800875 SMC_RET1(handle, ret_args[0]);
876 break;
877
878 case SMC_RET_ARGS_TWO:
Girisha Dengi28d61892025-04-20 22:22:34 +0800879 VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx\n", __func__, ret_args[0], ret_args[1]);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800880 SMC_RET2(handle, ret_args[0], ret_args[1]);
881 break;
882
883 case SMC_RET_ARGS_THREE:
Girisha Dengi28d61892025-04-20 22:22:34 +0800884 VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx\n",
885 __func__, ret_args[0], ret_args[1], ret_args[2]);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800886 SMC_RET3(handle, ret_args[0], ret_args[1], ret_args[2]);
887 break;
888
889 case SMC_RET_ARGS_FOUR:
Girisha Dengi28d61892025-04-20 22:22:34 +0800890 VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx\n",
891 __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3]);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800892 SMC_RET4(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3]);
893 break;
894
895 case SMC_RET_ARGS_FIVE:
Girisha Dengi28d61892025-04-20 22:22:34 +0800896 VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx\n",
897 __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800898 SMC_RET5(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]);
899 break;
900
Girisha Dengi28d61892025-04-20 22:22:34 +0800901 case SMC_RET_ARGS_SIX:
902 VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx x3 0x%lx, x4 0x%lx x5 0x%lx\n",
903 __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
904 ret_args[5]);
905 SMC_RET6(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
906 ret_args[5]);
907 break;
908
909 case SMC_RET_ARGS_SEVEN:
910 VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\t"
911 "x6 0x%lx\n",
912 __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
913 ret_args[5], ret_args[6]);
914 SMC_RET7(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
915 ret_args[5], ret_args[6]);
916 break;
917
918 case SMC_RET_ARGS_EIGHT:
919 VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx x5 0x%lx\t"
920 "x6 0x%lx, x7 0x%lx\n",
921 __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
922 ret_args[5], ret_args[6], ret_args[7]);
923 SMC_RET8(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
924 ret_args[5], ret_args[6], ret_args[7]);
925 break;
926
927 case SMC_RET_ARGS_NINE:
928 VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\t"
929 "x6 0x%lx, x7 0x%lx, x8 0x%lx\n",
930 __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
931 ret_args[5], ret_args[6], ret_args[7], ret_args[8]);
932 SMC_RET18(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
933 ret_args[5], ret_args[6], ret_args[7], ret_args[8],
934 0, 0, 0, 0, 0, 0, 0, 0, 0);
935 break;
936
937 case SMC_RET_ARGS_TEN:
938 VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx x5 0x%lx\t"
939 "x6 0x%lx, x7 0x%lx x8 0x%lx, x9 0x%lx, x10 0x%lx\n",
940 __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3],
941 ret_args[4], ret_args[5], ret_args[6], ret_args[7], ret_args[8],
942 ret_args[9], ret_args[10]);
943 SMC_RET18(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
944 ret_args[5], ret_args[6], ret_args[7], ret_args[8], ret_args[9],
945 0, 0, 0, 0, 0, 0, 0, 0);
946 break;
947
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800948 default:
Girisha Dengi28d61892025-04-20 22:22:34 +0800949 VERBOSE("SVC V3: %s ret_args_len is wrong, please check %d\n ",
950 __func__, ret_args_len);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800951 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
952 break;
953 }
954}
955
956/*
957 * This function is responsible for handling all SiP SVC V3 calls from the
958 * non-secure world.
959 */
960static uintptr_t sip_smc_handler_v3(uint32_t smc_fid,
961 u_register_t x1,
962 u_register_t x2,
963 u_register_t x3,
964 u_register_t x4,
965 void *cookie,
966 void *handle,
967 u_register_t flags)
968{
969 int status = 0;
Girisha Dengi15c86722024-11-15 23:03:02 +0800970 uint32_t mbox_error = 0U;
971 u_register_t x5, x6, x7, x8, x9, x10, x11;
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800972
Girisha Dengi15c86722024-11-15 23:03:02 +0800973 /* Get all the SMC call arguments */
974 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
975 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
976 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
977 x8 = SMC_GET_GP(handle, CTX_GPREG_X8);
978 x9 = SMC_GET_GP(handle, CTX_GPREG_X9);
979 x10 = SMC_GET_GP(handle, CTX_GPREG_X10);
980 x11 = SMC_GET_GP(handle, CTX_GPREG_X11);
981
982 INFO("MBOX: SVC_V3: x0 0x%x, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\n",
983 smc_fid, x1, x2, x3, x4, x5);
984 INFO("MBOX: SVC_V3: x6 0x%lx, x7 0x%lx, x8 0x%lx, x9 0x%lx, x10 0x%lx x11 0x%lx\n",
985 x6, x7, x8, x9, x10, x11);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800986
987 switch (smc_fid) {
988 case ALTERA_SIP_SMC_ASYNC_RESP_POLL:
989 {
Girisha Dengi28d61892025-04-20 22:22:34 +0800990 uint64_t ret_args[16] = {0};
Jit Loon Limca1ca252025-04-18 15:07:08 +0800991 uint32_t ret_args_len = 0;
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800992
993 status = mailbox_response_poll_v3(GET_CLIENT_ID(x1),
994 GET_JOB_ID(x1),
995 ret_args,
996 &ret_args_len);
997 /* Always reserve [0] index for command status. */
998 ret_args[0] = status;
999
1000 /* Return SMC call based on the number of return arguments */
1001 return smc_ret(handle, ret_args, ret_args_len);
1002 }
1003
1004 case ALTERA_SIP_SMC_ASYNC_RESP_POLL_ON_INTR:
1005 {
Girisha Dengi15c86722024-11-15 23:03:02 +08001006 /* TBD: Here now we don't need these CID and JID?? */
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +08001007 uint8_t client_id = 0U;
1008 uint8_t job_id = 0U;
1009 uint64_t trans_id_bitmap[4] = {0U};
1010
1011 status = mailbox_response_poll_on_intr_v3(&client_id,
1012 &job_id,
1013 trans_id_bitmap);
1014
1015 SMC_RET5(handle, status, trans_id_bitmap[0], trans_id_bitmap[1],
1016 trans_id_bitmap[2], trans_id_bitmap[3]);
1017 break;
1018 }
1019
Girisha Dengi15c86722024-11-15 23:03:02 +08001020 case ALTERA_SIP_SMC_ASYNC_GET_DEVICE_IDENTITY:
1021 {
1022 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1023 GET_JOB_ID(x1),
1024 MBOX_CMD_GET_DEVICEID,
1025 NULL,
1026 0U,
1027 MBOX_CMD_FLAG_CASUAL,
1028 sip_smc_ret_nbytes_cb,
1029 (uint32_t *)x2,
1030 2);
1031
1032 SMC_RET1(handle, status);
1033 }
1034
1035 case ALTERA_SIP_SMC_ASYNC_GET_IDCODE:
1036 {
1037 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1038 GET_JOB_ID(x1),
1039 MBOX_CMD_GET_IDCODE,
1040 NULL,
1041 0U,
1042 MBOX_CMD_FLAG_CASUAL,
1043 sip_smc_cmd_cb_ret3,
1044 NULL,
1045 0);
1046
1047 SMC_RET1(handle, status);
1048 }
1049
1050 case ALTERA_SIP_SMC_ASYNC_QSPI_OPEN:
1051 {
1052 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1053 GET_JOB_ID(x1),
1054 MBOX_CMD_QSPI_OPEN,
1055 NULL,
1056 0U,
1057 MBOX_CMD_FLAG_CASUAL,
1058 sip_smc_cmd_cb_ret2,
1059 NULL,
1060 0U);
1061
1062 SMC_RET1(handle, status);
1063 }
1064
1065 case ALTERA_SIP_SMC_ASYNC_QSPI_CLOSE:
1066 {
1067 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1068 GET_JOB_ID(x1),
1069 MBOX_CMD_QSPI_CLOSE,
1070 NULL,
1071 0U,
1072 MBOX_CMD_FLAG_CASUAL,
1073 sip_smc_cmd_cb_ret2,
1074 NULL,
1075 0U);
1076
1077 SMC_RET1(handle, status);
1078 }
1079
1080 case ALTERA_SIP_SMC_ASYNC_QSPI_SET_CS:
1081 {
1082 uint32_t cmd_data = 0U;
1083 uint32_t chip_sel = (uint32_t)x2;
1084 uint32_t comb_addr_mode = (uint32_t)x3;
1085 uint32_t ext_dec_mode = (uint32_t)x4;
1086
1087 cmd_data = (chip_sel << MBOX_QSPI_SET_CS_OFFSET) |
1088 (comb_addr_mode << MBOX_QSPI_SET_CS_CA_OFFSET) |
1089 (ext_dec_mode << MBOX_QSPI_SET_CS_MODE_OFFSET);
1090
1091 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1092 GET_JOB_ID(x1),
1093 MBOX_CMD_QSPI_SET_CS,
1094 &cmd_data,
1095 1U,
1096 MBOX_CMD_FLAG_CASUAL,
1097 sip_smc_cmd_cb_ret2,
1098 NULL,
1099 0U);
1100
1101 SMC_RET1(handle, status);
1102 }
1103
1104 case ALTERA_SIP_SMC_ASYNC_QSPI_ERASE:
1105 {
1106 uint32_t qspi_addr = (uint32_t)x2;
1107 uint32_t qspi_nwords = (uint32_t)x3;
1108
1109 /* QSPI address offset to start erase, must be 4K aligned */
1110 if (MBOX_IS_4K_ALIGNED(qspi_addr)) {
1111 ERROR("MBOX: 0x%x: QSPI address not 4K aligned\n",
1112 smc_fid);
1113 status = INTEL_SIP_SMC_STATUS_REJECTED;
1114 SMC_RET1(handle, status);
1115 }
1116
1117 /* Number of words to erase, multiples of 0x400 or 4K */
1118 if (qspi_nwords % MBOX_QSPI_ERASE_SIZE_GRAN) {
1119 ERROR("MBOX: 0x%x: Given words not in multiples of 4K\n",
1120 smc_fid);
1121 status = INTEL_SIP_SMC_STATUS_REJECTED;
1122 SMC_RET1(handle, status);
1123 }
1124
1125 uint32_t cmd_data[2] = {qspi_addr, qspi_nwords};
1126
1127 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1128 GET_JOB_ID(x1),
1129 MBOX_CMD_QSPI_ERASE,
1130 cmd_data,
1131 sizeof(cmd_data) / MBOX_WORD_BYTE,
1132 MBOX_CMD_FLAG_CASUAL,
1133 sip_smc_cmd_cb_ret2,
1134 NULL,
1135 0U);
1136
1137 SMC_RET1(handle, status);
1138 }
1139
1140 case ALTERA_SIP_SMC_ASYNC_QSPI_WRITE:
1141 {
1142 uint32_t *qspi_payload = (uint32_t *)x2;
1143 uint32_t qspi_total_nwords = (((uint32_t)x3) / MBOX_WORD_BYTE);
1144 uint32_t qspi_addr = qspi_payload[0];
1145 uint32_t qspi_nwords = qspi_payload[1];
1146
1147 if (!MBOX_IS_WORD_ALIGNED(qspi_addr)) {
1148 ERROR("MBOX: 0x%x: Given address is not WORD aligned\n",
1149 smc_fid);
1150 status = INTEL_SIP_SMC_STATUS_REJECTED;
1151 SMC_RET1(handle, status);
1152 }
1153
1154 if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) {
1155 ERROR("MBOX: 0x%x: Number of words exceeds max limit\n",
1156 smc_fid);
1157 status = INTEL_SIP_SMC_STATUS_REJECTED;
1158 SMC_RET1(handle, status);
1159 }
1160
1161 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1162 GET_JOB_ID(x1),
1163 MBOX_CMD_QSPI_WRITE,
1164 qspi_payload,
1165 qspi_total_nwords,
1166 MBOX_CMD_FLAG_CASUAL,
1167 sip_smc_cmd_cb_ret2,
1168 NULL,
1169 0U);
1170
1171 SMC_RET1(handle, status);
1172 }
1173
1174 case ALTERA_SIP_SMC_ASYNC_QSPI_READ:
1175 {
1176 uint32_t qspi_addr = (uint32_t)x2;
1177 uint32_t qspi_nwords = (((uint32_t)x4) / MBOX_WORD_BYTE);
1178
1179 if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) {
1180 ERROR("MBOX: 0x%x: Number of words exceeds max limit\n",
1181 smc_fid);
1182 status = INTEL_SIP_SMC_STATUS_REJECTED;
1183 SMC_RET1(handle, status);
1184 }
1185
1186 uint32_t cmd_data[2] = {qspi_addr, qspi_nwords};
1187
1188 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1189 GET_JOB_ID(x1),
1190 MBOX_CMD_QSPI_READ,
1191 cmd_data,
1192 sizeof(cmd_data) / MBOX_WORD_BYTE,
1193 MBOX_CMD_FLAG_CASUAL,
1194 sip_smc_ret_nbytes_cb,
1195 (uint32_t *)x3,
1196 2);
1197
1198 SMC_RET1(handle, status);
1199 }
1200
1201 case ALTERA_SIP_SMC_ASYNC_QSPI_GET_DEV_INFO:
1202 {
1203 uint32_t *dst_addr = (uint32_t *)x2;
1204
1205 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1206 GET_JOB_ID(x1),
1207 MBOX_CMD_QSPI_GET_DEV_INFO,
1208 NULL,
1209 0U,
1210 MBOX_CMD_FLAG_CASUAL,
1211 sip_smc_ret_nbytes_cb,
1212 (uint32_t *)dst_addr,
1213 2);
1214
1215 SMC_RET1(handle, status);
1216 }
1217
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +08001218 case ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT:
1219 case ALTERA_SIP_SMC_ASYNC_HWMON_READTEMP:
1220 {
1221 uint32_t channel = (uint32_t)x2;
1222 uint32_t mbox_cmd = ((smc_fid == ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT) ?
1223 MBOX_HWMON_READVOLT : MBOX_HWMON_READTEMP);
1224
1225 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1226 GET_JOB_ID(x1),
1227 mbox_cmd,
1228 &channel,
1229 1U,
1230 MBOX_CMD_FLAG_CASUAL,
Girisha Dengi15c86722024-11-15 23:03:02 +08001231 sip_smc_cmd_cb_ret3,
1232 NULL,
1233 0);
1234
1235 SMC_RET1(handle, status);
1236 }
1237
1238 case ALTERA_SIP_SMC_ASYNC_FCS_RANDOM_NUMBER_EXT:
1239 {
1240 uint32_t session_id = (uint32_t)x2;
1241 uint32_t context_id = (uint32_t)x3;
1242 uint64_t ret_random_addr = (uint64_t)x4;
1243 uint32_t random_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5);
1244 uint32_t crypto_header = 0U;
1245
1246 if ((random_len > (FCS_RANDOM_EXT_MAX_WORD_SIZE * MBOX_WORD_BYTE)) ||
1247 (random_len == 0U) ||
1248 (!is_size_4_bytes_aligned(random_len))) {
1249 ERROR("MBOX: 0x%x is rejected\n", smc_fid);
1250 status = INTEL_SIP_SMC_STATUS_REJECTED;
1251 SMC_RET1(handle, status);
1252 }
1253
1254 crypto_header = ((FCS_CS_FIELD_FLAG_INIT | FCS_CS_FIELD_FLAG_FINALIZE) <<
1255 FCS_CS_FIELD_FLAG_OFFSET);
1256 fcs_rng_payload payload = {session_id, context_id,
1257 crypto_header, random_len};
1258
1259 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1260 GET_JOB_ID(x1),
1261 MBOX_FCS_RANDOM_GEN,
1262 (uint32_t *)&payload,
1263 sizeof(payload) / MBOX_WORD_BYTE,
1264 MBOX_CMD_FLAG_CASUAL,
1265 sip_smc_ret_nbytes_cb,
1266 (uint32_t *)ret_random_addr,
1267 2);
1268 SMC_RET1(handle, status);
1269 }
1270
1271 case ALTERA_SIP_SMC_ASYNC_FCS_GET_PROVISION_DATA:
1272 {
1273 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1274 GET_JOB_ID(x1),
1275 MBOX_FCS_GET_PROVISION,
1276 NULL,
1277 0U,
1278 MBOX_CMD_FLAG_CASUAL,
1279 sip_smc_ret_nbytes_cb,
1280 (uint32_t *)x2,
1281 2);
1282 SMC_RET1(handle, status);
1283 }
1284
1285 case ALTERA_SIP_SMC_ASYNC_FCS_CNTR_SET_PREAUTH:
1286 {
1287 status = intel_fcs_cntr_set_preauth(smc_fid, x1, x2, x3,
1288 x4, &mbox_error);
1289 SMC_RET1(handle, status);
1290 }
1291
1292 case ALTERA_SIP_SMC_ASYNC_FCS_CHIP_ID:
1293 {
1294 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1295 GET_JOB_ID(x1),
1296 MBOX_CMD_GET_CHIPID,
1297 NULL,
1298 0U,
1299 MBOX_CMD_FLAG_CASUAL,
1300 sip_smc_get_chipid_cb,
1301 NULL,
1302 0);
1303 SMC_RET1(handle, status);
1304 }
1305
1306 case ALTERA_SIP_SMC_ASYNC_FCS_GET_ATTESTATION_CERT:
1307 {
1308 status = intel_fcs_get_attestation_cert(smc_fid, x1, x2, x3,
1309 (uint32_t *) &x4, &mbox_error);
1310 SMC_RET1(handle, status);
1311 }
1312
1313 case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CERT_ON_RELOAD:
1314 {
1315 status = intel_fcs_create_cert_on_reload(smc_fid, x1,
1316 x2, &mbox_error);
1317 SMC_RET1(handle, status);
1318 }
1319
1320 case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION_EXT:
1321 {
1322 if (x4 == FCS_MODE_ENCRYPT) {
1323 status = intel_fcs_encryption_ext(smc_fid, x1, x2, x3,
1324 x5, x6, x7, (uint32_t *) &x8,
1325 &mbox_error, x10, x11);
1326 } else if (x4 == FCS_MODE_DECRYPT) {
1327 status = intel_fcs_decryption_ext(smc_fid, x1, x2, x3,
1328 x5, x6, x7, (uint32_t *) &x8,
1329 &mbox_error, x9, x10, x11);
1330 } else {
1331 ERROR("MBOX: 0x%x: Wrong crypto mode\n", smc_fid);
1332 status = INTEL_SIP_SMC_STATUS_REJECTED;
1333 }
1334 SMC_RET1(handle, status);
1335 }
1336
1337 case ALTERA_SIP_SMC_ASYNC_FCS_SEND_CERTIFICATE:
1338 {
1339 status = intel_fcs_send_cert(smc_fid, x1, x2, x3, &mbox_error);
1340 SMC_RET1(handle, status);
1341 }
1342
1343 case ALTERA_SIP_SMC_ASYNC_FCS_OPEN_CS_SESSION:
1344 {
1345 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1346 GET_JOB_ID(x1),
1347 MBOX_FCS_OPEN_CS_SESSION,
1348 NULL,
1349 0U,
1350 MBOX_CMD_FLAG_CASUAL,
1351 sip_smc_cmd_cb_ret3,
1352 NULL,
1353 0);
1354 SMC_RET1(handle, status);
1355 }
1356
1357 case ALTERA_SIP_SMC_ASYNC_FCS_CLOSE_CS_SESSION:
1358 {
1359 uint32_t session_id = (uint32_t)x2;
1360
1361 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1362 GET_JOB_ID(x1),
1363 MBOX_FCS_CLOSE_CS_SESSION,
1364 &session_id,
1365 1U,
1366 MBOX_CMD_FLAG_CASUAL,
1367 sip_smc_cmd_cb_ret2,
1368 NULL,
1369 0);
1370 SMC_RET1(handle, status);
1371 }
1372
1373 case ALTERA_SIP_SMC_ASYNC_FCS_IMPORT_CS_KEY:
1374 {
1375 uint64_t key_addr = x2;
1376 uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE;
1377
1378 if ((key_len_words > FCS_CS_KEY_OBJ_MAX_WORD_SIZE) ||
1379 (!is_address_in_ddr_range(key_addr, key_len_words * 4))) {
1380 ERROR("MBOX: 0x%x: Addr not in DDR range or key len exceeds\n",
1381 smc_fid);
1382 status = INTEL_SIP_SMC_STATUS_REJECTED;
1383 SMC_RET1(handle, status);
1384 }
1385
1386 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1387 GET_JOB_ID(x1),
1388 MBOX_FCS_IMPORT_CS_KEY,
1389 (uint32_t *)key_addr,
1390 key_len_words,
1391 MBOX_CMD_FLAG_CASUAL,
1392 sip_smc_cmd_cb_ret3,
1393 NULL,
1394 0);
1395 SMC_RET1(handle, status);
1396 }
1397
1398 case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CS_KEY:
1399 {
1400 uint64_t key_addr = x2;
1401 uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE;
1402
1403 if (!is_address_in_ddr_range(key_addr, key_len_words * 4)) {
1404 ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid);
1405 status = INTEL_SIP_SMC_STATUS_REJECTED;
1406 SMC_RET1(handle, status);
1407 }
1408
1409 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1410 GET_JOB_ID(x1),
1411 MBOX_FCS_CREATE_CS_KEY,
1412 (uint32_t *)key_addr,
1413 key_len_words,
1414 MBOX_CMD_FLAG_CASUAL,
1415 sip_smc_cmd_cb_ret3,
1416 NULL,
1417 0);
1418 SMC_RET1(handle, status);
1419 }
1420
1421 case ALTERA_SIP_SMC_ASYNC_FCS_EXPORT_CS_KEY:
1422 {
1423 uint32_t session_id = (uint32_t)x2;
1424 uint32_t key_uid = (uint32_t)x3;
1425 uint64_t ret_key_addr = (uint64_t)x4;
1426 uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5);
1427
1428 if (!is_address_in_ddr_range(ret_key_addr, key_len)) {
1429 ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid);
1430 status = INTEL_SIP_SMC_STATUS_REJECTED;
1431 SMC_RET1(handle, status);
1432 }
1433
1434 fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO,
1435 RESERVED_AS_ZERO, key_uid};
1436
1437 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1438 GET_JOB_ID(x1),
1439 MBOX_FCS_EXPORT_CS_KEY,
1440 (uint32_t *)&payload,
1441 sizeof(payload) / MBOX_WORD_BYTE,
1442 MBOX_CMD_FLAG_CASUAL,
1443 sip_smc_ret_nbytes_cb,
1444 (uint32_t *)ret_key_addr,
1445 2);
1446 SMC_RET1(handle, status);
1447 }
1448
1449 case ALTERA_SIP_SMC_ASYNC_FCS_REMOVE_CS_KEY:
1450 {
1451 uint32_t session_id = (uint32_t)x2;
1452 uint32_t key_uid = (uint32_t)x3;
1453
1454 fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO,
1455 RESERVED_AS_ZERO, key_uid};
1456
1457 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1458 GET_JOB_ID(x1),
1459 MBOX_FCS_REMOVE_CS_KEY,
1460 (uint32_t *)&payload,
1461 sizeof(payload) / MBOX_WORD_BYTE,
1462 MBOX_CMD_FLAG_CASUAL,
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +08001463 sip_smc_cmd_cb_ret3,
1464 NULL,
1465 0);
Girisha Dengi15c86722024-11-15 23:03:02 +08001466 SMC_RET1(handle, status);
1467 }
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +08001468
Girisha Dengi15c86722024-11-15 23:03:02 +08001469 case ALTERA_SIP_SMC_ASYNC_FCS_GET_CS_KEY_INFO:
1470 {
1471 uint32_t session_id = (uint32_t)x2;
1472 uint32_t key_uid = (uint32_t)x3;
1473 uint64_t ret_key_addr = (uint64_t)x4;
1474 uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5);
1475
1476 if (!is_address_in_ddr_range(ret_key_addr, key_len)) {
1477 ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid);
1478 status = INTEL_SIP_SMC_STATUS_REJECTED;
1479 SMC_RET1(handle, status);
1480 }
1481
1482 fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO,
1483 RESERVED_AS_ZERO, key_uid};
1484
1485 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1486 GET_JOB_ID(x1),
1487 MBOX_FCS_GET_CS_KEY_INFO,
1488 (uint32_t *)&payload,
1489 sizeof(payload) / MBOX_WORD_BYTE,
1490 MBOX_CMD_FLAG_CASUAL,
1491 sip_smc_ret_nbytes_cb,
1492 (uint32_t *)ret_key_addr,
1493 2);
1494 SMC_RET1(handle, status);
1495 }
1496
1497 case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_INIT:
1498 {
1499 status = intel_fcs_aes_crypt_init(x2, x3, x4, x5,
1500 x6, &mbox_error);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +08001501 SMC_RET1(handle, status);
1502 }
1503
Girisha Dengi15c86722024-11-15 23:03:02 +08001504 case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_UPDATE:
1505 case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE:
1506 {
1507 uint32_t job_id = 0U;
1508 bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE) ?
1509 true : false;
1510
1511 status = intel_fcs_aes_crypt_update_finalize(smc_fid, x1, x2,
1512 x3, x4, x5, x6, x7, x8, is_final,
1513 &job_id, x9, x10);
1514 SMC_RET1(handle, status);
1515 }
1516
1517 case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_INIT:
1518 {
1519 status = intel_fcs_get_digest_init(x2, x3, x4, x5, x6,
1520 &mbox_error);
1521 SMC_RET1(handle, status);
1522 }
1523
1524 case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_UPDATE:
1525 case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE:
1526 {
1527 bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE) ?
1528 true : false;
1529
1530 status = intel_fcs_get_digest_update_finalize(smc_fid, x1, x2,
1531 x3, x4, x5, x6, (uint32_t *) &x7,
1532 is_final, &mbox_error, x8);
1533
1534 SMC_RET1(handle, status);
1535 }
1536
1537 case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_INIT:
1538 {
1539 status = intel_fcs_mac_verify_init(x2, x3, x4, x5, x6,
1540 &mbox_error);
1541 SMC_RET1(handle, status);
1542 }
1543
1544 case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_UPDATE:
1545 case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE:
1546 {
1547 bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE) ?
1548 true : false;
1549
1550 status = intel_fcs_mac_verify_update_finalize(smc_fid, x1, x2,
1551 x3, x4, x5, x6, (uint32_t *) &x7, x8,
1552 is_final, &mbox_error, x9);
1553 SMC_RET1(handle, status);
1554 }
1555
1556 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_INIT:
1557 {
1558 status = intel_fcs_ecdsa_hash_sign_init(x2, x3, x4, x5, x6,
1559 &mbox_error);
1560 SMC_RET1(handle, status);
1561 }
1562
1563 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1564 {
1565 status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, x1, x2, x3,
1566 x4, x5, x6, (uint32_t *) &x7,
1567 &mbox_error);
1568 SMC_RET1(handle, status);
1569 }
1570
1571 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1572 {
1573 status = intel_fcs_ecdsa_sha2_data_sign_init(x2, x3, x4, x5, x6,
1574 &mbox_error);
1575 SMC_RET1(handle, status);
1576 }
1577
1578 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1579 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1580 {
1581 bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE)
1582 ? true : false;
1583
1584 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid,
1585 x1, x2, x3, x4, x5, x6, (uint32_t *) &x7,
1586 is_final, &mbox_error, x8);
1587 SMC_RET1(handle, status);
1588 }
1589
1590 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1591 {
1592 status = intel_fcs_ecdsa_hash_sig_verify_init(x2, x3, x4, x5,
1593 x6, &mbox_error);
1594 SMC_RET1(handle, status);
1595 }
1596
1597 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1598 {
1599 status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, x1,
1600 x2, x3, x4, x5, x6, (uint32_t *) &x7,
1601 &mbox_error);
1602 SMC_RET1(handle, status);
1603 }
1604
1605 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1606 {
1607 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x2, x3, x4,
1608 x5, x6, &mbox_error);
1609 SMC_RET1(handle, status);
1610 }
1611
1612 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1613 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1614 {
1615 bool is_final = (smc_fid ==
1616 ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE) ?
1617 true : false;
1618
1619 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1620 smc_fid, x1, x2, x3, x4, x5, x6,
1621 (uint32_t *) &x7, x8, is_final,
1622 &mbox_error, x9);
1623 SMC_RET1(handle, status);
1624 }
1625
1626 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_INIT:
1627 {
1628 status = intel_fcs_ecdsa_get_pubkey_init(x2, x3, x4, x5, x6,
1629 &mbox_error);
1630 SMC_RET1(handle, status);
1631 }
1632
1633 case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1634 {
1635 status = intel_fcs_ecdsa_get_pubkey_finalize(smc_fid, x1, x2, x3,
1636 x4, (uint32_t *) &x5, &mbox_error);
1637 SMC_RET1(handle, status);
1638 }
1639
1640 case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_INIT:
1641 {
1642 status = intel_fcs_ecdh_request_init(x2, x3, x4, x5, x6,
1643 &mbox_error);
1644 SMC_RET1(handle, status);
1645 }
1646
1647 case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_FINALIZE:
1648 {
1649 uint32_t dest_size = (uint32_t)x7;
1650
1651 NOTICE("MBOX: %s, %d: x7 0x%x, dest_size 0x%x\n",
1652 __func__, __LINE__, (uint32_t)x7, dest_size);
1653
1654 status = intel_fcs_ecdh_request_finalize(smc_fid, x1, x2, x3,
1655 x4, x5, x6, (uint32_t *) &dest_size,
1656 &mbox_error);
1657 SMC_RET1(handle, status);
1658 }
1659
1660 case ALTERA_SIP_SMC_ASYNC_MCTP_MSG:
1661 {
1662 uint32_t *src_addr = (uint32_t *)x2;
1663 uint32_t src_size = (uint32_t)x3;
1664 uint32_t *dst_addr = (uint32_t *)x4;
1665
1666 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1667 GET_JOB_ID(x1),
1668 MBOX_CMD_MCTP_MSG,
1669 src_addr,
1670 src_size / MBOX_WORD_BYTE,
1671 MBOX_CMD_FLAG_CASUAL,
1672 sip_smc_ret_nbytes_cb,
1673 dst_addr,
1674 2);
1675
1676 SMC_RET1(handle, status);
1677 }
1678
1679 case ALTERA_SIP_SMC_ASYNC_FCS_HKDF_REQUEST:
1680 {
1681 status = intel_fcs_hkdf_request(smc_fid, x1, x2, x3, x4, x5, x6,
1682 x7);
1683 SMC_RET1(handle, status);
1684 }
1685
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +08001686 default:
1687 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1688 cookie, handle, flags);
1689 } /* switch (smc_fid) */
1690}
1691#endif
1692
Hadi Asyrafi616da772019-06-27 11:34:03 +08001693/*
1694 * This function is responsible for handling all SiP calls from the NS world
1695 */
1696
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001697uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +08001698 u_register_t x1,
1699 u_register_t x2,
1700 u_register_t x3,
1701 u_register_t x4,
1702 void *cookie,
1703 void *handle,
1704 u_register_t flags)
1705{
Sieu Mun Tang2a820b92022-05-11 09:59:55 +08001706 uint32_t retval = 0, completed_addr[3];
1707 uint32_t retval2 = 0;
Sieu Mun Tanga34b8812022-03-17 03:11:55 +08001708 uint32_t mbox_error = 0;
Boon Khai Ng120834e2024-09-23 11:32:40 +08001709 uint32_t err_states = 0;
Jit Loon Limb46c8692023-09-20 14:00:41 +08001710 uint64_t retval64, rsu_respbuf[9];
1711 uint32_t seu_respbuf[3];
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +08001712 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang24682662022-02-19 21:49:48 +08001713 int mbox_status;
1714 unsigned int len_in_resp;
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001715 u_register_t x5, x6, x7;
Abdul Halim, Muhammad Hadi Asyrafib45f15e2020-05-14 15:32:43 +08001716
Hadi Asyrafi616da772019-06-27 11:34:03 +08001717 switch (smc_fid) {
1718 case SIP_SVC_UID:
1719 /* Return UID to the caller */
1720 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001721
Hadi Asyrafi616da772019-06-27 11:34:03 +08001722 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Boon Khai Ng120834e2024-09-23 11:32:40 +08001723 status = intel_mailbox_fpga_config_isdone(&err_states);
1724 SMC_RET4(handle, status, err_states, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001725
Hadi Asyrafi616da772019-06-27 11:34:03 +08001726 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
1727 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1728 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
1729 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
1730 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001731
Hadi Asyrafi616da772019-06-27 11:34:03 +08001732 case INTEL_SIP_SMC_FPGA_CONFIG_START:
1733 status = intel_fpga_config_start(x1);
1734 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001735
Hadi Asyrafi616da772019-06-27 11:34:03 +08001736 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
1737 status = intel_fpga_config_write(x1, x2);
1738 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001739
Hadi Asyrafi616da772019-06-27 11:34:03 +08001740 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
1741 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001742 &retval, &rcv_id);
1743 switch (retval) {
Hadi Asyrafi616da772019-06-27 11:34:03 +08001744 case 1:
1745 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
1746 completed_addr[0], 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001747
Hadi Asyrafi616da772019-06-27 11:34:03 +08001748 case 2:
1749 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
1750 completed_addr[0],
1751 completed_addr[1], 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001752
Hadi Asyrafi616da772019-06-27 11:34:03 +08001753 case 3:
1754 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
1755 completed_addr[0],
1756 completed_addr[1],
1757 completed_addr[2]);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001758
Hadi Asyrafi616da772019-06-27 11:34:03 +08001759 case 0:
1760 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001761
Hadi Asyrafi616da772019-06-27 11:34:03 +08001762 default:
Tien Hock, Loh500b2322019-10-30 14:49:40 +08001763 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +08001764 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
1765 }
Hadi Asyrafi67942302019-10-22 13:28:51 +08001766
1767 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001768 status = intel_secure_reg_read(x1, &retval);
1769 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001770
1771 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001772 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
1773 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001774
1775 case INTEL_SIP_SMC_REG_UPDATE:
1776 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001777 (uint32_t)x3, &retval);
1778 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +08001779
Hadi Asyrafi593c4c52019-12-17 19:22:17 +08001780 case INTEL_SIP_SMC_RSU_STATUS:
1781 status = intel_rsu_status(rsu_respbuf,
1782 ARRAY_SIZE(rsu_respbuf));
1783 if (status) {
1784 SMC_RET1(handle, status);
1785 } else {
1786 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
1787 rsu_respbuf[2], rsu_respbuf[3]);
1788 }
1789
1790 case INTEL_SIP_SMC_RSU_UPDATE:
1791 status = intel_rsu_update(x1);
1792 SMC_RET1(handle, status);
1793
1794 case INTEL_SIP_SMC_RSU_NOTIFY:
1795 status = intel_rsu_notify(x1);
1796 SMC_RET1(handle, status);
1797
1798 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
1799 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001800 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +08001801 if (status) {
1802 SMC_RET1(handle, status);
1803 } else {
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001804 SMC_RET2(handle, status, retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +08001805 }
1806
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +08001807 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
1808 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1809 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
1810 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
1811
1812 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
1813 status = intel_rsu_copy_dcmf_version(x1, x2);
1814 SMC_RET1(handle, status);
1815
Kah Jing Lee60f0b582024-01-07 20:34:39 +08001816 case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO:
1817 status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf,
1818 ARRAY_SIZE(rsu_respbuf));
1819 if (status) {
1820 SMC_RET1(handle, status);
1821 } else {
1822 SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1],
1823 rsu_respbuf[2], rsu_respbuf[3]);
1824 }
1825
Sieu Mun Tange6d5de92022-04-28 22:21:01 +08001826 case INTEL_SIP_SMC_RSU_DCMF_STATUS:
1827 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
1828 ((uint64_t)rsu_dcmf_stat[3] << 48) |
1829 ((uint64_t)rsu_dcmf_stat[2] << 32) |
1830 ((uint64_t)rsu_dcmf_stat[1] << 16) |
1831 rsu_dcmf_stat[0]);
1832
1833 case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
1834 status = intel_rsu_copy_dcmf_status(x1);
1835 SMC_RET1(handle, status);
1836
Chee Hong Ang681631b2020-07-01 14:22:25 +08001837 case INTEL_SIP_SMC_RSU_MAX_RETRY:
1838 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
1839
1840 case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
1841 rsu_max_retry = x1;
1842 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
1843
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +08001844 case INTEL_SIP_SMC_ECC_DBE:
1845 status = intel_ecc_dbe_notification(x1);
1846 SMC_RET1(handle, status);
1847
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +08001848 case INTEL_SIP_SMC_SERVICE_COMPLETED:
1849 status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
1850 &len_in_resp, &mbox_error);
1851 SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
1852
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +08001853 case INTEL_SIP_SMC_FIRMWARE_VERSION:
1854 status = intel_smc_fw_version(&retval);
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +08001855 SMC_RET2(handle, status, retval);
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +08001856
Hadi Asyrafia33e8102019-12-17 19:30:41 +08001857 case INTEL_SIP_SMC_MBOX_SEND_CMD:
1858 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1859 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang7420c532022-05-10 23:17:04 +08001860 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
1861 &mbox_status, &len_in_resp);
Sieu Mun Tangf02f0cb2022-02-19 20:36:41 +08001862 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafia33e8102019-12-17 19:30:41 +08001863
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +08001864 case INTEL_SIP_SMC_GET_USERCODE:
1865 status = intel_smc_get_usercode(&retval);
1866 SMC_RET2(handle, status, retval);
1867
Sieu Mun Tang128d2a72022-05-11 09:49:25 +08001868 case INTEL_SIP_SMC_FCS_CRYPTION:
1869 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1870
1871 if (x1 == FCS_MODE_DECRYPT) {
1872 status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
1873 } else if (x1 == FCS_MODE_ENCRYPT) {
1874 status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
1875 } else {
1876 status = INTEL_SIP_SMC_STATUS_REJECTED;
1877 }
1878
1879 SMC_RET3(handle, status, x4, x5);
1880
Sieu Mun Tang22322fb2022-05-09 16:05:58 +08001881 case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
1882 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1883 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1884 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1885
1886 if (x3 == FCS_MODE_DECRYPT) {
Girisha Dengi15c86722024-11-15 23:03:02 +08001887 status = intel_fcs_decryption_ext(smc_fid, 0, x1, x2, x4, x5, x6,
1888 (uint32_t *) &x7, &mbox_error, 0, 0, 0);
Sieu Mun Tang22322fb2022-05-09 16:05:58 +08001889 } else if (x3 == FCS_MODE_ENCRYPT) {
Girisha Dengi15c86722024-11-15 23:03:02 +08001890 status = intel_fcs_encryption_ext(smc_fid, 0, x1, x2, x4, x5, x6,
1891 (uint32_t *) &x7, &mbox_error, 0, 0);
Sieu Mun Tang22322fb2022-05-09 16:05:58 +08001892 } else {
1893 status = INTEL_SIP_SMC_STATUS_REJECTED;
1894 }
1895
1896 SMC_RET4(handle, status, mbox_error, x6, x7);
1897
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +08001898 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
1899 status = intel_fcs_random_number_gen(x1, &retval64,
1900 &mbox_error);
1901 SMC_RET4(handle, status, mbox_error, x1, retval64);
1902
Sieu Mun Tange7a037f2022-05-10 17:18:19 +08001903 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
1904 status = intel_fcs_random_number_gen_ext(x1, x2, x3,
1905 &send_id);
1906 SMC_RET1(handle, status);
1907
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +08001908 case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
Girisha Dengi15c86722024-11-15 23:03:02 +08001909 status = intel_fcs_send_cert(smc_fid, 0, x1, x2, &send_id);
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +08001910 SMC_RET1(handle, status);
1911
1912 case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
1913 status = intel_fcs_get_provision_data(&send_id);
1914 SMC_RET1(handle, status);
1915
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +08001916 case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
Girisha Dengi15c86722024-11-15 23:03:02 +08001917 status = intel_fcs_cntr_set_preauth(smc_fid, 0, x1, x2, x3,
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +08001918 &mbox_error);
1919 SMC_RET2(handle, status, mbox_error);
1920
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +08001921 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
1922 status = intel_hps_set_bridges(x1, x2);
1923 SMC_RET1(handle, status);
1924
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001925 case INTEL_SIP_SMC_HWMON_READTEMP:
1926 status = intel_hwmon_readtemp(x1, &retval);
1927 SMC_RET2(handle, status, retval);
1928
1929 case INTEL_SIP_SMC_HWMON_READVOLT:
1930 status = intel_hwmon_readvolt(x1, &retval);
1931 SMC_RET2(handle, status, retval);
1932
Sieu Mun Tang2a820b92022-05-11 09:59:55 +08001933 case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
1934 status = intel_fcs_sigma_teardown(x1, &mbox_error);
1935 SMC_RET2(handle, status, mbox_error);
1936
1937 case INTEL_SIP_SMC_FCS_CHIP_ID:
1938 status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
1939 SMC_RET4(handle, status, mbox_error, retval, retval2);
1940
1941 case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
1942 status = intel_fcs_attestation_subkey(x1, x2, x3,
1943 (uint32_t *) &x4, &mbox_error);
1944 SMC_RET4(handle, status, mbox_error, x3, x4);
1945
1946 case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
1947 status = intel_fcs_get_measurement(x1, x2, x3,
1948 (uint32_t *) &x4, &mbox_error);
1949 SMC_RET4(handle, status, mbox_error, x3, x4);
1950
Sieu Mun Tang28af1652022-05-09 10:48:53 +08001951 case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
Girisha Dengi15c86722024-11-15 23:03:02 +08001952 status = intel_fcs_get_attestation_cert(smc_fid, 0, x1, x2,
Sieu Mun Tang28af1652022-05-09 10:48:53 +08001953 (uint32_t *) &x3, &mbox_error);
1954 SMC_RET4(handle, status, mbox_error, x2, x3);
1955
1956 case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
Girisha Dengi15c86722024-11-15 23:03:02 +08001957 status = intel_fcs_create_cert_on_reload(smc_fid, 0, x1, &mbox_error);
Sieu Mun Tang28af1652022-05-09 10:48:53 +08001958 SMC_RET2(handle, status, mbox_error);
1959
Sieu Mun Tang16754e12022-05-09 12:08:42 +08001960 case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
1961 status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
1962 SMC_RET3(handle, status, mbox_error, retval);
1963
1964 case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
1965 status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
1966 SMC_RET2(handle, status, mbox_error);
1967
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +08001968 case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
1969 status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
1970 SMC_RET1(handle, status);
1971
1972 case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1973 status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1974 (uint32_t *) &x4, &mbox_error);
1975 SMC_RET4(handle, status, mbox_error, x3, x4);
1976
1977 case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1978 status = intel_fcs_remove_crypto_service_key(x1, x2,
1979 &mbox_error);
1980 SMC_RET2(handle, status, mbox_error);
1981
1982 case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1983 status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1984 (uint32_t *) &x4, &mbox_error);
1985 SMC_RET4(handle, status, mbox_error, x3, x4);
1986
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001987 case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
1988 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1989 status = intel_fcs_get_digest_init(x1, x2, x3,
1990 x4, x5, &mbox_error);
1991 SMC_RET2(handle, status, mbox_error);
1992
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001993 case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
1994 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1995 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Girisha Dengi15c86722024-11-15 23:03:02 +08001996 status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2,
1997 x3, x4, x5, (uint32_t *) &x6, false,
1998 &mbox_error, 0);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001999 SMC_RET4(handle, status, mbox_error, x5, x6);
2000
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08002001 case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
2002 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2003 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Girisha Dengi15c86722024-11-15 23:03:02 +08002004 status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2,
2005 x3, x4, x5, (uint32_t *) &x6, true,
2006 &mbox_error, 0);
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08002007 SMC_RET4(handle, status, mbox_error, x5, x6);
2008
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08002009 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
2010 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2011 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2012 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
2013 x4, x5, (uint32_t *) &x6, false,
2014 &mbox_error, &send_id);
2015 SMC_RET4(handle, status, mbox_error, x5, x6);
2016
2017 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
2018 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2019 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2020 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
2021 x4, x5, (uint32_t *) &x6, true,
2022 &mbox_error, &send_id);
2023 SMC_RET4(handle, status, mbox_error, x5, x6);
2024
Sieu Mun Tang583149a2022-05-10 17:27:12 +08002025 case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
2026 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2027 status = intel_fcs_mac_verify_init(x1, x2, x3,
2028 x4, x5, &mbox_error);
2029 SMC_RET2(handle, status, mbox_error);
2030
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08002031 case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
2032 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2033 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2034 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Girisha Dengi15c86722024-11-15 23:03:02 +08002035 status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2,
2036 x3, x4, x5, (uint32_t *) &x6, x7, false,
2037 &mbox_error, 0);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08002038 SMC_RET4(handle, status, mbox_error, x5, x6);
2039
Sieu Mun Tang583149a2022-05-10 17:27:12 +08002040 case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
2041 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2042 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2043 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Girisha Dengi15c86722024-11-15 23:03:02 +08002044 status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2,
2045 x3, x4, x5, (uint32_t *) &x6, x7, true,
2046 &mbox_error, 0);
Sieu Mun Tang583149a2022-05-10 17:27:12 +08002047 SMC_RET4(handle, status, mbox_error, x5, x6);
2048
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08002049 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
2050 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2051 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2052 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
2053 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
2054 x4, x5, (uint32_t *) &x6, x7,
2055 false, &mbox_error, &send_id);
2056 SMC_RET4(handle, status, mbox_error, x5, x6);
2057
2058 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
2059 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2060 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2061 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
2062 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
2063 x4, x5, (uint32_t *) &x6, x7,
2064 true, &mbox_error, &send_id);
2065 SMC_RET4(handle, status, mbox_error, x5, x6);
2066
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08002067 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
2068 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2069 status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
2070 x4, x5, &mbox_error);
2071 SMC_RET2(handle, status, mbox_error);
2072
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08002073 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
2074 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2075 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Girisha Dengi15c86722024-11-15 23:03:02 +08002076 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid,
2077 0, x1, x2, x3, x4, x5, (uint32_t *) &x6,
2078 false, &mbox_error, 0);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08002079 SMC_RET4(handle, status, mbox_error, x5, x6);
2080
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08002081 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
2082 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2083 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Girisha Dengi15c86722024-11-15 23:03:02 +08002084 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid,
2085 0, x1, x2, x3, x4, x5, (uint32_t *) &x6,
2086 true, &mbox_error, 0);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08002087 SMC_RET4(handle, status, mbox_error, x5, x6);
2088
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08002089 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
2090 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2091 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2092 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
2093 x2, x3, x4, x5, (uint32_t *) &x6, false,
2094 &mbox_error, &send_id);
2095 SMC_RET4(handle, status, mbox_error, x5, x6);
2096
2097 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
2098 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2099 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2100 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
2101 x2, x3, x4, x5, (uint32_t *) &x6, true,
2102 &mbox_error, &send_id);
2103 SMC_RET4(handle, status, mbox_error, x5, x6);
2104
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +08002105 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
2106 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2107 status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
2108 x4, x5, &mbox_error);
2109 SMC_RET2(handle, status, mbox_error);
2110
2111 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
2112 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2113 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Girisha Dengi15c86722024-11-15 23:03:02 +08002114 status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, 0, x1, x2,
2115 x3, x4, x5, (uint32_t *) &x6,
2116 &mbox_error);
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +08002117 SMC_RET4(handle, status, mbox_error, x5, x6);
2118
Sieu Mun Tang59357e82022-05-10 17:53:32 +08002119 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
2120 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2121 status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
2122 x4, x5, &mbox_error);
2123 SMC_RET2(handle, status, mbox_error);
2124
2125 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
2126 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2127 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Girisha Dengi15c86722024-11-15 23:03:02 +08002128 status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, 0, x1,
2129 x2, x3, x4, x5, (uint32_t *) &x6,
2130 &mbox_error);
Sieu Mun Tang59357e82022-05-10 17:53:32 +08002131 SMC_RET4(handle, status, mbox_error, x5, x6);
2132
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08002133 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
2134 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2135 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
2136 x4, x5, &mbox_error);
2137 SMC_RET2(handle, status, mbox_error);
2138
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08002139 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
2140 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2141 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2142 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
2143 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
Girisha Dengi15c86722024-11-15 23:03:02 +08002144 smc_fid, 0, x1, x2, x3, x4, x5,
2145 (uint32_t *) &x6, x7, false,
2146 &mbox_error, 0);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08002147 SMC_RET4(handle, status, mbox_error, x5, x6);
2148
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08002149 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
2150 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2151 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2152 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
2153 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
2154 x1, x2, x3, x4, x5, (uint32_t *) &x6,
2155 x7, false, &mbox_error, &send_id);
2156 SMC_RET4(handle, status, mbox_error, x5, x6);
2157
2158 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
2159 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2160 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2161 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
2162 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
2163 x1, x2, x3, x4, x5, (uint32_t *) &x6,
2164 x7, true, &mbox_error, &send_id);
2165 SMC_RET4(handle, status, mbox_error, x5, x6);
2166
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08002167 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
2168 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2169 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2170 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08002171 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
Girisha Dengi15c86722024-11-15 23:03:02 +08002172 smc_fid, 0, x1, x2, x3, x4, x5,
2173 (uint32_t *) &x6, x7, true,
2174 &mbox_error, 0);
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08002175 SMC_RET4(handle, status, mbox_error, x5, x6);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08002176
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +08002177 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
2178 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2179 status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
2180 x4, x5, &mbox_error);
2181 SMC_RET2(handle, status, mbox_error);
2182
2183 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
Girisha Dengi15c86722024-11-15 23:03:02 +08002184 status = intel_fcs_ecdsa_get_pubkey_finalize(
2185 INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE, 0,
2186 x1, x2, x3, (uint32_t *) &x4, &mbox_error);
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +08002187 SMC_RET4(handle, status, mbox_error, x3, x4);
2188
Sieu Mun Tang0675c222022-05-10 17:48:11 +08002189 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
2190 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2191 status = intel_fcs_ecdh_request_init(x1, x2, x3,
2192 x4, x5, &mbox_error);
2193 SMC_RET2(handle, status, mbox_error);
2194
2195 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
2196 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2197 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Girisha Dengi15c86722024-11-15 23:03:02 +08002198 status = intel_fcs_ecdh_request_finalize(smc_fid, 0, x1, x2, x3,
Sieu Mun Tang0675c222022-05-10 17:48:11 +08002199 x4, x5, (uint32_t *) &x6, &mbox_error);
2200 SMC_RET4(handle, status, mbox_error, x5, x6);
2201
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08002202 case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
2203 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2204 status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
2205 &mbox_error);
2206 SMC_RET2(handle, status, mbox_error);
2207
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08002208 case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
2209 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2210 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Girisha Dengi15c86722024-11-15 23:03:02 +08002211 status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2,
2212 x3, x4, x5, x6, 0, false, &send_id, 0, 0);
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08002213 SMC_RET1(handle, status);
2214
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08002215 case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
2216 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2217 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Girisha Dengi15c86722024-11-15 23:03:02 +08002218 status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2,
2219 x3, x4, x5, x6, 0, true, &send_id, 0, 0);
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08002220 SMC_RET1(handle, status);
Sieu Mun Tang25613692024-10-04 18:38:21 +08002221
2222#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
2223 case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG:
2224 status = intel_smmu_hps_remapper_config(x1);
2225 SMC_RET1(handle, status);
2226#endif
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08002227
Sieu Mun Tanga34b8812022-03-17 03:11:55 +08002228 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
2229 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
2230 &mbox_error);
2231 SMC_RET4(handle, status, mbox_error, x1, retval64);
2232
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +08002233 case INTEL_SIP_SMC_SVC_VERSION:
2234 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
2235 SIP_SVC_VERSION_MAJOR,
2236 SIP_SVC_VERSION_MINOR);
2237
Jit Loon Lim2bee1732023-05-17 12:26:11 +08002238 case INTEL_SIP_SMC_SEU_ERR_STATUS:
2239 status = intel_sdm_seu_err_read(seu_respbuf,
2240 ARRAY_SIZE(seu_respbuf));
2241 if (status) {
2242 SMC_RET1(handle, status);
2243 } else {
2244 SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
2245 }
2246
Jit Loon Limb46c8692023-09-20 14:00:41 +08002247 case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
2248 status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
2249 SMC_RET1(handle, status);
2250
Girisha Dengidafb8da2024-12-02 14:30:02 +08002251 case INTEL_SIP_SMC_ATF_BUILD_VER:
2252 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, VERSION_MAJOR,
2253 VERSION_MINOR, VERSION_PATCH);
2254
Hadi Asyrafi616da772019-06-27 11:34:03 +08002255 default:
2256 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
2257 cookie, handle, flags);
2258 }
2259}
2260
Sieu Mun Tang044ed482022-05-11 10:45:19 +08002261uintptr_t sip_smc_handler(uint32_t smc_fid,
2262 u_register_t x1,
2263 u_register_t x2,
2264 u_register_t x3,
2265 u_register_t x4,
2266 void *cookie,
2267 void *handle,
2268 u_register_t flags)
2269{
2270 uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
2271
2272 if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
2273 cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
2274 return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
2275 cookie, handle, flags);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +08002276 }
2277#if SIP_SVC_V3
2278 else if ((cmd >= INTEL_SIP_SMC_CMD_V3_RANGE_BEGIN) &&
2279 (cmd <= INTEL_SIP_SMC_CMD_V3_RANGE_END)) {
2280 uintptr_t ret = sip_smc_handler_v3(smc_fid, x1, x2, x3, x4,
2281 cookie, handle, flags);
2282 return ret;
2283 }
2284#endif
2285 else {
Sieu Mun Tang044ed482022-05-11 10:45:19 +08002286 return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
2287 cookie, handle, flags);
2288 }
2289}
2290
Hadi Asyrafi616da772019-06-27 11:34:03 +08002291DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08002292 socfpga_sip_svc,
Hadi Asyrafi616da772019-06-27 11:34:03 +08002293 OEN_SIP_START,
2294 OEN_SIP_END,
2295 SMC_TYPE_FAST,
2296 NULL,
2297 sip_smc_handler
2298);
2299
2300DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08002301 socfpga_sip_svc_std,
Hadi Asyrafi616da772019-06-27 11:34:03 +08002302 OEN_SIP_START,
2303 OEN_SIP_END,
2304 SMC_TYPE_YIELD,
2305 NULL,
2306 sip_smc_handler
2307);