blob: f9ba2351d4d0c914583504a170819bc9f0979bd5 [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
2 * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <common/debug.h>
9#include <common/runtime_svc.h>
Hadi Asyrafi67942302019-10-22 13:28:51 +080010#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080011#include <tools_share/uuid.h>
12
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080013#include "socfpga_mailbox.h"
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080014#include "socfpga_sip_svc.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080015
16/* Number of SiP Calls implemented */
17#define SIP_NUM_CALLS 0x3
18
19/* Total buffer the driver can hold */
20#define FPGA_CONFIG_BUFFER_SIZE 4
21
Tien Hock, Loh500b2322019-10-30 14:49:40 +080022static int current_block;
23static int read_block;
24static int current_buffer;
25static int send_id;
26static int rcv_id;
27static int max_blocks;
28static uint32_t bytes_per_block;
29static uint32_t blocks_submitted;
Hadi Asyrafi616da772019-06-27 11:34:03 +080030
31struct fpga_config_info {
32 uint32_t addr;
33 int size;
34 int size_written;
35 uint32_t write_requested;
36 int subblocks_sent;
37 int block_number;
38};
39
40/* SiP Service UUID */
41DEFINE_SVC_UUID2(intl_svc_uid,
42 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
43 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
44
Hadi Asyraficee6aa92019-12-17 15:25:04 +080045static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +080046 uint64_t x1,
47 uint64_t x2,
48 uint64_t x3,
49 uint64_t x4,
50 void *cookie,
51 void *handle,
52 uint64_t flags)
53{
54 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
55 SMC_RET1(handle, SMC_UNK);
56}
57
58struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
59
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080060static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi616da772019-06-27 11:34:03 +080061{
62 uint32_t args[3];
63
64 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080065 args[0] = (1<<8);
66 args[1] = buffer->addr + buffer->size_written;
67 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi616da772019-06-27 11:34:03 +080068 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi616da772019-06-27 11:34:03 +080069 current_buffer++;
70 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080071 } else
Hadi Asyrafi616da772019-06-27 11:34:03 +080072 args[2] = bytes_per_block;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080073
74 buffer->size_written += args[2];
75 mailbox_send_cmd_async(
76 send_id++ % MBOX_MAX_JOB_ID,
77 MBOX_RECONFIG_DATA,
78 args, 3, 0);
79
80 buffer->subblocks_sent++;
Hadi Asyrafi616da772019-06-27 11:34:03 +080081 max_blocks--;
82 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080083
84 return !max_blocks;
Hadi Asyrafi616da772019-06-27 11:34:03 +080085}
86
87static int intel_fpga_sdm_write_all(void)
88{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080089 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
90 if (intel_fpga_sdm_write_buffer(
91 &fpga_config_buffers[current_buffer]))
92 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +080093 return 0;
94}
95
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080096static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type)
Hadi Asyrafi616da772019-06-27 11:34:03 +080097{
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080098 uint32_t ret;
99
100 if (query_type == 1)
101 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS);
102 else
103 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS);
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800104
105 if (ret) {
106 if (ret == MBOX_CFGSTAT_STATE_CONFIG)
107 return INTEL_SIP_SMC_STATUS_BUSY;
108 else
109 return INTEL_SIP_SMC_STATUS_ERROR;
110 }
111
112 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800113}
114
115static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
116{
117 int i;
118
119 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
120 if (fpga_config_buffers[i].block_number == current_block) {
121 fpga_config_buffers[i].subblocks_sent--;
122 if (fpga_config_buffers[i].subblocks_sent == 0
123 && fpga_config_buffers[i].size <=
124 fpga_config_buffers[i].size_written) {
125 fpga_config_buffers[i].write_requested = 0;
126 current_block++;
127 *buffer_addr_completed =
128 fpga_config_buffers[i].addr;
129 return 0;
130 }
131 }
132 }
133
134 return -1;
135}
136
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800137static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800138 uint32_t *count)
139{
140 uint32_t status = INTEL_SIP_SMC_STATUS_OK;
141 *count = 0;
142 int resp_len = 0;
143 uint32_t resp[5];
144 int all_completed = 1;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800145
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800146 while (*count < 3) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800147
Hadi Asyrafi9dfc0472019-11-12 16:39:46 +0800148 resp_len = mailbox_read_response(rcv_id % MBOX_MAX_JOB_ID,
149 resp, sizeof(resp) / sizeof(resp[0]));
Hadi Asyrafi616da772019-06-27 11:34:03 +0800150
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800151 if (resp_len < 0)
152 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800153
Hadi Asyrafi616da772019-06-27 11:34:03 +0800154 max_blocks++;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800155 rcv_id++;
156
Hadi Asyrafi616da772019-06-27 11:34:03 +0800157 if (mark_last_buffer_xfer_completed(
158 &completed_addr[*count]) == 0)
159 *count = *count + 1;
160 else
161 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800162 }
163
164 if (*count <= 0) {
165 if (resp_len != MBOX_NO_RESPONSE &&
166 resp_len != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800167 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800168 return INTEL_SIP_SMC_STATUS_ERROR;
169 }
170
171 *count = 0;
172 }
173
174 intel_fpga_sdm_write_all();
175
176 if (*count > 0)
177 status = INTEL_SIP_SMC_STATUS_OK;
178 else if (*count == 0)
179 status = INTEL_SIP_SMC_STATUS_BUSY;
180
181 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
182 if (fpga_config_buffers[i].write_requested != 0) {
183 all_completed = 0;
184 break;
185 }
186 }
187
188 if (all_completed == 1)
189 return INTEL_SIP_SMC_STATUS_OK;
190
191 return status;
192}
193
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800194static int intel_fpga_config_start(uint32_t config_type)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800195{
196 uint32_t response[3];
197 int status = 0;
198
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800199 mailbox_clear_response();
200
Hadi Asyrafi9dfc0472019-11-12 16:39:46 +0800201 mailbox_send_cmd(1, MBOX_CMD_CANCEL, 0, 0, 0, NULL, 0);
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800202
203 status = mailbox_send_cmd(1, MBOX_RECONFIG, 0, 0, 0,
Hadi Asyrafi9dfc0472019-11-12 16:39:46 +0800204 response, sizeof(response) / sizeof(response[0]));
Hadi Asyrafi616da772019-06-27 11:34:03 +0800205
206 if (status < 0)
207 return status;
208
209 max_blocks = response[0];
210 bytes_per_block = response[1];
211
212 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
213 fpga_config_buffers[i].size = 0;
214 fpga_config_buffers[i].size_written = 0;
215 fpga_config_buffers[i].addr = 0;
216 fpga_config_buffers[i].write_requested = 0;
217 fpga_config_buffers[i].block_number = 0;
218 fpga_config_buffers[i].subblocks_sent = 0;
219 }
220
221 blocks_submitted = 0;
222 current_block = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800223 read_block = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800224 current_buffer = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800225 send_id = 0;
226 rcv_id = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800227
228 return 0;
229}
230
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800231static bool is_fpga_config_buffer_full(void)
232{
233 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
234 if (!fpga_config_buffers[i].write_requested)
235 return false;
236 return true;
237}
238
239static bool is_address_in_ddr_range(uint64_t addr)
240{
241 if (addr >= DRAM_BASE && addr <= DRAM_BASE + DRAM_SIZE)
242 return true;
243
244 return false;
245}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800246
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800247static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800248{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800249 int i;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800250
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800251 intel_fpga_sdm_write_all();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800252
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800253 if (!is_address_in_ddr_range(mem) ||
254 !is_address_in_ddr_range(mem + size) ||
255 is_fpga_config_buffer_full())
256 return INTEL_SIP_SMC_STATUS_REJECTED;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800257
258 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800259 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
260
261 if (!fpga_config_buffers[j].write_requested) {
262 fpga_config_buffers[j].addr = mem;
263 fpga_config_buffers[j].size = size;
264 fpga_config_buffers[j].size_written = 0;
265 fpga_config_buffers[j].write_requested = 1;
266 fpga_config_buffers[j].block_number =
Hadi Asyrafi616da772019-06-27 11:34:03 +0800267 blocks_submitted++;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800268 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800269 break;
270 }
271 }
272
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800273 if (is_fpga_config_buffer_full())
274 return INTEL_SIP_SMC_STATUS_BUSY;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800275
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800276 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800277}
278
Hadi Asyrafi67942302019-10-22 13:28:51 +0800279static int is_out_of_sec_range(uint64_t reg_addr)
280{
281 switch (reg_addr) {
282 case(0xF8011100): /* ECCCTRL1 */
283 case(0xF8011104): /* ECCCTRL2 */
284 case(0xF8011110): /* ERRINTEN */
285 case(0xF8011114): /* ERRINTENS */
286 case(0xF8011118): /* ERRINTENR */
287 case(0xF801111C): /* INTMODE */
288 case(0xF8011120): /* INTSTAT */
289 case(0xF8011124): /* DIAGINTTEST */
290 case(0xF801112C): /* DERRADDRA */
291 case(0xFFD12028): /* SDMMCGRP_CTRL */
292 case(0xFFD12044): /* EMAC0 */
293 case(0xFFD12048): /* EMAC1 */
294 case(0xFFD1204C): /* EMAC2 */
295 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
296 case(0xFFD12094): /* ECC_INT_MASK_SET */
297 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
298 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
299 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
300 case(0xFFD120C0): /* NOC_TIMEOUT */
301 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
302 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
303 case(0xFFD120D0): /* NOC_IDLEACK */
304 case(0xFFD120D4): /* NOC_IDLESTATUS */
305 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
306 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
307 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
308 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
309 return 0;
310
311 default:
312 break;
313 }
314
315 return -1;
316}
317
318/* Secure register access */
319uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
320{
321 if (is_out_of_sec_range(reg_addr))
322 return INTEL_SIP_SMC_STATUS_ERROR;
323
324 *retval = mmio_read_32(reg_addr);
325
326 return INTEL_SIP_SMC_STATUS_OK;
327}
328
329uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
330 uint32_t *retval)
331{
332 if (is_out_of_sec_range(reg_addr))
333 return INTEL_SIP_SMC_STATUS_ERROR;
334
335 mmio_write_32(reg_addr, val);
336
337 return intel_secure_reg_read(reg_addr, retval);
338}
339
340uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
341 uint32_t val, uint32_t *retval)
342{
343 if (!intel_secure_reg_read(reg_addr, retval)) {
344 *retval &= ~mask;
345 *retval |= val;
346 return intel_secure_reg_write(reg_addr, *retval, retval);
347 }
348
349 return INTEL_SIP_SMC_STATUS_ERROR;
350}
351
Hadi Asyrafi616da772019-06-27 11:34:03 +0800352/*
353 * This function is responsible for handling all SiP calls from the NS world
354 */
355
356uintptr_t sip_smc_handler(uint32_t smc_fid,
357 u_register_t x1,
358 u_register_t x2,
359 u_register_t x3,
360 u_register_t x4,
361 void *cookie,
362 void *handle,
363 u_register_t flags)
364{
Hadi Asyrafi67942302019-10-22 13:28:51 +0800365 uint32_t val = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800366 uint32_t status = INTEL_SIP_SMC_STATUS_OK;
367 uint32_t completed_addr[3];
368 uint32_t count = 0;
369
370 switch (smc_fid) {
371 case SIP_SVC_UID:
372 /* Return UID to the caller */
373 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800374
Hadi Asyrafi616da772019-06-27 11:34:03 +0800375 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +0800376 status = intel_mailbox_fpga_config_isdone(x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800377 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800378
Hadi Asyrafi616da772019-06-27 11:34:03 +0800379 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
380 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
381 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
382 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
383 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800384
Hadi Asyrafi616da772019-06-27 11:34:03 +0800385 case INTEL_SIP_SMC_FPGA_CONFIG_START:
386 status = intel_fpga_config_start(x1);
387 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800388
Hadi Asyrafi616da772019-06-27 11:34:03 +0800389 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
390 status = intel_fpga_config_write(x1, x2);
391 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800392
Hadi Asyrafi616da772019-06-27 11:34:03 +0800393 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
394 status = intel_fpga_config_completed_write(completed_addr,
395 &count);
396 switch (count) {
397 case 1:
398 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
399 completed_addr[0], 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800400
Hadi Asyrafi616da772019-06-27 11:34:03 +0800401 case 2:
402 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
403 completed_addr[0],
404 completed_addr[1], 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800405
Hadi Asyrafi616da772019-06-27 11:34:03 +0800406 case 3:
407 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
408 completed_addr[0],
409 completed_addr[1],
410 completed_addr[2]);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800411
Hadi Asyrafi616da772019-06-27 11:34:03 +0800412 case 0:
413 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800414
Hadi Asyrafi616da772019-06-27 11:34:03 +0800415 default:
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800416 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800417 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
418 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800419
420 case INTEL_SIP_SMC_REG_READ:
421 status = intel_secure_reg_read(x1, &val);
422 SMC_RET3(handle, status, val, x1);
423
424 case INTEL_SIP_SMC_REG_WRITE:
425 status = intel_secure_reg_write(x1, (uint32_t)x2, &val);
426 SMC_RET3(handle, status, val, x1);
427
428 case INTEL_SIP_SMC_REG_UPDATE:
429 status = intel_secure_reg_update(x1, (uint32_t)x2,
430 (uint32_t)x3, &val);
431 SMC_RET3(handle, status, val, x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800432
433 default:
434 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
435 cookie, handle, flags);
436 }
437}
438
439DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +0800440 socfpga_sip_svc,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800441 OEN_SIP_START,
442 OEN_SIP_END,
443 SMC_TYPE_FAST,
444 NULL,
445 sip_smc_handler
446);
447
448DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +0800449 socfpga_sip_svc_std,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800450 OEN_SIP_START,
451 OEN_SIP_END,
452 SMC_TYPE_YIELD,
453 NULL,
454 sip_smc_handler
455);