blob: ce88fb489c23ff8d9a252c0a314e6b3ffaf7040a [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
2 * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <common/debug.h>
9#include <common/runtime_svc.h>
Hadi Asyrafi67942302019-10-22 13:28:51 +080010#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080011#include <tools_share/uuid.h>
12
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080013#include "socfpga_mailbox.h"
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080014#include "socfpga_sip_svc.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080015
16/* Number of SiP Calls implemented */
17#define SIP_NUM_CALLS 0x3
18
19/* Total buffer the driver can hold */
20#define FPGA_CONFIG_BUFFER_SIZE 4
21
Tien Hock, Loh500b2322019-10-30 14:49:40 +080022static int current_block;
23static int read_block;
24static int current_buffer;
25static int send_id;
26static int rcv_id;
27static int max_blocks;
28static uint32_t bytes_per_block;
29static uint32_t blocks_submitted;
Hadi Asyrafi616da772019-06-27 11:34:03 +080030
31struct fpga_config_info {
32 uint32_t addr;
33 int size;
34 int size_written;
35 uint32_t write_requested;
36 int subblocks_sent;
37 int block_number;
38};
39
40/* SiP Service UUID */
41DEFINE_SVC_UUID2(intl_svc_uid,
42 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
43 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
44
Hadi Asyraficee6aa92019-12-17 15:25:04 +080045static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +080046 uint64_t x1,
47 uint64_t x2,
48 uint64_t x3,
49 uint64_t x4,
50 void *cookie,
51 void *handle,
52 uint64_t flags)
53{
54 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
55 SMC_RET1(handle, SMC_UNK);
56}
57
58struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
59
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080060static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi616da772019-06-27 11:34:03 +080061{
62 uint32_t args[3];
63
64 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080065 args[0] = (1<<8);
66 args[1] = buffer->addr + buffer->size_written;
67 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi616da772019-06-27 11:34:03 +080068 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi616da772019-06-27 11:34:03 +080069 current_buffer++;
70 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080071 } else
Hadi Asyrafi616da772019-06-27 11:34:03 +080072 args[2] = bytes_per_block;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080073
74 buffer->size_written += args[2];
75 mailbox_send_cmd_async(
76 send_id++ % MBOX_MAX_JOB_ID,
77 MBOX_RECONFIG_DATA,
78 args, 3, 0);
79
80 buffer->subblocks_sent++;
Hadi Asyrafi616da772019-06-27 11:34:03 +080081 max_blocks--;
82 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080083
84 return !max_blocks;
Hadi Asyrafi616da772019-06-27 11:34:03 +080085}
86
87static int intel_fpga_sdm_write_all(void)
88{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080089 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
90 if (intel_fpga_sdm_write_buffer(
91 &fpga_config_buffers[current_buffer]))
92 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +080093 return 0;
94}
95
Hadi Asyraficee6aa92019-12-17 15:25:04 +080096static uint32_t intel_mailbox_fpga_config_isdone(void)
Hadi Asyrafi616da772019-06-27 11:34:03 +080097{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080098 uint32_t ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS);
99
100 if (ret) {
101 if (ret == MBOX_CFGSTAT_STATE_CONFIG)
102 return INTEL_SIP_SMC_STATUS_BUSY;
103 else
104 return INTEL_SIP_SMC_STATUS_ERROR;
105 }
106
107 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800108}
109
110static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
111{
112 int i;
113
114 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
115 if (fpga_config_buffers[i].block_number == current_block) {
116 fpga_config_buffers[i].subblocks_sent--;
117 if (fpga_config_buffers[i].subblocks_sent == 0
118 && fpga_config_buffers[i].size <=
119 fpga_config_buffers[i].size_written) {
120 fpga_config_buffers[i].write_requested = 0;
121 current_block++;
122 *buffer_addr_completed =
123 fpga_config_buffers[i].addr;
124 return 0;
125 }
126 }
127 }
128
129 return -1;
130}
131
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800132static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800133 uint32_t *count)
134{
135 uint32_t status = INTEL_SIP_SMC_STATUS_OK;
136 *count = 0;
137 int resp_len = 0;
138 uint32_t resp[5];
139 int all_completed = 1;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800140
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800141 while (*count < 3) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800142
Hadi Asyrafi9dfc0472019-11-12 16:39:46 +0800143 resp_len = mailbox_read_response(rcv_id % MBOX_MAX_JOB_ID,
144 resp, sizeof(resp) / sizeof(resp[0]));
Hadi Asyrafi616da772019-06-27 11:34:03 +0800145
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800146 if (resp_len < 0)
147 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800148
Hadi Asyrafi616da772019-06-27 11:34:03 +0800149 max_blocks++;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800150 rcv_id++;
151
Hadi Asyrafi616da772019-06-27 11:34:03 +0800152 if (mark_last_buffer_xfer_completed(
153 &completed_addr[*count]) == 0)
154 *count = *count + 1;
155 else
156 break;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800157 }
158
159 if (*count <= 0) {
160 if (resp_len != MBOX_NO_RESPONSE &&
161 resp_len != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800162 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800163 return INTEL_SIP_SMC_STATUS_ERROR;
164 }
165
166 *count = 0;
167 }
168
169 intel_fpga_sdm_write_all();
170
171 if (*count > 0)
172 status = INTEL_SIP_SMC_STATUS_OK;
173 else if (*count == 0)
174 status = INTEL_SIP_SMC_STATUS_BUSY;
175
176 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
177 if (fpga_config_buffers[i].write_requested != 0) {
178 all_completed = 0;
179 break;
180 }
181 }
182
183 if (all_completed == 1)
184 return INTEL_SIP_SMC_STATUS_OK;
185
186 return status;
187}
188
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800189static int intel_fpga_config_start(uint32_t config_type)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800190{
191 uint32_t response[3];
192 int status = 0;
193
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800194 mailbox_clear_response();
195
Hadi Asyrafi9dfc0472019-11-12 16:39:46 +0800196 mailbox_send_cmd(1, MBOX_CMD_CANCEL, 0, 0, 0, NULL, 0);
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800197
198 status = mailbox_send_cmd(1, MBOX_RECONFIG, 0, 0, 0,
Hadi Asyrafi9dfc0472019-11-12 16:39:46 +0800199 response, sizeof(response) / sizeof(response[0]));
Hadi Asyrafi616da772019-06-27 11:34:03 +0800200
201 if (status < 0)
202 return status;
203
204 max_blocks = response[0];
205 bytes_per_block = response[1];
206
207 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
208 fpga_config_buffers[i].size = 0;
209 fpga_config_buffers[i].size_written = 0;
210 fpga_config_buffers[i].addr = 0;
211 fpga_config_buffers[i].write_requested = 0;
212 fpga_config_buffers[i].block_number = 0;
213 fpga_config_buffers[i].subblocks_sent = 0;
214 }
215
216 blocks_submitted = 0;
217 current_block = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800218 read_block = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800219 current_buffer = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800220 send_id = 0;
221 rcv_id = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800222
223 return 0;
224}
225
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800226static bool is_fpga_config_buffer_full(void)
227{
228 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
229 if (!fpga_config_buffers[i].write_requested)
230 return false;
231 return true;
232}
233
234static bool is_address_in_ddr_range(uint64_t addr)
235{
236 if (addr >= DRAM_BASE && addr <= DRAM_BASE + DRAM_SIZE)
237 return true;
238
239 return false;
240}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800241
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800242static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800243{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800244 int i;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800245
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800246 intel_fpga_sdm_write_all();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800247
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800248 if (!is_address_in_ddr_range(mem) ||
249 !is_address_in_ddr_range(mem + size) ||
250 is_fpga_config_buffer_full())
251 return INTEL_SIP_SMC_STATUS_REJECTED;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800252
253 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800254 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
255
256 if (!fpga_config_buffers[j].write_requested) {
257 fpga_config_buffers[j].addr = mem;
258 fpga_config_buffers[j].size = size;
259 fpga_config_buffers[j].size_written = 0;
260 fpga_config_buffers[j].write_requested = 1;
261 fpga_config_buffers[j].block_number =
Hadi Asyrafi616da772019-06-27 11:34:03 +0800262 blocks_submitted++;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800263 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800264 break;
265 }
266 }
267
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800268 if (is_fpga_config_buffer_full())
269 return INTEL_SIP_SMC_STATUS_BUSY;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800270
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800271 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800272}
273
Hadi Asyrafi67942302019-10-22 13:28:51 +0800274static int is_out_of_sec_range(uint64_t reg_addr)
275{
276 switch (reg_addr) {
277 case(0xF8011100): /* ECCCTRL1 */
278 case(0xF8011104): /* ECCCTRL2 */
279 case(0xF8011110): /* ERRINTEN */
280 case(0xF8011114): /* ERRINTENS */
281 case(0xF8011118): /* ERRINTENR */
282 case(0xF801111C): /* INTMODE */
283 case(0xF8011120): /* INTSTAT */
284 case(0xF8011124): /* DIAGINTTEST */
285 case(0xF801112C): /* DERRADDRA */
286 case(0xFFD12028): /* SDMMCGRP_CTRL */
287 case(0xFFD12044): /* EMAC0 */
288 case(0xFFD12048): /* EMAC1 */
289 case(0xFFD1204C): /* EMAC2 */
290 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
291 case(0xFFD12094): /* ECC_INT_MASK_SET */
292 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
293 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
294 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
295 case(0xFFD120C0): /* NOC_TIMEOUT */
296 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
297 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
298 case(0xFFD120D0): /* NOC_IDLEACK */
299 case(0xFFD120D4): /* NOC_IDLESTATUS */
300 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
301 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
302 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
303 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
304 return 0;
305
306 default:
307 break;
308 }
309
310 return -1;
311}
312
313/* Secure register access */
314uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
315{
316 if (is_out_of_sec_range(reg_addr))
317 return INTEL_SIP_SMC_STATUS_ERROR;
318
319 *retval = mmio_read_32(reg_addr);
320
321 return INTEL_SIP_SMC_STATUS_OK;
322}
323
324uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
325 uint32_t *retval)
326{
327 if (is_out_of_sec_range(reg_addr))
328 return INTEL_SIP_SMC_STATUS_ERROR;
329
330 mmio_write_32(reg_addr, val);
331
332 return intel_secure_reg_read(reg_addr, retval);
333}
334
335uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
336 uint32_t val, uint32_t *retval)
337{
338 if (!intel_secure_reg_read(reg_addr, retval)) {
339 *retval &= ~mask;
340 *retval |= val;
341 return intel_secure_reg_write(reg_addr, *retval, retval);
342 }
343
344 return INTEL_SIP_SMC_STATUS_ERROR;
345}
346
Hadi Asyrafi616da772019-06-27 11:34:03 +0800347/*
348 * This function is responsible for handling all SiP calls from the NS world
349 */
350
351uintptr_t sip_smc_handler(uint32_t smc_fid,
352 u_register_t x1,
353 u_register_t x2,
354 u_register_t x3,
355 u_register_t x4,
356 void *cookie,
357 void *handle,
358 u_register_t flags)
359{
Hadi Asyrafi67942302019-10-22 13:28:51 +0800360 uint32_t val = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800361 uint32_t status = INTEL_SIP_SMC_STATUS_OK;
362 uint32_t completed_addr[3];
363 uint32_t count = 0;
364
365 switch (smc_fid) {
366 case SIP_SVC_UID:
367 /* Return UID to the caller */
368 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800369
Hadi Asyrafi616da772019-06-27 11:34:03 +0800370 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
371 status = intel_mailbox_fpga_config_isdone();
372 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800373
Hadi Asyrafi616da772019-06-27 11:34:03 +0800374 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
375 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
376 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
377 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
378 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800379
Hadi Asyrafi616da772019-06-27 11:34:03 +0800380 case INTEL_SIP_SMC_FPGA_CONFIG_START:
381 status = intel_fpga_config_start(x1);
382 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800383
Hadi Asyrafi616da772019-06-27 11:34:03 +0800384 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
385 status = intel_fpga_config_write(x1, x2);
386 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800387
Hadi Asyrafi616da772019-06-27 11:34:03 +0800388 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
389 status = intel_fpga_config_completed_write(completed_addr,
390 &count);
391 switch (count) {
392 case 1:
393 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
394 completed_addr[0], 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800395
Hadi Asyrafi616da772019-06-27 11:34:03 +0800396 case 2:
397 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
398 completed_addr[0],
399 completed_addr[1], 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800400
Hadi Asyrafi616da772019-06-27 11:34:03 +0800401 case 3:
402 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
403 completed_addr[0],
404 completed_addr[1],
405 completed_addr[2]);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800406
Hadi Asyrafi616da772019-06-27 11:34:03 +0800407 case 0:
408 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800409
Hadi Asyrafi616da772019-06-27 11:34:03 +0800410 default:
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800411 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800412 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
413 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800414
415 case INTEL_SIP_SMC_REG_READ:
416 status = intel_secure_reg_read(x1, &val);
417 SMC_RET3(handle, status, val, x1);
418
419 case INTEL_SIP_SMC_REG_WRITE:
420 status = intel_secure_reg_write(x1, (uint32_t)x2, &val);
421 SMC_RET3(handle, status, val, x1);
422
423 case INTEL_SIP_SMC_REG_UPDATE:
424 status = intel_secure_reg_update(x1, (uint32_t)x2,
425 (uint32_t)x3, &val);
426 SMC_RET3(handle, status, val, x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800427
428 default:
429 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
430 cookie, handle, flags);
431 }
432}
433
434DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +0800435 socfpga_sip_svc,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800436 OEN_SIP_START,
437 OEN_SIP_END,
438 SMC_TYPE_FAST,
439 NULL,
440 sip_smc_handler
441);
442
443DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +0800444 socfpga_sip_svc_std,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800445 OEN_SIP_START,
446 OEN_SIP_END,
447 SMC_TYPE_YIELD,
448 NULL,
449 sip_smc_handler
450);