blob: 5dfbc144c4d0d92446b741583f9111eeb56d9971 [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Jit Loon Lim86f6fb32023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Kah Jing Lee60f0b582024-01-07 20:34:39 +08003 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
4 * Copyright (c) 2024, Altera Corporation. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08005 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <assert.h>
10#include <common/debug.h>
11#include <common/runtime_svc.h>
Hadi Asyrafi67942302019-10-22 13:28:51 +080012#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080013#include <tools_share/uuid.h>
14
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080015#include "socfpga_fcs.h"
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080016#include "socfpga_mailbox.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080017#include "socfpga_plat_def.h"
Hadi Asyrafi36a9f302019-12-24 10:42:52 +080018#include "socfpga_reset_manager.h"
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080019#include "socfpga_sip_svc.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080020#include "socfpga_system_manager.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080021
22/* Total buffer the driver can hold */
23#define FPGA_CONFIG_BUFFER_SIZE 4
24
Sieu Mun Tangc3667602022-05-13 14:55:05 +080025static config_type request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080026static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +080027static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080028static uint32_t send_id, rcv_id;
29static uint32_t bytes_per_block, blocks_submitted;
Sieu Mun Tang54064982022-04-28 22:40:58 +080030static bool bridge_disable;
Hadi Asyrafi616da772019-06-27 11:34:03 +080031
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080032/* RSU static variables */
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +080033static uint32_t rsu_dcmf_ver[4] = {0};
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080034static uint16_t rsu_dcmf_stat[4] = {0};
Sieu Mun Tangc3667602022-05-13 14:55:05 +080035static uint32_t rsu_max_retry;
Hadi Asyrafi616da772019-06-27 11:34:03 +080036
37/* SiP Service UUID */
38DEFINE_SVC_UUID2(intl_svc_uid,
39 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
40 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
41
Hadi Asyraficee6aa92019-12-17 15:25:04 +080042static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +080043 uint64_t x1,
44 uint64_t x2,
45 uint64_t x3,
46 uint64_t x4,
47 void *cookie,
48 void *handle,
49 uint64_t flags)
50{
51 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
52 SMC_RET1(handle, SMC_UNK);
53}
54
55struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
56
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080057static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi616da772019-06-27 11:34:03 +080058{
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +080059 uint32_t args[3];
Hadi Asyrafi616da772019-06-27 11:34:03 +080060
61 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080062 args[0] = (1<<8);
63 args[1] = buffer->addr + buffer->size_written;
64 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi616da772019-06-27 11:34:03 +080065 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi616da772019-06-27 11:34:03 +080066 current_buffer++;
67 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080068 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +080069 args[2] = bytes_per_block;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080070 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080071
72 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080073 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +080074 3U, CMD_INDIRECT);
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080075
76 buffer->subblocks_sent++;
Hadi Asyrafi616da772019-06-27 11:34:03 +080077 max_blocks--;
78 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080079
80 return !max_blocks;
Hadi Asyrafi616da772019-06-27 11:34:03 +080081}
82
83static int intel_fpga_sdm_write_all(void)
84{
Sieu Mun Tang28af1652022-05-09 10:48:53 +080085 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080086 if (intel_fpga_sdm_write_buffer(
Sieu Mun Tang28af1652022-05-09 10:48:53 +080087 &fpga_config_buffers[current_buffer])) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080088 break;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080089 }
90 }
Hadi Asyrafi616da772019-06-27 11:34:03 +080091 return 0;
92}
93
Sieu Mun Tangc3667602022-05-13 14:55:05 +080094static uint32_t intel_mailbox_fpga_config_isdone(void)
Hadi Asyrafi616da772019-06-27 11:34:03 +080095{
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080096 uint32_t ret;
97
Sieu Mun Tangc3667602022-05-13 14:55:05 +080098 switch (request_type) {
99 case RECONFIGURATION:
100 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
101 true);
102 break;
103 case BITSTREAM_AUTH:
104 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
105 false);
106 break;
107 default:
108 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
109 false);
110 break;
Kris Chapline768dfa2021-06-25 11:31:52 +0100111 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800112
Abdul Halim, Muhammad Hadi Asyrafi959143d2020-12-29 16:49:23 +0800113 if (ret != 0U) {
Kris Chapline768dfa2021-06-25 11:31:52 +0100114 if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800115 return INTEL_SIP_SMC_STATUS_BUSY;
Kris Chapline768dfa2021-06-25 11:31:52 +0100116 } else {
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800117 request_type = NO_REQUEST;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800118 return INTEL_SIP_SMC_STATUS_ERROR;
Kris Chapline768dfa2021-06-25 11:31:52 +0100119 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800120 }
121
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800122 if (bridge_disable != 0U) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800123 socfpga_bridges_enable(~0); /* Enable bridge */
Sieu Mun Tang54064982022-04-28 22:40:58 +0800124 bridge_disable = false;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800125 }
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800126 request_type = NO_REQUEST;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800127
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800128 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800129}
130
131static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
132{
133 int i;
134
135 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
136 if (fpga_config_buffers[i].block_number == current_block) {
137 fpga_config_buffers[i].subblocks_sent--;
138 if (fpga_config_buffers[i].subblocks_sent == 0
139 && fpga_config_buffers[i].size <=
140 fpga_config_buffers[i].size_written) {
141 fpga_config_buffers[i].write_requested = 0;
142 current_block++;
143 *buffer_addr_completed =
144 fpga_config_buffers[i].addr;
145 return 0;
146 }
147 }
148 }
149
150 return -1;
151}
152
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800153static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800154 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800155{
Hadi Asyrafi616da772019-06-27 11:34:03 +0800156 uint32_t resp[5];
Sieu Mun Tang24682662022-02-19 21:49:48 +0800157 unsigned int resp_len = ARRAY_SIZE(resp);
158 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800159 int all_completed = 1;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800160 *count = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800161
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800162 while (*count < 3) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800163
Sieu Mun Tang24682662022-02-19 21:49:48 +0800164 status = mailbox_read_response(job_id,
165 resp, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800166
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800167 if (status < 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800168 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800169 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800170
Hadi Asyrafi616da772019-06-27 11:34:03 +0800171 max_blocks++;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800172
Hadi Asyrafi616da772019-06-27 11:34:03 +0800173 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800174 &completed_addr[*count]) == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800175 *count = *count + 1;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800176 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800177 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800178 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800179 }
180
181 if (*count <= 0) {
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800182 if (status != MBOX_NO_RESPONSE &&
183 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800184 mailbox_clear_response();
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800185 request_type = NO_REQUEST;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800186 return INTEL_SIP_SMC_STATUS_ERROR;
187 }
188
189 *count = 0;
190 }
191
192 intel_fpga_sdm_write_all();
193
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800194 if (*count > 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800195 status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800196 } else if (*count == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800197 status = INTEL_SIP_SMC_STATUS_BUSY;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800198 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800199
200 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
201 if (fpga_config_buffers[i].write_requested != 0) {
202 all_completed = 0;
203 break;
204 }
205 }
206
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800207 if (all_completed == 1) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800208 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800209 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800210
211 return status;
212}
213
Sieu Mun Tang54064982022-04-28 22:40:58 +0800214static int intel_fpga_config_start(uint32_t flag)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800215{
Sieu Mun Tang24682662022-02-19 21:49:48 +0800216 uint32_t argument = 0x1;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800217 uint32_t response[3];
218 int status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800219 unsigned int size = 0;
220 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800221
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800222 request_type = RECONFIGURATION;
223
Sieu Mun Tang54064982022-04-28 22:40:58 +0800224 if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
225 bridge_disable = true;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +0800226 }
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800227
Sieu Mun Tang54064982022-04-28 22:40:58 +0800228 if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
229 size = 1;
230 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800231 request_type = BITSTREAM_AUTH;
Sieu Mun Tang54064982022-04-28 22:40:58 +0800232 }
233
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800234#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
235 intel_smmu_hps_remapper_init(0U);
236#endif
237
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800238 mailbox_clear_response();
239
Sieu Mun Tang24682662022-02-19 21:49:48 +0800240 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
241 CMD_CASUAL, NULL, NULL);
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800242
Sieu Mun Tang24682662022-02-19 21:49:48 +0800243 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
244 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800245
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800246 if (status < 0) {
Sieu Mun Tang54064982022-04-28 22:40:58 +0800247 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800248 request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800249 return INTEL_SIP_SMC_STATUS_ERROR;
250 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800251
252 max_blocks = response[0];
253 bytes_per_block = response[1];
254
255 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
256 fpga_config_buffers[i].size = 0;
257 fpga_config_buffers[i].size_written = 0;
258 fpga_config_buffers[i].addr = 0;
259 fpga_config_buffers[i].write_requested = 0;
260 fpga_config_buffers[i].block_number = 0;
261 fpga_config_buffers[i].subblocks_sent = 0;
262 }
263
264 blocks_submitted = 0;
265 current_block = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800266 read_block = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800267 current_buffer = 0;
268
Sieu Mun Tang54064982022-04-28 22:40:58 +0800269 /* Disable bridge on full reconfiguration */
270 if (bridge_disable) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800271 socfpga_bridges_disable(~0);
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800272 }
273
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800274 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800275}
276
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800277static bool is_fpga_config_buffer_full(void)
278{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800279 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
280 if (!fpga_config_buffers[i].write_requested) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800281 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800282 }
283 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800284 return true;
285}
286
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800287bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800288{
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800289 uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
290 uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
291
Abdul Halim, Muhammad Hadi Asyrafi461f5442020-07-03 13:22:09 +0800292 if (!addr && !size) {
293 return true;
294 }
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800295 if (size > (UINT64_MAX - addr)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800296 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800297 }
298 if (addr < BL31_LIMIT) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800299 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800300 }
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800301 if (dram_region_end > dram_max_sz) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800302 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800303 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800304
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800305 return true;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800306}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800307
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800308static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800309{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800310 int i;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800311
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800312 intel_fpga_sdm_write_all();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800313
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800314 if (!is_address_in_ddr_range(mem, size) ||
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800315 is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800316 return INTEL_SIP_SMC_STATUS_REJECTED;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800317 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800318
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800319#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
320 intel_smmu_hps_remapper_init(&mem);
321#endif
322
Hadi Asyrafi616da772019-06-27 11:34:03 +0800323 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800324 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
325
326 if (!fpga_config_buffers[j].write_requested) {
327 fpga_config_buffers[j].addr = mem;
328 fpga_config_buffers[j].size = size;
329 fpga_config_buffers[j].size_written = 0;
330 fpga_config_buffers[j].write_requested = 1;
331 fpga_config_buffers[j].block_number =
Hadi Asyrafi616da772019-06-27 11:34:03 +0800332 blocks_submitted++;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800333 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800334 break;
335 }
336 }
337
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800338 if (is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800339 return INTEL_SIP_SMC_STATUS_BUSY;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800340 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800341
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800342 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800343}
344
Hadi Asyrafi67942302019-10-22 13:28:51 +0800345static int is_out_of_sec_range(uint64_t reg_addr)
346{
Siew Chin Lim869d4f52021-05-11 21:12:22 +0800347#if DEBUG
348 return 0;
349#endif
350
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800351#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi67942302019-10-22 13:28:51 +0800352 switch (reg_addr) {
353 case(0xF8011100): /* ECCCTRL1 */
354 case(0xF8011104): /* ECCCTRL2 */
355 case(0xF8011110): /* ERRINTEN */
356 case(0xF8011114): /* ERRINTENS */
357 case(0xF8011118): /* ERRINTENR */
358 case(0xF801111C): /* INTMODE */
359 case(0xF8011120): /* INTSTAT */
360 case(0xF8011124): /* DIAGINTTEST */
361 case(0xF801112C): /* DERRADDRA */
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800362 case(0xFA000000): /* SMMU SCR0 */
363 case(0xFA000004): /* SMMU SCR1 */
364 case(0xFA000400): /* SMMU NSCR0 */
365 case(0xFA004000): /* SMMU SSD0_REG */
366 case(0xFA000820): /* SMMU SMR8 */
367 case(0xFA000c20): /* SMMU SCR8 */
368 case(0xFA028000): /* SMMU CB8_SCTRL */
369 case(0xFA001020): /* SMMU CBAR8 */
370 case(0xFA028030): /* SMMU TCR_LPAE */
371 case(0xFA028020): /* SMMU CB8_TTBR0_LOW */
372 case(0xFA028024): /* SMMU CB8_PRRR_HIGH */
373 case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */
374 case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */
375 case(0xFA028010): /* SMMU_CB8)TCR2 */
376 case(0xFFD080A4): /* SDM SMMU STREAM ID REG */
377 case(0xFA001820): /* SMMU_CBA2R8 */
378 case(0xFA000074): /* SMMU_STLBGSTATUS */
379 case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */
380 case(0xFA000060): /* SMMU_STLBIALL */
381 case(0xFA000070): /* SMMU_STLBGSYNC */
382 case(0xFA028618): /* CB8_TLBALL */
383 case(0xFA0287F0): /* CB8_TLBSYNC */
Hadi Asyrafi67942302019-10-22 13:28:51 +0800384 case(0xFFD12028): /* SDMMCGRP_CTRL */
385 case(0xFFD12044): /* EMAC0 */
386 case(0xFFD12048): /* EMAC1 */
387 case(0xFFD1204C): /* EMAC2 */
388 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
389 case(0xFFD12094): /* ECC_INT_MASK_SET */
390 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
391 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
392 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
393 case(0xFFD120C0): /* NOC_TIMEOUT */
394 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
395 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
396 case(0xFFD120D0): /* NOC_IDLEACK */
397 case(0xFFD120D4): /* NOC_IDLESTATUS */
398 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
399 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
400 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
401 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
402 return 0;
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800403#else
404 switch (reg_addr) {
405
406 case(0xF8011104): /* ECCCTRL2 */
407 case(0xFFD12028): /* SDMMCGRP_CTRL */
408 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
409 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
410 case(0xFFD120D0): /* NOC_IDLEACK */
411
Hadi Asyrafi67942302019-10-22 13:28:51 +0800412
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800413 case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */
414 case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */
415 case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */
416 case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */
417 case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */
418 case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */
419 case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */
420 case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */
421
Jit Loon Limd9144ec2024-08-22 21:53:03 +0800422 case(SOCFPGA_ECC_QSPI(INITSTAT)): /* ECC_QSPI_INITSTAT */
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800423 case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */
424 case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */
425 case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */
426 case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */
427 case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */
428 case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */
429 case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */
430 case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */
431 case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */
432 case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */
433 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */
434 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
435 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
436 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800437#endif
Jit Loon Lim6e422792023-09-07 16:44:07 +0800438 case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */
439 case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */
440 case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */
441 case(SOCFPGA_ECC_QSPI(ERRINTENR)): /* ECC_QSPI_ERRINTENR */
442 case(SOCFPGA_ECC_QSPI(INTMODE)): /* ECC_QSPI_INTMODE */
443 case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)): /* ECC_QSPI_ECC_ACCCTRL */
444 case(SOCFPGA_ECC_QSPI(ECC_STARTACC)): /* ECC_QSPI_ECC_STARTACC */
445 case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)): /* ECC_QSPI_ECC_WDCTRL */
446 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
447 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
Hadi Asyrafi67942302019-10-22 13:28:51 +0800448 return 0;
Sieu Mun Tang334ea372023-12-22 00:43:57 +0800449
Hadi Asyrafi67942302019-10-22 13:28:51 +0800450 default:
451 break;
452 }
453
454 return -1;
455}
456
457/* Secure register access */
458uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
459{
460 if (is_out_of_sec_range(reg_addr)) {
461 return INTEL_SIP_SMC_STATUS_ERROR;
462 }
463
464 *retval = mmio_read_32(reg_addr);
465
466 return INTEL_SIP_SMC_STATUS_OK;
467}
468
469uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
470 uint32_t *retval)
471{
472 if (is_out_of_sec_range(reg_addr)) {
473 return INTEL_SIP_SMC_STATUS_ERROR;
474 }
475
Jit Loon Lim6e422792023-09-07 16:44:07 +0800476 switch (reg_addr) {
Jit Loon Lim6e422792023-09-07 16:44:07 +0800477 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
478 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
479 mmio_write_16(reg_addr, val);
480 break;
Jit Loon Lim6e422792023-09-07 16:44:07 +0800481 default:
482 mmio_write_32(reg_addr, val);
483 break;
484 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800485
486 return intel_secure_reg_read(reg_addr, retval);
487}
488
489uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
490 uint32_t val, uint32_t *retval)
491{
492 if (!intel_secure_reg_read(reg_addr, retval)) {
493 *retval &= ~mask;
Siew Chin Lima0763152021-07-10 00:55:35 +0800494 *retval |= val & mask;
Hadi Asyrafi67942302019-10-22 13:28:51 +0800495 return intel_secure_reg_write(reg_addr, *retval, retval);
496 }
497
498 return INTEL_SIP_SMC_STATUS_ERROR;
499}
500
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800501/* Intel Remote System Update (RSU) services */
502uint64_t intel_rsu_update_address;
503
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800504static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800505{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800506 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800507 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800508 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800509
510 return INTEL_SIP_SMC_STATUS_OK;
511}
512
Kah Jing Lee60f0b582024-01-07 20:34:39 +0800513static uint32_t intel_rsu_get_device_info(uint32_t *respbuf,
514 unsigned int respbuf_sz)
515{
516 if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) {
517 return INTEL_SIP_SMC_RSU_ERROR;
518 }
519
520 return INTEL_SIP_SMC_STATUS_OK;
521}
522
Mahesh Rao1e1c8c42023-05-23 14:33:45 +0800523uint32_t intel_rsu_update(uint64_t update_address)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800524{
Jit Loon Lim581ad472023-05-17 12:26:11 +0800525 if (update_address > SIZE_MAX) {
526 return INTEL_SIP_SMC_STATUS_REJECTED;
527 }
528
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800529 intel_rsu_update_address = update_address;
530 return INTEL_SIP_SMC_STATUS_OK;
531}
532
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +0800533static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800534{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800535 if (mailbox_hps_stage_notify(execution_stage) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800536 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800537 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800538
539 return INTEL_SIP_SMC_STATUS_OK;
540}
541
542static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
543 uint32_t *ret_stat)
544{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800545 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800546 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800547 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800548
549 *ret_stat = respbuf[8];
550 return INTEL_SIP_SMC_STATUS_OK;
551}
552
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800553static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
554 uint64_t dcmf_ver_3_2)
555{
556 rsu_dcmf_ver[0] = dcmf_ver_1_0;
557 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
558 rsu_dcmf_ver[2] = dcmf_ver_3_2;
559 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
560
561 return INTEL_SIP_SMC_STATUS_OK;
562}
563
Sieu Mun Tange6d5de92022-04-28 22:21:01 +0800564static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
565{
566 rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
567 rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
568 rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
569 rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
570
571 return INTEL_SIP_SMC_STATUS_OK;
572}
573
Kris Chapline768dfa2021-06-25 11:31:52 +0100574/* Intel HWMON services */
575static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
576{
Kris Chapline768dfa2021-06-25 11:31:52 +0100577 if (mailbox_hwmon_readtemp(chan, retval) < 0) {
578 return INTEL_SIP_SMC_STATUS_ERROR;
579 }
580
581 return INTEL_SIP_SMC_STATUS_OK;
582}
583
584static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
585{
Kris Chapline768dfa2021-06-25 11:31:52 +0100586 if (mailbox_hwmon_readvolt(chan, retval) < 0) {
587 return INTEL_SIP_SMC_STATUS_ERROR;
588 }
589
590 return INTEL_SIP_SMC_STATUS_OK;
591}
592
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800593/* Mailbox services */
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800594static uint32_t intel_smc_fw_version(uint32_t *fw_version)
595{
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800596 int status;
597 unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
598 uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
599
600 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
601 CMD_CASUAL, resp_data, &resp_len);
602
603 if (status < 0) {
604 return INTEL_SIP_SMC_STATUS_ERROR;
605 }
606
607 if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
608 return INTEL_SIP_SMC_STATUS_ERROR;
609 }
610
611 *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800612
613 return INTEL_SIP_SMC_STATUS_OK;
614}
615
Sieu Mun Tang24682662022-02-19 21:49:48 +0800616static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800617 unsigned int len, uint32_t urgent, uint64_t response,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800618 unsigned int resp_len, int *mbox_status,
619 unsigned int *len_in_resp)
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800620{
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800621 *len_in_resp = 0;
Sieu Mun Tang96bbdca2022-04-12 15:00:13 +0800622 *mbox_status = GENERIC_RESPONSE_ERROR;
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800623
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800624 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800625 return INTEL_SIP_SMC_STATUS_REJECTED;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800626 }
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800627
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800628 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800629 (uint32_t *) response, &resp_len);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800630
631 if (status < 0) {
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800632 *mbox_status = -status;
633 return INTEL_SIP_SMC_STATUS_ERROR;
634 }
635
636 *mbox_status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800637 *len_in_resp = resp_len;
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800638
639 flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
640
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800641 return INTEL_SIP_SMC_STATUS_OK;
642}
643
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +0800644static int intel_smc_get_usercode(uint32_t *user_code)
645{
646 int status;
647 unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
648
649 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
650 0U, CMD_CASUAL, user_code, &resp_len);
651
652 if (status < 0) {
653 return INTEL_SIP_SMC_STATUS_ERROR;
654 }
655
656 return INTEL_SIP_SMC_STATUS_OK;
657}
658
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800659uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
660 uint32_t mode, uint32_t *job_id,
661 uint32_t *ret_size, uint32_t *mbox_error)
662{
663 int status = 0;
664 uint32_t resp_len = size / MBOX_WORD_BYTE;
665
666 if (resp_len > MBOX_DATA_MAX_LEN) {
667 return INTEL_SIP_SMC_STATUS_REJECTED;
668 }
669
670 if (!is_address_in_ddr_range(addr, size)) {
671 return INTEL_SIP_SMC_STATUS_REJECTED;
672 }
673
674 if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
675 status = mailbox_read_response_async(job_id,
676 NULL, (uint32_t *) addr, &resp_len, 0);
677 } else {
678 status = mailbox_read_response(job_id,
679 (uint32_t *) addr, &resp_len);
680
681 if (status == MBOX_NO_RESPONSE) {
682 status = MBOX_BUSY;
683 }
684 }
685
686 if (status == MBOX_NO_RESPONSE) {
687 return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
688 }
689
690 if (status == MBOX_BUSY) {
691 return INTEL_SIP_SMC_STATUS_BUSY;
692 }
693
694 *ret_size = resp_len * MBOX_WORD_BYTE;
695 flush_dcache_range(addr, *ret_size);
696
Sieu Mun Tang6c7f0c72022-12-04 01:43:35 +0800697 if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
698 status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
699 *mbox_error = -status;
700 } else if (status != MBOX_RET_OK) {
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800701 *mbox_error = -status;
702 return INTEL_SIP_SMC_STATUS_ERROR;
703 }
704
705 return INTEL_SIP_SMC_STATUS_OK;
706}
707
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800708/* Miscellaneous HPS services */
709uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
710{
711 int status = 0;
712
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800713 if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
714 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800715 status = socfpga_bridges_enable((uint32_t)mask);
716 } else {
717 status = socfpga_bridges_enable(~0);
718 }
719 } else {
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800720 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800721 status = socfpga_bridges_disable((uint32_t)mask);
722 } else {
723 status = socfpga_bridges_disable(~0);
724 }
725 }
726
727 if (status < 0) {
728 return INTEL_SIP_SMC_STATUS_ERROR;
729 }
730
731 return INTEL_SIP_SMC_STATUS_OK;
732}
733
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800734/* SDM SEU Error services */
Jit Loon Limb46c8692023-09-20 14:00:41 +0800735static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800736{
Jit Loon Limb46c8692023-09-20 14:00:41 +0800737 if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800738 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
739 }
740
741 return INTEL_SIP_SMC_STATUS_OK;
742}
743
Jit Loon Limb46c8692023-09-20 14:00:41 +0800744/* SDM SAFE SEU Error inject services */
745static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
746{
747 if (mailbox_safe_inject_seu_err(command, len) < 0) {
748 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
749 }
750
751 return INTEL_SIP_SMC_STATUS_OK;
752}
753
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800754#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
755/* SMMU HPS Remapper */
756void intel_smmu_hps_remapper_init(uint64_t *mem)
757{
758 /* Read out Bit 1 value */
759 uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02);
760
761 if (remap == 0x00) {
762 /* Update DRAM Base address for SDM SMMU */
763 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE);
764 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE);
765 *mem = *mem - DRAM_BASE;
766 } else {
767 *mem = *mem - DRAM_BASE;
768 }
769}
770#endif
771
Hadi Asyrafi616da772019-06-27 11:34:03 +0800772/*
773 * This function is responsible for handling all SiP calls from the NS world
774 */
775
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800776uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800777 u_register_t x1,
778 u_register_t x2,
779 u_register_t x3,
780 u_register_t x4,
781 void *cookie,
782 void *handle,
783 u_register_t flags)
784{
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800785 uint32_t retval = 0, completed_addr[3];
786 uint32_t retval2 = 0;
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800787 uint32_t mbox_error = 0;
Jit Loon Limb46c8692023-09-20 14:00:41 +0800788 uint64_t retval64, rsu_respbuf[9];
789 uint32_t seu_respbuf[3];
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800790 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800791 int mbox_status;
792 unsigned int len_in_resp;
Sieu Mun Tang583149a2022-05-10 17:27:12 +0800793 u_register_t x5, x6, x7;
Abdul Halim, Muhammad Hadi Asyrafib45f15e2020-05-14 15:32:43 +0800794
Hadi Asyrafi616da772019-06-27 11:34:03 +0800795 switch (smc_fid) {
796 case SIP_SVC_UID:
797 /* Return UID to the caller */
798 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800799
Hadi Asyrafi616da772019-06-27 11:34:03 +0800800 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800801 status = intel_mailbox_fpga_config_isdone();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800802 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800803
Hadi Asyrafi616da772019-06-27 11:34:03 +0800804 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
805 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
806 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
807 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
808 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800809
Hadi Asyrafi616da772019-06-27 11:34:03 +0800810 case INTEL_SIP_SMC_FPGA_CONFIG_START:
811 status = intel_fpga_config_start(x1);
812 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800813
Hadi Asyrafi616da772019-06-27 11:34:03 +0800814 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
815 status = intel_fpga_config_write(x1, x2);
816 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800817
Hadi Asyrafi616da772019-06-27 11:34:03 +0800818 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
819 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800820 &retval, &rcv_id);
821 switch (retval) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800822 case 1:
823 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
824 completed_addr[0], 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800825
Hadi Asyrafi616da772019-06-27 11:34:03 +0800826 case 2:
827 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
828 completed_addr[0],
829 completed_addr[1], 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800830
Hadi Asyrafi616da772019-06-27 11:34:03 +0800831 case 3:
832 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
833 completed_addr[0],
834 completed_addr[1],
835 completed_addr[2]);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800836
Hadi Asyrafi616da772019-06-27 11:34:03 +0800837 case 0:
838 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800839
Hadi Asyrafi616da772019-06-27 11:34:03 +0800840 default:
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800841 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800842 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
843 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800844
845 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800846 status = intel_secure_reg_read(x1, &retval);
847 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800848
849 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800850 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
851 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800852
853 case INTEL_SIP_SMC_REG_UPDATE:
854 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800855 (uint32_t)x3, &retval);
856 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800857
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800858 case INTEL_SIP_SMC_RSU_STATUS:
859 status = intel_rsu_status(rsu_respbuf,
860 ARRAY_SIZE(rsu_respbuf));
861 if (status) {
862 SMC_RET1(handle, status);
863 } else {
864 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
865 rsu_respbuf[2], rsu_respbuf[3]);
866 }
867
868 case INTEL_SIP_SMC_RSU_UPDATE:
869 status = intel_rsu_update(x1);
870 SMC_RET1(handle, status);
871
872 case INTEL_SIP_SMC_RSU_NOTIFY:
873 status = intel_rsu_notify(x1);
874 SMC_RET1(handle, status);
875
876 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
877 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800878 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800879 if (status) {
880 SMC_RET1(handle, status);
881 } else {
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800882 SMC_RET2(handle, status, retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800883 }
884
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800885 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
886 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
887 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
888 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
889
890 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
891 status = intel_rsu_copy_dcmf_version(x1, x2);
892 SMC_RET1(handle, status);
893
Kah Jing Lee60f0b582024-01-07 20:34:39 +0800894 case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO:
895 status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf,
896 ARRAY_SIZE(rsu_respbuf));
897 if (status) {
898 SMC_RET1(handle, status);
899 } else {
900 SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1],
901 rsu_respbuf[2], rsu_respbuf[3]);
902 }
903
Sieu Mun Tange6d5de92022-04-28 22:21:01 +0800904 case INTEL_SIP_SMC_RSU_DCMF_STATUS:
905 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
906 ((uint64_t)rsu_dcmf_stat[3] << 48) |
907 ((uint64_t)rsu_dcmf_stat[2] << 32) |
908 ((uint64_t)rsu_dcmf_stat[1] << 16) |
909 rsu_dcmf_stat[0]);
910
911 case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
912 status = intel_rsu_copy_dcmf_status(x1);
913 SMC_RET1(handle, status);
914
Chee Hong Ang681631b2020-07-01 14:22:25 +0800915 case INTEL_SIP_SMC_RSU_MAX_RETRY:
916 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
917
918 case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
919 rsu_max_retry = x1;
920 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
921
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +0800922 case INTEL_SIP_SMC_ECC_DBE:
923 status = intel_ecc_dbe_notification(x1);
924 SMC_RET1(handle, status);
925
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800926 case INTEL_SIP_SMC_SERVICE_COMPLETED:
927 status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
928 &len_in_resp, &mbox_error);
929 SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
930
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800931 case INTEL_SIP_SMC_FIRMWARE_VERSION:
932 status = intel_smc_fw_version(&retval);
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800933 SMC_RET2(handle, status, retval);
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800934
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800935 case INTEL_SIP_SMC_MBOX_SEND_CMD:
936 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
937 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800938 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
939 &mbox_status, &len_in_resp);
Sieu Mun Tangf02f0cb2022-02-19 20:36:41 +0800940 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800941
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +0800942 case INTEL_SIP_SMC_GET_USERCODE:
943 status = intel_smc_get_usercode(&retval);
944 SMC_RET2(handle, status, retval);
945
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800946 case INTEL_SIP_SMC_FCS_CRYPTION:
947 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
948
949 if (x1 == FCS_MODE_DECRYPT) {
950 status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
951 } else if (x1 == FCS_MODE_ENCRYPT) {
952 status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
953 } else {
954 status = INTEL_SIP_SMC_STATUS_REJECTED;
955 }
956
957 SMC_RET3(handle, status, x4, x5);
958
Sieu Mun Tang22322fb2022-05-09 16:05:58 +0800959 case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
960 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
961 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
962 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
963
964 if (x3 == FCS_MODE_DECRYPT) {
965 status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
966 (uint32_t *) &x7, &mbox_error);
967 } else if (x3 == FCS_MODE_ENCRYPT) {
968 status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
969 (uint32_t *) &x7, &mbox_error);
970 } else {
971 status = INTEL_SIP_SMC_STATUS_REJECTED;
972 }
973
974 SMC_RET4(handle, status, mbox_error, x6, x7);
975
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800976 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
977 status = intel_fcs_random_number_gen(x1, &retval64,
978 &mbox_error);
979 SMC_RET4(handle, status, mbox_error, x1, retval64);
980
Sieu Mun Tange7a037f2022-05-10 17:18:19 +0800981 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
982 status = intel_fcs_random_number_gen_ext(x1, x2, x3,
983 &send_id);
984 SMC_RET1(handle, status);
985
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800986 case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
987 status = intel_fcs_send_cert(x1, x2, &send_id);
988 SMC_RET1(handle, status);
989
990 case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
991 status = intel_fcs_get_provision_data(&send_id);
992 SMC_RET1(handle, status);
993
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +0800994 case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
995 status = intel_fcs_cntr_set_preauth(x1, x2, x3,
996 &mbox_error);
997 SMC_RET2(handle, status, mbox_error);
998
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800999 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
1000 status = intel_hps_set_bridges(x1, x2);
1001 SMC_RET1(handle, status);
1002
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001003 case INTEL_SIP_SMC_HWMON_READTEMP:
1004 status = intel_hwmon_readtemp(x1, &retval);
1005 SMC_RET2(handle, status, retval);
1006
1007 case INTEL_SIP_SMC_HWMON_READVOLT:
1008 status = intel_hwmon_readvolt(x1, &retval);
1009 SMC_RET2(handle, status, retval);
1010
Sieu Mun Tang2a820b92022-05-11 09:59:55 +08001011 case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
1012 status = intel_fcs_sigma_teardown(x1, &mbox_error);
1013 SMC_RET2(handle, status, mbox_error);
1014
1015 case INTEL_SIP_SMC_FCS_CHIP_ID:
1016 status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
1017 SMC_RET4(handle, status, mbox_error, retval, retval2);
1018
1019 case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
1020 status = intel_fcs_attestation_subkey(x1, x2, x3,
1021 (uint32_t *) &x4, &mbox_error);
1022 SMC_RET4(handle, status, mbox_error, x3, x4);
1023
1024 case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
1025 status = intel_fcs_get_measurement(x1, x2, x3,
1026 (uint32_t *) &x4, &mbox_error);
1027 SMC_RET4(handle, status, mbox_error, x3, x4);
1028
Sieu Mun Tang28af1652022-05-09 10:48:53 +08001029 case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
1030 status = intel_fcs_get_attestation_cert(x1, x2,
1031 (uint32_t *) &x3, &mbox_error);
1032 SMC_RET4(handle, status, mbox_error, x2, x3);
1033
1034 case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
1035 status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
1036 SMC_RET2(handle, status, mbox_error);
1037
Sieu Mun Tang16754e12022-05-09 12:08:42 +08001038 case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
1039 status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
1040 SMC_RET3(handle, status, mbox_error, retval);
1041
1042 case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
1043 status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
1044 SMC_RET2(handle, status, mbox_error);
1045
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +08001046 case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
1047 status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
1048 SMC_RET1(handle, status);
1049
1050 case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1051 status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1052 (uint32_t *) &x4, &mbox_error);
1053 SMC_RET4(handle, status, mbox_error, x3, x4);
1054
1055 case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1056 status = intel_fcs_remove_crypto_service_key(x1, x2,
1057 &mbox_error);
1058 SMC_RET2(handle, status, mbox_error);
1059
1060 case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1061 status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1062 (uint32_t *) &x4, &mbox_error);
1063 SMC_RET4(handle, status, mbox_error, x3, x4);
1064
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001065 case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
1066 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1067 status = intel_fcs_get_digest_init(x1, x2, x3,
1068 x4, x5, &mbox_error);
1069 SMC_RET2(handle, status, mbox_error);
1070
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001071 case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
1072 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1073 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1074 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1075 x4, x5, (uint32_t *) &x6, false,
1076 &mbox_error);
1077 SMC_RET4(handle, status, mbox_error, x5, x6);
1078
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001079 case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
1080 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1081 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001082 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1083 x4, x5, (uint32_t *) &x6, true,
1084 &mbox_error);
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001085 SMC_RET4(handle, status, mbox_error, x5, x6);
1086
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001087 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
1088 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1089 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1090 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1091 x4, x5, (uint32_t *) &x6, false,
1092 &mbox_error, &send_id);
1093 SMC_RET4(handle, status, mbox_error, x5, x6);
1094
1095 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
1096 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1097 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1098 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1099 x4, x5, (uint32_t *) &x6, true,
1100 &mbox_error, &send_id);
1101 SMC_RET4(handle, status, mbox_error, x5, x6);
1102
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001103 case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1104 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1105 status = intel_fcs_mac_verify_init(x1, x2, x3,
1106 x4, x5, &mbox_error);
1107 SMC_RET2(handle, status, mbox_error);
1108
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001109 case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
1110 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1111 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1112 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1113 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1114 x4, x5, (uint32_t *) &x6, x7,
1115 false, &mbox_error);
1116 SMC_RET4(handle, status, mbox_error, x5, x6);
1117
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001118 case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1119 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1120 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1121 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001122 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1123 x4, x5, (uint32_t *) &x6, x7,
1124 true, &mbox_error);
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001125 SMC_RET4(handle, status, mbox_error, x5, x6);
1126
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001127 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
1128 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1129 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1130 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1131 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1132 x4, x5, (uint32_t *) &x6, x7,
1133 false, &mbox_error, &send_id);
1134 SMC_RET4(handle, status, mbox_error, x5, x6);
1135
1136 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
1137 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1138 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1139 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1140 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1141 x4, x5, (uint32_t *) &x6, x7,
1142 true, &mbox_error, &send_id);
1143 SMC_RET4(handle, status, mbox_error, x5, x6);
1144
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001145 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1146 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1147 status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
1148 x4, x5, &mbox_error);
1149 SMC_RET2(handle, status, mbox_error);
1150
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001151 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1152 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1153 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1154 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1155 x3, x4, x5, (uint32_t *) &x6, false,
1156 &mbox_error);
1157 SMC_RET4(handle, status, mbox_error, x5, x6);
1158
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001159 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1160 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1161 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001162 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1163 x3, x4, x5, (uint32_t *) &x6, true,
1164 &mbox_error);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001165 SMC_RET4(handle, status, mbox_error, x5, x6);
1166
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001167 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
1168 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1169 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1170 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1171 x2, x3, x4, x5, (uint32_t *) &x6, false,
1172 &mbox_error, &send_id);
1173 SMC_RET4(handle, status, mbox_error, x5, x6);
1174
1175 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
1176 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1177 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1178 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1179 x2, x3, x4, x5, (uint32_t *) &x6, true,
1180 &mbox_error, &send_id);
1181 SMC_RET4(handle, status, mbox_error, x5, x6);
1182
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +08001183 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
1184 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1185 status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
1186 x4, x5, &mbox_error);
1187 SMC_RET2(handle, status, mbox_error);
1188
1189 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1190 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1191 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1192 status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
1193 x4, x5, (uint32_t *) &x6, &mbox_error);
1194 SMC_RET4(handle, status, mbox_error, x5, x6);
1195
Sieu Mun Tang59357e82022-05-10 17:53:32 +08001196 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1197 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1198 status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
1199 x4, x5, &mbox_error);
1200 SMC_RET2(handle, status, mbox_error);
1201
1202 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1203 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1204 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1205 status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
1206 x4, x5, (uint32_t *) &x6, &mbox_error);
1207 SMC_RET4(handle, status, mbox_error, x5, x6);
1208
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001209 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1210 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1211 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
1212 x4, x5, &mbox_error);
1213 SMC_RET2(handle, status, mbox_error);
1214
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001215 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1216 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1217 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1218 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1219 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1220 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1221 x7, false, &mbox_error);
1222 SMC_RET4(handle, status, mbox_error, x5, x6);
1223
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001224 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
1225 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1226 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1227 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1228 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1229 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1230 x7, false, &mbox_error, &send_id);
1231 SMC_RET4(handle, status, mbox_error, x5, x6);
1232
1233 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
1234 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1235 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1236 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1237 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1238 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1239 x7, true, &mbox_error, &send_id);
1240 SMC_RET4(handle, status, mbox_error, x5, x6);
1241
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001242 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1243 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1244 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1245 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001246 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1247 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1248 x7, true, &mbox_error);
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001249 SMC_RET4(handle, status, mbox_error, x5, x6);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001250
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +08001251 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1252 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1253 status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1254 x4, x5, &mbox_error);
1255 SMC_RET2(handle, status, mbox_error);
1256
1257 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1258 status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1259 (uint32_t *) &x4, &mbox_error);
1260 SMC_RET4(handle, status, mbox_error, x3, x4);
1261
Sieu Mun Tang0675c222022-05-10 17:48:11 +08001262 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
1263 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1264 status = intel_fcs_ecdh_request_init(x1, x2, x3,
1265 x4, x5, &mbox_error);
1266 SMC_RET2(handle, status, mbox_error);
1267
1268 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
1269 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1270 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1271 status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
1272 x4, x5, (uint32_t *) &x6, &mbox_error);
1273 SMC_RET4(handle, status, mbox_error, x5, x6);
1274
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001275 case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
1276 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1277 status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
1278 &mbox_error);
1279 SMC_RET2(handle, status, mbox_error);
1280
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08001281 case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1282 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1283 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1284 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1285 x5, x6, false, &send_id);
1286 SMC_RET1(handle, status);
1287
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001288 case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
1289 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1290 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08001291 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1292 x5, x6, true, &send_id);
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001293 SMC_RET1(handle, status);
1294
Sieu Mun Tanga34b8812022-03-17 03:11:55 +08001295 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
1296 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
1297 &mbox_error);
1298 SMC_RET4(handle, status, mbox_error, x1, retval64);
1299
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +08001300 case INTEL_SIP_SMC_SVC_VERSION:
1301 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1302 SIP_SVC_VERSION_MAJOR,
1303 SIP_SVC_VERSION_MINOR);
1304
Jit Loon Lim2bee1732023-05-17 12:26:11 +08001305 case INTEL_SIP_SMC_SEU_ERR_STATUS:
1306 status = intel_sdm_seu_err_read(seu_respbuf,
1307 ARRAY_SIZE(seu_respbuf));
1308 if (status) {
1309 SMC_RET1(handle, status);
1310 } else {
1311 SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
1312 }
1313
Jit Loon Limb46c8692023-09-20 14:00:41 +08001314 case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
1315 status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
1316 SMC_RET1(handle, status);
1317
Hadi Asyrafi616da772019-06-27 11:34:03 +08001318 default:
1319 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1320 cookie, handle, flags);
1321 }
1322}
1323
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001324uintptr_t sip_smc_handler(uint32_t smc_fid,
1325 u_register_t x1,
1326 u_register_t x2,
1327 u_register_t x3,
1328 u_register_t x4,
1329 void *cookie,
1330 void *handle,
1331 u_register_t flags)
1332{
1333 uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1334
1335 if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1336 cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1337 return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1338 cookie, handle, flags);
1339 } else {
1340 return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1341 cookie, handle, flags);
1342 }
1343}
1344
Hadi Asyrafi616da772019-06-27 11:34:03 +08001345DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08001346 socfpga_sip_svc,
Hadi Asyrafi616da772019-06-27 11:34:03 +08001347 OEN_SIP_START,
1348 OEN_SIP_END,
1349 SMC_TYPE_FAST,
1350 NULL,
1351 sip_smc_handler
1352);
1353
1354DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08001355 socfpga_sip_svc_std,
Hadi Asyrafi616da772019-06-27 11:34:03 +08001356 OEN_SIP_START,
1357 OEN_SIP_END,
1358 SMC_TYPE_YIELD,
1359 NULL,
1360 sip_smc_handler
1361);