Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 1 | /* |
Jit Loon Lim | 86f6fb3 | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 2 | * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved. |
Kah Jing Lee | 60f0b58 | 2024-01-07 20:34:39 +0800 | [diff] [blame] | 3 | * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. |
| 4 | * Copyright (c) 2024, Altera Corporation. All rights reserved. |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 5 | * |
| 6 | * SPDX-License-Identifier: BSD-3-Clause |
| 7 | */ |
| 8 | |
| 9 | #include <assert.h> |
| 10 | #include <common/debug.h> |
| 11 | #include <common/runtime_svc.h> |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 12 | #include <lib/mmio.h> |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 13 | #include <tools_share/uuid.h> |
| 14 | |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 15 | #include "socfpga_fcs.h" |
Hadi Asyrafi | 6f8a2b2 | 2019-10-23 18:34:14 +0800 | [diff] [blame] | 16 | #include "socfpga_mailbox.h" |
Jit Loon Lim | 86f6fb3 | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 17 | #include "socfpga_plat_def.h" |
Hadi Asyrafi | 36a9f30 | 2019-12-24 10:42:52 +0800 | [diff] [blame] | 18 | #include "socfpga_reset_manager.h" |
Hadi Asyrafi | ab1132f | 2019-10-22 10:31:45 +0800 | [diff] [blame] | 19 | #include "socfpga_sip_svc.h" |
Jit Loon Lim | 86f6fb3 | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 20 | #include "socfpga_system_manager.h" |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 21 | |
| 22 | /* Total buffer the driver can hold */ |
| 23 | #define FPGA_CONFIG_BUFFER_SIZE 4 |
| 24 | |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 25 | static config_type request_type = NO_REQUEST; |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 26 | static int current_block, current_buffer; |
Abdul Halim, Muhammad Hadi Asyrafi | b251c33 | 2020-05-29 12:13:17 +0800 | [diff] [blame] | 27 | static int read_block, max_blocks; |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 28 | static uint32_t send_id, rcv_id; |
| 29 | static uint32_t bytes_per_block, blocks_submitted; |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 30 | static bool bridge_disable; |
Sieu Mun Tang | 2561369 | 2024-10-04 18:38:21 +0800 | [diff] [blame] | 31 | #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 |
| 32 | static uint32_t g_remapper_bypass; |
| 33 | #endif |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 34 | |
Sieu Mun Tang | e6d5de9 | 2022-04-28 22:21:01 +0800 | [diff] [blame] | 35 | /* RSU static variables */ |
Chee Hong Ang | 2cfd8ec | 2020-05-13 11:44:04 +0800 | [diff] [blame] | 36 | static uint32_t rsu_dcmf_ver[4] = {0}; |
Sieu Mun Tang | e6d5de9 | 2022-04-28 22:21:01 +0800 | [diff] [blame] | 37 | static uint16_t rsu_dcmf_stat[4] = {0}; |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 38 | static uint32_t rsu_max_retry; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 39 | |
| 40 | /* SiP Service UUID */ |
| 41 | DEFINE_SVC_UUID2(intl_svc_uid, |
| 42 | 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, |
| 43 | 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); |
| 44 | |
Hadi Asyrafi | cee6aa9 | 2019-12-17 15:25:04 +0800 | [diff] [blame] | 45 | static uint64_t socfpga_sip_handler(uint32_t smc_fid, |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 46 | uint64_t x1, |
| 47 | uint64_t x2, |
| 48 | uint64_t x3, |
| 49 | uint64_t x4, |
| 50 | void *cookie, |
| 51 | void *handle, |
| 52 | uint64_t flags) |
| 53 | { |
| 54 | ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); |
| 55 | SMC_RET1(handle, SMC_UNK); |
| 56 | } |
| 57 | |
| 58 | struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; |
| 59 | |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 60 | static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 61 | { |
Abdul Halim, Muhammad Hadi Asyrafi | d84bfef | 2020-02-25 16:28:10 +0800 | [diff] [blame] | 62 | uint32_t args[3]; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 63 | |
| 64 | while (max_blocks > 0 && buffer->size > buffer->size_written) { |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 65 | args[0] = (1<<8); |
| 66 | args[1] = buffer->addr + buffer->size_written; |
| 67 | if (buffer->size - buffer->size_written <= bytes_per_block) { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 68 | args[2] = buffer->size - buffer->size_written; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 69 | current_buffer++; |
| 70 | current_buffer %= FPGA_CONFIG_BUFFER_SIZE; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 71 | } else { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 72 | args[2] = bytes_per_block; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 73 | } |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 74 | |
| 75 | buffer->size_written += args[2]; |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 76 | mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, |
Abdul Halim, Muhammad Hadi Asyrafi | 118ab21 | 2020-10-15 15:27:18 +0800 | [diff] [blame] | 77 | 3U, CMD_INDIRECT); |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 78 | |
| 79 | buffer->subblocks_sent++; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 80 | max_blocks--; |
| 81 | } |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 82 | |
| 83 | return !max_blocks; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 84 | } |
| 85 | |
| 86 | static int intel_fpga_sdm_write_all(void) |
| 87 | { |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 88 | for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 89 | if (intel_fpga_sdm_write_buffer( |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 90 | &fpga_config_buffers[current_buffer])) { |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 91 | break; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 92 | } |
| 93 | } |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 94 | return 0; |
| 95 | } |
| 96 | |
Boon Khai Ng | 120834e | 2024-09-23 11:32:40 +0800 | [diff] [blame^] | 97 | static uint32_t intel_mailbox_fpga_config_isdone(uint32_t *err_states) |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 98 | { |
Hadi Asyrafi | 0c6dae2 | 2019-12-17 23:33:39 +0800 | [diff] [blame] | 99 | uint32_t ret; |
| 100 | |
Boon Khai Ng | 120834e | 2024-09-23 11:32:40 +0800 | [diff] [blame^] | 101 | if (err_states == NULL) |
| 102 | return INTEL_SIP_SMC_STATUS_REJECTED; |
| 103 | |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 104 | switch (request_type) { |
| 105 | case RECONFIGURATION: |
| 106 | ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, |
Boon Khai Ng | 120834e | 2024-09-23 11:32:40 +0800 | [diff] [blame^] | 107 | true, err_states); |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 108 | break; |
| 109 | case BITSTREAM_AUTH: |
| 110 | ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, |
Boon Khai Ng | 120834e | 2024-09-23 11:32:40 +0800 | [diff] [blame^] | 111 | false, err_states); |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 112 | break; |
| 113 | default: |
| 114 | ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, |
Boon Khai Ng | 120834e | 2024-09-23 11:32:40 +0800 | [diff] [blame^] | 115 | false, err_states); |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 116 | break; |
Kris Chaplin | e768dfa | 2021-06-25 11:31:52 +0100 | [diff] [blame] | 117 | } |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 118 | |
Abdul Halim, Muhammad Hadi Asyrafi | 959143d | 2020-12-29 16:49:23 +0800 | [diff] [blame] | 119 | if (ret != 0U) { |
Kris Chaplin | e768dfa | 2021-06-25 11:31:52 +0100 | [diff] [blame] | 120 | if (ret == MBOX_CFGSTAT_STATE_CONFIG) { |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 121 | return INTEL_SIP_SMC_STATUS_BUSY; |
Kris Chaplin | e768dfa | 2021-06-25 11:31:52 +0100 | [diff] [blame] | 122 | } else { |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 123 | request_type = NO_REQUEST; |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 124 | return INTEL_SIP_SMC_STATUS_ERROR; |
Kris Chaplin | e768dfa | 2021-06-25 11:31:52 +0100 | [diff] [blame] | 125 | } |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 126 | } |
| 127 | |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 128 | if (bridge_disable != 0U) { |
Sieu Mun Tang | 82cf5df | 2022-05-05 17:07:21 +0800 | [diff] [blame] | 129 | socfpga_bridges_enable(~0); /* Enable bridge */ |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 130 | bridge_disable = false; |
Hadi Asyrafi | 36a9f30 | 2019-12-24 10:42:52 +0800 | [diff] [blame] | 131 | } |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 132 | request_type = NO_REQUEST; |
Hadi Asyrafi | 36a9f30 | 2019-12-24 10:42:52 +0800 | [diff] [blame] | 133 | |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 134 | return INTEL_SIP_SMC_STATUS_OK; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 135 | } |
| 136 | |
| 137 | static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) |
| 138 | { |
| 139 | int i; |
| 140 | |
| 141 | for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { |
| 142 | if (fpga_config_buffers[i].block_number == current_block) { |
| 143 | fpga_config_buffers[i].subblocks_sent--; |
| 144 | if (fpga_config_buffers[i].subblocks_sent == 0 |
| 145 | && fpga_config_buffers[i].size <= |
| 146 | fpga_config_buffers[i].size_written) { |
| 147 | fpga_config_buffers[i].write_requested = 0; |
| 148 | current_block++; |
| 149 | *buffer_addr_completed = |
| 150 | fpga_config_buffers[i].addr; |
| 151 | return 0; |
| 152 | } |
| 153 | } |
| 154 | } |
| 155 | |
| 156 | return -1; |
| 157 | } |
| 158 | |
Hadi Asyrafi | cee6aa9 | 2019-12-17 15:25:04 +0800 | [diff] [blame] | 159 | static int intel_fpga_config_completed_write(uint32_t *completed_addr, |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 160 | uint32_t *count, uint32_t *job_id) |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 161 | { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 162 | uint32_t resp[5]; |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 163 | unsigned int resp_len = ARRAY_SIZE(resp); |
| 164 | int status = INTEL_SIP_SMC_STATUS_OK; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 165 | int all_completed = 1; |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 166 | *count = 0; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 167 | |
Tien Hock, Loh | 500b232 | 2019-10-30 14:49:40 +0800 | [diff] [blame] | 168 | while (*count < 3) { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 169 | |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 170 | status = mailbox_read_response(job_id, |
| 171 | resp, &resp_len); |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 172 | |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 173 | if (status < 0) { |
Tien Hock, Loh | 500b232 | 2019-10-30 14:49:40 +0800 | [diff] [blame] | 174 | break; |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 175 | } |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 176 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 177 | max_blocks++; |
Tien Hock, Loh | 500b232 | 2019-10-30 14:49:40 +0800 | [diff] [blame] | 178 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 179 | if (mark_last_buffer_xfer_completed( |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 180 | &completed_addr[*count]) == 0) { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 181 | *count = *count + 1; |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 182 | } else { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 183 | break; |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 184 | } |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | if (*count <= 0) { |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 188 | if (status != MBOX_NO_RESPONSE && |
| 189 | status != MBOX_TIMEOUT && resp_len != 0) { |
Tien Hock, Loh | 500b232 | 2019-10-30 14:49:40 +0800 | [diff] [blame] | 190 | mailbox_clear_response(); |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 191 | request_type = NO_REQUEST; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 192 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 193 | } |
| 194 | |
| 195 | *count = 0; |
| 196 | } |
| 197 | |
| 198 | intel_fpga_sdm_write_all(); |
| 199 | |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 200 | if (*count > 0) { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 201 | status = INTEL_SIP_SMC_STATUS_OK; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 202 | } else if (*count == 0) { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 203 | status = INTEL_SIP_SMC_STATUS_BUSY; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 204 | } |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 205 | |
| 206 | for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { |
| 207 | if (fpga_config_buffers[i].write_requested != 0) { |
| 208 | all_completed = 0; |
| 209 | break; |
| 210 | } |
| 211 | } |
| 212 | |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 213 | if (all_completed == 1) { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 214 | return INTEL_SIP_SMC_STATUS_OK; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 215 | } |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 216 | |
| 217 | return status; |
| 218 | } |
| 219 | |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 220 | static int intel_fpga_config_start(uint32_t flag) |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 221 | { |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 222 | uint32_t argument = 0x1; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 223 | uint32_t response[3]; |
| 224 | int status = 0; |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 225 | unsigned int size = 0; |
| 226 | unsigned int resp_len = ARRAY_SIZE(response); |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 227 | |
Sieu Mun Tang | 8b8b2ba | 2024-11-09 00:30:33 +0800 | [diff] [blame] | 228 | #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 |
| 229 | /* |
| 230 | * To trigger isolation |
| 231 | * FPGA configuration complete signal should be de-asserted |
| 232 | */ |
| 233 | INFO("SOCFPGA: Request SDM to trigger isolation\n"); |
| 234 | status = mailbox_send_fpga_config_comp(); |
| 235 | |
| 236 | if (status < 0) { |
| 237 | INFO("SOCFPGA: Isolation for FPGA configuration complete is not executed\n"); |
| 238 | } |
| 239 | #endif |
| 240 | |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 241 | request_type = RECONFIGURATION; |
| 242 | |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 243 | if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) { |
| 244 | bridge_disable = true; |
Abdul Halim, Muhammad Hadi Asyrafi | b251c33 | 2020-05-29 12:13:17 +0800 | [diff] [blame] | 245 | } |
Hadi Asyrafi | 36a9f30 | 2019-12-24 10:42:52 +0800 | [diff] [blame] | 246 | |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 247 | if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) { |
| 248 | size = 1; |
| 249 | bridge_disable = false; |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 250 | request_type = BITSTREAM_AUTH; |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 251 | } |
| 252 | |
Sieu Mun Tang | eede099 | 2023-12-22 00:26:42 +0800 | [diff] [blame] | 253 | #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 |
| 254 | intel_smmu_hps_remapper_init(0U); |
| 255 | #endif |
| 256 | |
Tien Hock, Loh | 500b232 | 2019-10-30 14:49:40 +0800 | [diff] [blame] | 257 | mailbox_clear_response(); |
| 258 | |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 259 | mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, |
| 260 | CMD_CASUAL, NULL, NULL); |
Tien Hock, Loh | 500b232 | 2019-10-30 14:49:40 +0800 | [diff] [blame] | 261 | |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 262 | status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, |
| 263 | CMD_CASUAL, response, &resp_len); |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 264 | |
Abdul Halim, Muhammad Hadi Asyrafi | fbc3913 | 2020-11-20 11:06:00 +0800 | [diff] [blame] | 265 | if (status < 0) { |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 266 | bridge_disable = false; |
Sieu Mun Tang | c366760 | 2022-05-13 14:55:05 +0800 | [diff] [blame] | 267 | request_type = NO_REQUEST; |
Abdul Halim, Muhammad Hadi Asyrafi | fbc3913 | 2020-11-20 11:06:00 +0800 | [diff] [blame] | 268 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 269 | } |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 270 | |
| 271 | max_blocks = response[0]; |
| 272 | bytes_per_block = response[1]; |
| 273 | |
| 274 | for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { |
| 275 | fpga_config_buffers[i].size = 0; |
| 276 | fpga_config_buffers[i].size_written = 0; |
| 277 | fpga_config_buffers[i].addr = 0; |
| 278 | fpga_config_buffers[i].write_requested = 0; |
| 279 | fpga_config_buffers[i].block_number = 0; |
| 280 | fpga_config_buffers[i].subblocks_sent = 0; |
| 281 | } |
| 282 | |
| 283 | blocks_submitted = 0; |
| 284 | current_block = 0; |
Tien Hock, Loh | 500b232 | 2019-10-30 14:49:40 +0800 | [diff] [blame] | 285 | read_block = 0; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 286 | current_buffer = 0; |
| 287 | |
Sieu Mun Tang | 5406498 | 2022-04-28 22:40:58 +0800 | [diff] [blame] | 288 | /* Disable bridge on full reconfiguration */ |
| 289 | if (bridge_disable) { |
Sieu Mun Tang | 82cf5df | 2022-05-05 17:07:21 +0800 | [diff] [blame] | 290 | socfpga_bridges_disable(~0); |
Hadi Asyrafi | 36a9f30 | 2019-12-24 10:42:52 +0800 | [diff] [blame] | 291 | } |
| 292 | |
Abdul Halim, Muhammad Hadi Asyrafi | fbc3913 | 2020-11-20 11:06:00 +0800 | [diff] [blame] | 293 | return INTEL_SIP_SMC_STATUS_OK; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 294 | } |
| 295 | |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 296 | static bool is_fpga_config_buffer_full(void) |
| 297 | { |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 298 | for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { |
| 299 | if (!fpga_config_buffers[i].write_requested) { |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 300 | return false; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 301 | } |
| 302 | } |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 303 | return true; |
| 304 | } |
| 305 | |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 306 | bool is_address_in_ddr_range(uint64_t addr, uint64_t size) |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 307 | { |
Sieu Mun Tang | fc4a017 | 2023-09-25 22:30:34 +0800 | [diff] [blame] | 308 | uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE; |
| 309 | uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size; |
| 310 | |
Abdul Halim, Muhammad Hadi Asyrafi | 461f544 | 2020-07-03 13:22:09 +0800 | [diff] [blame] | 311 | if (!addr && !size) { |
| 312 | return true; |
| 313 | } |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 314 | if (size > (UINT64_MAX - addr)) { |
Abdul Halim, Muhammad Hadi Asyrafi | c39a0e0 | 2020-02-06 19:18:41 +0800 | [diff] [blame] | 315 | return false; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 316 | } |
| 317 | if (addr < BL31_LIMIT) { |
Abdul Halim, Muhammad Hadi Asyrafi | c39a0e0 | 2020-02-06 19:18:41 +0800 | [diff] [blame] | 318 | return false; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 319 | } |
Sieu Mun Tang | fc4a017 | 2023-09-25 22:30:34 +0800 | [diff] [blame] | 320 | if (dram_region_end > dram_max_sz) { |
Abdul Halim, Muhammad Hadi Asyrafi | c39a0e0 | 2020-02-06 19:18:41 +0800 | [diff] [blame] | 321 | return false; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 322 | } |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 323 | |
Abdul Halim, Muhammad Hadi Asyrafi | c39a0e0 | 2020-02-06 19:18:41 +0800 | [diff] [blame] | 324 | return true; |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 325 | } |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 326 | |
Hadi Asyrafi | cee6aa9 | 2019-12-17 15:25:04 +0800 | [diff] [blame] | 327 | static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 328 | { |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 329 | int i; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 330 | |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 331 | intel_fpga_sdm_write_all(); |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 332 | |
Abdul Halim, Muhammad Hadi Asyrafi | c39a0e0 | 2020-02-06 19:18:41 +0800 | [diff] [blame] | 333 | if (!is_address_in_ddr_range(mem, size) || |
Abdul Halim, Muhammad Hadi Asyrafi | 351e884 | 2020-11-05 18:00:03 +0800 | [diff] [blame] | 334 | is_fpga_config_buffer_full()) { |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 335 | return INTEL_SIP_SMC_STATUS_REJECTED; |
Abdul Halim, Muhammad Hadi Asyrafi | 351e884 | 2020-11-05 18:00:03 +0800 | [diff] [blame] | 336 | } |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 337 | |
Sieu Mun Tang | eede099 | 2023-12-22 00:26:42 +0800 | [diff] [blame] | 338 | #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 |
| 339 | intel_smmu_hps_remapper_init(&mem); |
| 340 | #endif |
| 341 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 342 | for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 343 | int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; |
| 344 | |
| 345 | if (!fpga_config_buffers[j].write_requested) { |
| 346 | fpga_config_buffers[j].addr = mem; |
| 347 | fpga_config_buffers[j].size = size; |
| 348 | fpga_config_buffers[j].size_written = 0; |
| 349 | fpga_config_buffers[j].write_requested = 1; |
| 350 | fpga_config_buffers[j].block_number = |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 351 | blocks_submitted++; |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 352 | fpga_config_buffers[j].subblocks_sent = 0; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 353 | break; |
| 354 | } |
| 355 | } |
| 356 | |
Abdul Halim, Muhammad Hadi Asyrafi | 351e884 | 2020-11-05 18:00:03 +0800 | [diff] [blame] | 357 | if (is_fpga_config_buffer_full()) { |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 358 | return INTEL_SIP_SMC_STATUS_BUSY; |
Abdul Halim, Muhammad Hadi Asyrafi | 351e884 | 2020-11-05 18:00:03 +0800 | [diff] [blame] | 359 | } |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 360 | |
Hadi Asyrafi | f3a7c14 | 2019-11-12 16:29:03 +0800 | [diff] [blame] | 361 | return INTEL_SIP_SMC_STATUS_OK; |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 362 | } |
| 363 | |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 364 | static int is_out_of_sec_range(uint64_t reg_addr) |
| 365 | { |
Siew Chin Lim | 869d4f5 | 2021-05-11 21:12:22 +0800 | [diff] [blame] | 366 | #if DEBUG |
| 367 | return 0; |
| 368 | #endif |
| 369 | |
Jit Loon Lim | 7787efe | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 370 | #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5 |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 371 | switch (reg_addr) { |
| 372 | case(0xF8011100): /* ECCCTRL1 */ |
| 373 | case(0xF8011104): /* ECCCTRL2 */ |
| 374 | case(0xF8011110): /* ERRINTEN */ |
| 375 | case(0xF8011114): /* ERRINTENS */ |
| 376 | case(0xF8011118): /* ERRINTENR */ |
| 377 | case(0xF801111C): /* INTMODE */ |
| 378 | case(0xF8011120): /* INTSTAT */ |
| 379 | case(0xF8011124): /* DIAGINTTEST */ |
| 380 | case(0xF801112C): /* DERRADDRA */ |
Sieu Mun Tang | bd8da63 | 2022-09-28 15:58:28 +0800 | [diff] [blame] | 381 | case(0xFA000000): /* SMMU SCR0 */ |
| 382 | case(0xFA000004): /* SMMU SCR1 */ |
| 383 | case(0xFA000400): /* SMMU NSCR0 */ |
| 384 | case(0xFA004000): /* SMMU SSD0_REG */ |
| 385 | case(0xFA000820): /* SMMU SMR8 */ |
| 386 | case(0xFA000c20): /* SMMU SCR8 */ |
| 387 | case(0xFA028000): /* SMMU CB8_SCTRL */ |
| 388 | case(0xFA001020): /* SMMU CBAR8 */ |
| 389 | case(0xFA028030): /* SMMU TCR_LPAE */ |
| 390 | case(0xFA028020): /* SMMU CB8_TTBR0_LOW */ |
| 391 | case(0xFA028024): /* SMMU CB8_PRRR_HIGH */ |
| 392 | case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */ |
| 393 | case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */ |
| 394 | case(0xFA028010): /* SMMU_CB8)TCR2 */ |
| 395 | case(0xFFD080A4): /* SDM SMMU STREAM ID REG */ |
| 396 | case(0xFA001820): /* SMMU_CBA2R8 */ |
| 397 | case(0xFA000074): /* SMMU_STLBGSTATUS */ |
| 398 | case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */ |
| 399 | case(0xFA000060): /* SMMU_STLBIALL */ |
| 400 | case(0xFA000070): /* SMMU_STLBGSYNC */ |
| 401 | case(0xFA028618): /* CB8_TLBALL */ |
| 402 | case(0xFA0287F0): /* CB8_TLBSYNC */ |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 403 | case(0xFFD12028): /* SDMMCGRP_CTRL */ |
| 404 | case(0xFFD12044): /* EMAC0 */ |
| 405 | case(0xFFD12048): /* EMAC1 */ |
| 406 | case(0xFFD1204C): /* EMAC2 */ |
| 407 | case(0xFFD12090): /* ECC_INT_MASK_VALUE */ |
| 408 | case(0xFFD12094): /* ECC_INT_MASK_SET */ |
| 409 | case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ |
| 410 | case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ |
| 411 | case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ |
| 412 | case(0xFFD120C0): /* NOC_TIMEOUT */ |
| 413 | case(0xFFD120C4): /* NOC_IDLEREQ_SET */ |
| 414 | case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ |
| 415 | case(0xFFD120D0): /* NOC_IDLEACK */ |
| 416 | case(0xFFD120D4): /* NOC_IDLESTATUS */ |
| 417 | case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ |
| 418 | case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ |
| 419 | case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ |
| 420 | case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ |
| 421 | return 0; |
Jit Loon Lim | 7787efe | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 422 | #else |
| 423 | switch (reg_addr) { |
| 424 | |
| 425 | case(0xF8011104): /* ECCCTRL2 */ |
| 426 | case(0xFFD12028): /* SDMMCGRP_CTRL */ |
| 427 | case(0xFFD120C4): /* NOC_IDLEREQ_SET */ |
| 428 | case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ |
| 429 | case(0xFFD120D0): /* NOC_IDLEACK */ |
| 430 | |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 431 | |
Jit Loon Lim | 7787efe | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 432 | case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */ |
| 433 | case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */ |
| 434 | case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */ |
| 435 | case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */ |
| 436 | case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */ |
| 437 | case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */ |
| 438 | case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */ |
| 439 | case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */ |
| 440 | |
Jit Loon Lim | d9144ec | 2024-08-22 21:53:03 +0800 | [diff] [blame] | 441 | case(SOCFPGA_ECC_QSPI(INITSTAT)): /* ECC_QSPI_INITSTAT */ |
Jit Loon Lim | 7787efe | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 442 | case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */ |
| 443 | case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */ |
| 444 | case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */ |
| 445 | case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */ |
| 446 | case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */ |
| 447 | case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */ |
| 448 | case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */ |
| 449 | case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */ |
| 450 | case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */ |
| 451 | case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */ |
| 452 | case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */ |
| 453 | case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */ |
| 454 | case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */ |
| 455 | case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */ |
Jit Loon Lim | 7787efe | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 456 | #endif |
Jit Loon Lim | 6e42279 | 2023-09-07 16:44:07 +0800 | [diff] [blame] | 457 | case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */ |
| 458 | case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */ |
| 459 | case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */ |
| 460 | case(SOCFPGA_ECC_QSPI(ERRINTENR)): /* ECC_QSPI_ERRINTENR */ |
| 461 | case(SOCFPGA_ECC_QSPI(INTMODE)): /* ECC_QSPI_INTMODE */ |
| 462 | case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)): /* ECC_QSPI_ECC_ACCCTRL */ |
| 463 | case(SOCFPGA_ECC_QSPI(ECC_STARTACC)): /* ECC_QSPI_ECC_STARTACC */ |
| 464 | case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)): /* ECC_QSPI_ECC_WDCTRL */ |
| 465 | case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */ |
| 466 | case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */ |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 467 | return 0; |
Sieu Mun Tang | 334ea37 | 2023-12-22 00:43:57 +0800 | [diff] [blame] | 468 | |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 469 | default: |
| 470 | break; |
| 471 | } |
| 472 | |
| 473 | return -1; |
| 474 | } |
| 475 | |
| 476 | /* Secure register access */ |
| 477 | uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) |
| 478 | { |
| 479 | if (is_out_of_sec_range(reg_addr)) { |
| 480 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 481 | } |
| 482 | |
| 483 | *retval = mmio_read_32(reg_addr); |
| 484 | |
| 485 | return INTEL_SIP_SMC_STATUS_OK; |
| 486 | } |
| 487 | |
| 488 | uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, |
| 489 | uint32_t *retval) |
| 490 | { |
| 491 | if (is_out_of_sec_range(reg_addr)) { |
| 492 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 493 | } |
| 494 | |
Jit Loon Lim | 6e42279 | 2023-09-07 16:44:07 +0800 | [diff] [blame] | 495 | switch (reg_addr) { |
Jit Loon Lim | 6e42279 | 2023-09-07 16:44:07 +0800 | [diff] [blame] | 496 | case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */ |
| 497 | case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */ |
| 498 | mmio_write_16(reg_addr, val); |
| 499 | break; |
Jit Loon Lim | 6e42279 | 2023-09-07 16:44:07 +0800 | [diff] [blame] | 500 | default: |
| 501 | mmio_write_32(reg_addr, val); |
| 502 | break; |
| 503 | } |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 504 | |
| 505 | return intel_secure_reg_read(reg_addr, retval); |
| 506 | } |
| 507 | |
| 508 | uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, |
| 509 | uint32_t val, uint32_t *retval) |
| 510 | { |
| 511 | if (!intel_secure_reg_read(reg_addr, retval)) { |
| 512 | *retval &= ~mask; |
Siew Chin Lim | a076315 | 2021-07-10 00:55:35 +0800 | [diff] [blame] | 513 | *retval |= val & mask; |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 514 | return intel_secure_reg_write(reg_addr, *retval, retval); |
| 515 | } |
| 516 | |
| 517 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 518 | } |
| 519 | |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 520 | /* Intel Remote System Update (RSU) services */ |
| 521 | uint64_t intel_rsu_update_address; |
| 522 | |
Abdul Halim, Muhammad Hadi Asyrafi | 118ab21 | 2020-10-15 15:27:18 +0800 | [diff] [blame] | 523 | static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 524 | { |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 525 | if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { |
Abdul Halim, Muhammad Hadi Asyrafi | 25f623e | 2020-02-27 10:23:48 +0800 | [diff] [blame] | 526 | return INTEL_SIP_SMC_RSU_ERROR; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 527 | } |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 528 | |
| 529 | return INTEL_SIP_SMC_STATUS_OK; |
| 530 | } |
| 531 | |
Kah Jing Lee | 60f0b58 | 2024-01-07 20:34:39 +0800 | [diff] [blame] | 532 | static uint32_t intel_rsu_get_device_info(uint32_t *respbuf, |
| 533 | unsigned int respbuf_sz) |
| 534 | { |
| 535 | if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) { |
| 536 | return INTEL_SIP_SMC_RSU_ERROR; |
| 537 | } |
| 538 | |
| 539 | return INTEL_SIP_SMC_STATUS_OK; |
| 540 | } |
| 541 | |
Mahesh Rao | 1e1c8c4 | 2023-05-23 14:33:45 +0800 | [diff] [blame] | 542 | uint32_t intel_rsu_update(uint64_t update_address) |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 543 | { |
Jit Loon Lim | 581ad47 | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 544 | if (update_address > SIZE_MAX) { |
| 545 | return INTEL_SIP_SMC_STATUS_REJECTED; |
| 546 | } |
| 547 | |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 548 | intel_rsu_update_address = update_address; |
| 549 | return INTEL_SIP_SMC_STATUS_OK; |
| 550 | } |
| 551 | |
Abdul Halim, Muhammad Hadi Asyrafi | d84bfef | 2020-02-25 16:28:10 +0800 | [diff] [blame] | 552 | static uint32_t intel_rsu_notify(uint32_t execution_stage) |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 553 | { |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 554 | if (mailbox_hps_stage_notify(execution_stage) < 0) { |
Abdul Halim, Muhammad Hadi Asyrafi | 25f623e | 2020-02-27 10:23:48 +0800 | [diff] [blame] | 555 | return INTEL_SIP_SMC_RSU_ERROR; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 556 | } |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 557 | |
| 558 | return INTEL_SIP_SMC_STATUS_OK; |
| 559 | } |
| 560 | |
| 561 | static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, |
| 562 | uint32_t *ret_stat) |
| 563 | { |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 564 | if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { |
Abdul Halim, Muhammad Hadi Asyrafi | 25f623e | 2020-02-27 10:23:48 +0800 | [diff] [blame] | 565 | return INTEL_SIP_SMC_RSU_ERROR; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 566 | } |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 567 | |
| 568 | *ret_stat = respbuf[8]; |
| 569 | return INTEL_SIP_SMC_STATUS_OK; |
| 570 | } |
| 571 | |
Chee Hong Ang | 2cfd8ec | 2020-05-13 11:44:04 +0800 | [diff] [blame] | 572 | static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0, |
| 573 | uint64_t dcmf_ver_3_2) |
| 574 | { |
| 575 | rsu_dcmf_ver[0] = dcmf_ver_1_0; |
| 576 | rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32; |
| 577 | rsu_dcmf_ver[2] = dcmf_ver_3_2; |
| 578 | rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32; |
| 579 | |
| 580 | return INTEL_SIP_SMC_STATUS_OK; |
| 581 | } |
| 582 | |
Sieu Mun Tang | e6d5de9 | 2022-04-28 22:21:01 +0800 | [diff] [blame] | 583 | static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat) |
| 584 | { |
| 585 | rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16)); |
| 586 | rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16)); |
| 587 | rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16)); |
| 588 | rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16)); |
| 589 | |
| 590 | return INTEL_SIP_SMC_STATUS_OK; |
| 591 | } |
| 592 | |
Kris Chaplin | e768dfa | 2021-06-25 11:31:52 +0100 | [diff] [blame] | 593 | /* Intel HWMON services */ |
| 594 | static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval) |
| 595 | { |
Kris Chaplin | e768dfa | 2021-06-25 11:31:52 +0100 | [diff] [blame] | 596 | if (mailbox_hwmon_readtemp(chan, retval) < 0) { |
| 597 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 598 | } |
| 599 | |
| 600 | return INTEL_SIP_SMC_STATUS_OK; |
| 601 | } |
| 602 | |
| 603 | static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval) |
| 604 | { |
Kris Chaplin | e768dfa | 2021-06-25 11:31:52 +0100 | [diff] [blame] | 605 | if (mailbox_hwmon_readvolt(chan, retval) < 0) { |
| 606 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 607 | } |
| 608 | |
| 609 | return INTEL_SIP_SMC_STATUS_OK; |
| 610 | } |
| 611 | |
Hadi Asyrafi | a33e810 | 2019-12-17 19:30:41 +0800 | [diff] [blame] | 612 | /* Mailbox services */ |
Abdul Halim, Muhammad Hadi Asyrafi | d9006fc | 2021-02-05 11:50:58 +0800 | [diff] [blame] | 613 | static uint32_t intel_smc_fw_version(uint32_t *fw_version) |
| 614 | { |
Sieu Mun Tang | bfda95a | 2022-04-27 18:54:10 +0800 | [diff] [blame] | 615 | int status; |
| 616 | unsigned int resp_len = CONFIG_STATUS_WORD_SIZE; |
| 617 | uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U}; |
| 618 | |
| 619 | status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U, |
| 620 | CMD_CASUAL, resp_data, &resp_len); |
| 621 | |
| 622 | if (status < 0) { |
| 623 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 624 | } |
| 625 | |
| 626 | if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) { |
| 627 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 628 | } |
| 629 | |
| 630 | *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK; |
Abdul Halim, Muhammad Hadi Asyrafi | d9006fc | 2021-02-05 11:50:58 +0800 | [diff] [blame] | 631 | |
| 632 | return INTEL_SIP_SMC_STATUS_OK; |
| 633 | } |
| 634 | |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 635 | static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, |
Sieu Mun Tang | 7420c53 | 2022-05-10 23:17:04 +0800 | [diff] [blame] | 636 | unsigned int len, uint32_t urgent, uint64_t response, |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 637 | unsigned int resp_len, int *mbox_status, |
| 638 | unsigned int *len_in_resp) |
Hadi Asyrafi | a33e810 | 2019-12-17 19:30:41 +0800 | [diff] [blame] | 639 | { |
Abdul Halim, Muhammad Hadi Asyrafi | c39a0e0 | 2020-02-06 19:18:41 +0800 | [diff] [blame] | 640 | *len_in_resp = 0; |
Sieu Mun Tang | 96bbdca | 2022-04-12 15:00:13 +0800 | [diff] [blame] | 641 | *mbox_status = GENERIC_RESPONSE_ERROR; |
Abdul Halim, Muhammad Hadi Asyrafi | c39a0e0 | 2020-02-06 19:18:41 +0800 | [diff] [blame] | 642 | |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 643 | if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) { |
Abdul Halim, Muhammad Hadi Asyrafi | c39a0e0 | 2020-02-06 19:18:41 +0800 | [diff] [blame] | 644 | return INTEL_SIP_SMC_STATUS_REJECTED; |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 645 | } |
Abdul Halim, Muhammad Hadi Asyrafi | c39a0e0 | 2020-02-06 19:18:41 +0800 | [diff] [blame] | 646 | |
Hadi Asyrafi | a33e810 | 2019-12-17 19:30:41 +0800 | [diff] [blame] | 647 | int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, |
Sieu Mun Tang | 7420c53 | 2022-05-10 23:17:04 +0800 | [diff] [blame] | 648 | (uint32_t *) response, &resp_len); |
Hadi Asyrafi | a33e810 | 2019-12-17 19:30:41 +0800 | [diff] [blame] | 649 | |
| 650 | if (status < 0) { |
Hadi Asyrafi | a33e810 | 2019-12-17 19:30:41 +0800 | [diff] [blame] | 651 | *mbox_status = -status; |
| 652 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 653 | } |
| 654 | |
| 655 | *mbox_status = 0; |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 656 | *len_in_resp = resp_len; |
Sieu Mun Tang | 7420c53 | 2022-05-10 23:17:04 +0800 | [diff] [blame] | 657 | |
| 658 | flush_dcache_range(response, resp_len * MBOX_WORD_BYTE); |
| 659 | |
Hadi Asyrafi | a33e810 | 2019-12-17 19:30:41 +0800 | [diff] [blame] | 660 | return INTEL_SIP_SMC_STATUS_OK; |
| 661 | } |
| 662 | |
Sieu Mun Tang | 2b8e005 | 2022-04-27 18:57:29 +0800 | [diff] [blame] | 663 | static int intel_smc_get_usercode(uint32_t *user_code) |
| 664 | { |
| 665 | int status; |
| 666 | unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE; |
| 667 | |
| 668 | status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL, |
| 669 | 0U, CMD_CASUAL, user_code, &resp_len); |
| 670 | |
| 671 | if (status < 0) { |
| 672 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 673 | } |
| 674 | |
| 675 | return INTEL_SIP_SMC_STATUS_OK; |
| 676 | } |
| 677 | |
Sieu Mun Tang | fd8a8ad | 2022-05-07 00:50:37 +0800 | [diff] [blame] | 678 | uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size, |
| 679 | uint32_t mode, uint32_t *job_id, |
| 680 | uint32_t *ret_size, uint32_t *mbox_error) |
| 681 | { |
| 682 | int status = 0; |
| 683 | uint32_t resp_len = size / MBOX_WORD_BYTE; |
| 684 | |
| 685 | if (resp_len > MBOX_DATA_MAX_LEN) { |
| 686 | return INTEL_SIP_SMC_STATUS_REJECTED; |
| 687 | } |
| 688 | |
| 689 | if (!is_address_in_ddr_range(addr, size)) { |
| 690 | return INTEL_SIP_SMC_STATUS_REJECTED; |
| 691 | } |
| 692 | |
| 693 | if (mode == SERVICE_COMPLETED_MODE_ASYNC) { |
| 694 | status = mailbox_read_response_async(job_id, |
| 695 | NULL, (uint32_t *) addr, &resp_len, 0); |
| 696 | } else { |
| 697 | status = mailbox_read_response(job_id, |
| 698 | (uint32_t *) addr, &resp_len); |
| 699 | |
| 700 | if (status == MBOX_NO_RESPONSE) { |
| 701 | status = MBOX_BUSY; |
| 702 | } |
| 703 | } |
| 704 | |
| 705 | if (status == MBOX_NO_RESPONSE) { |
| 706 | return INTEL_SIP_SMC_STATUS_NO_RESPONSE; |
| 707 | } |
| 708 | |
| 709 | if (status == MBOX_BUSY) { |
| 710 | return INTEL_SIP_SMC_STATUS_BUSY; |
| 711 | } |
| 712 | |
| 713 | *ret_size = resp_len * MBOX_WORD_BYTE; |
| 714 | flush_dcache_range(addr, *ret_size); |
| 715 | |
Sieu Mun Tang | 6c7f0c7 | 2022-12-04 01:43:35 +0800 | [diff] [blame] | 716 | if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 || |
| 717 | status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) { |
| 718 | *mbox_error = -status; |
| 719 | } else if (status != MBOX_RET_OK) { |
Sieu Mun Tang | fd8a8ad | 2022-05-07 00:50:37 +0800 | [diff] [blame] | 720 | *mbox_error = -status; |
| 721 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 722 | } |
| 723 | |
| 724 | return INTEL_SIP_SMC_STATUS_OK; |
| 725 | } |
| 726 | |
Sieu Mun Tang | 758a2ad | 2022-05-11 10:23:13 +0800 | [diff] [blame] | 727 | /* Miscellaneous HPS services */ |
| 728 | uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask) |
| 729 | { |
| 730 | int status = 0; |
| 731 | |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 732 | if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) { |
| 733 | if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { |
Sieu Mun Tang | 758a2ad | 2022-05-11 10:23:13 +0800 | [diff] [blame] | 734 | status = socfpga_bridges_enable((uint32_t)mask); |
| 735 | } else { |
| 736 | status = socfpga_bridges_enable(~0); |
| 737 | } |
| 738 | } else { |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 739 | if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { |
Sieu Mun Tang | 758a2ad | 2022-05-11 10:23:13 +0800 | [diff] [blame] | 740 | status = socfpga_bridges_disable((uint32_t)mask); |
| 741 | } else { |
| 742 | status = socfpga_bridges_disable(~0); |
| 743 | } |
| 744 | } |
| 745 | |
| 746 | if (status < 0) { |
| 747 | return INTEL_SIP_SMC_STATUS_ERROR; |
| 748 | } |
| 749 | |
| 750 | return INTEL_SIP_SMC_STATUS_OK; |
| 751 | } |
| 752 | |
Jit Loon Lim | 2bee173 | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 753 | /* SDM SEU Error services */ |
Jit Loon Lim | b46c869 | 2023-09-20 14:00:41 +0800 | [diff] [blame] | 754 | static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz) |
Jit Loon Lim | 2bee173 | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 755 | { |
Jit Loon Lim | b46c869 | 2023-09-20 14:00:41 +0800 | [diff] [blame] | 756 | if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) { |
Jit Loon Lim | 2bee173 | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 757 | return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; |
| 758 | } |
| 759 | |
| 760 | return INTEL_SIP_SMC_STATUS_OK; |
| 761 | } |
| 762 | |
Jit Loon Lim | b46c869 | 2023-09-20 14:00:41 +0800 | [diff] [blame] | 763 | /* SDM SAFE SEU Error inject services */ |
| 764 | static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len) |
| 765 | { |
| 766 | if (mailbox_safe_inject_seu_err(command, len) < 0) { |
| 767 | return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; |
| 768 | } |
| 769 | |
| 770 | return INTEL_SIP_SMC_STATUS_OK; |
| 771 | } |
| 772 | |
Sieu Mun Tang | eede099 | 2023-12-22 00:26:42 +0800 | [diff] [blame] | 773 | #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 |
| 774 | /* SMMU HPS Remapper */ |
| 775 | void intel_smmu_hps_remapper_init(uint64_t *mem) |
| 776 | { |
| 777 | /* Read out Bit 1 value */ |
| 778 | uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02); |
| 779 | |
Sieu Mun Tang | 2561369 | 2024-10-04 18:38:21 +0800 | [diff] [blame] | 780 | if ((remap == 0x00) && (g_remapper_bypass == 0x00)) { |
Sieu Mun Tang | eede099 | 2023-12-22 00:26:42 +0800 | [diff] [blame] | 781 | /* Update DRAM Base address for SDM SMMU */ |
| 782 | mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE); |
| 783 | mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE); |
| 784 | *mem = *mem - DRAM_BASE; |
| 785 | } else { |
| 786 | *mem = *mem - DRAM_BASE; |
| 787 | } |
Sieu Mun Tang | 2561369 | 2024-10-04 18:38:21 +0800 | [diff] [blame] | 788 | } |
| 789 | |
| 790 | int intel_smmu_hps_remapper_config(uint32_t remapper_bypass) |
| 791 | { |
| 792 | /* Read out the JTAG-ID from boot scratch register */ |
| 793 | if (is_agilex5_A5F0() != 0) { |
| 794 | if (remapper_bypass == 0x01) { |
| 795 | g_remapper_bypass = remapper_bypass; |
| 796 | mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0); |
| 797 | mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0); |
| 798 | } |
| 799 | } |
| 800 | return INTEL_SIP_SMC_STATUS_OK; |
Sieu Mun Tang | eede099 | 2023-12-22 00:26:42 +0800 | [diff] [blame] | 801 | } |
| 802 | #endif |
| 803 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 804 | /* |
| 805 | * This function is responsible for handling all SiP calls from the NS world |
| 806 | */ |
| 807 | |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 808 | uintptr_t sip_smc_handler_v1(uint32_t smc_fid, |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 809 | u_register_t x1, |
| 810 | u_register_t x2, |
| 811 | u_register_t x3, |
| 812 | u_register_t x4, |
| 813 | void *cookie, |
| 814 | void *handle, |
| 815 | u_register_t flags) |
| 816 | { |
Sieu Mun Tang | 2a820b9 | 2022-05-11 09:59:55 +0800 | [diff] [blame] | 817 | uint32_t retval = 0, completed_addr[3]; |
| 818 | uint32_t retval2 = 0; |
Sieu Mun Tang | a34b881 | 2022-03-17 03:11:55 +0800 | [diff] [blame] | 819 | uint32_t mbox_error = 0; |
Boon Khai Ng | 120834e | 2024-09-23 11:32:40 +0800 | [diff] [blame^] | 820 | uint32_t err_states = 0; |
Jit Loon Lim | b46c869 | 2023-09-20 14:00:41 +0800 | [diff] [blame] | 821 | uint64_t retval64, rsu_respbuf[9]; |
| 822 | uint32_t seu_respbuf[3]; |
Sieu Mun Tang | 9f22cbf | 2022-03-02 11:04:09 +0800 | [diff] [blame] | 823 | int status = INTEL_SIP_SMC_STATUS_OK; |
Sieu Mun Tang | 2468266 | 2022-02-19 21:49:48 +0800 | [diff] [blame] | 824 | int mbox_status; |
| 825 | unsigned int len_in_resp; |
Sieu Mun Tang | 583149a | 2022-05-10 17:27:12 +0800 | [diff] [blame] | 826 | u_register_t x5, x6, x7; |
Abdul Halim, Muhammad Hadi Asyrafi | b45f15e | 2020-05-14 15:32:43 +0800 | [diff] [blame] | 827 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 828 | switch (smc_fid) { |
| 829 | case SIP_SVC_UID: |
| 830 | /* Return UID to the caller */ |
| 831 | SMC_UUID_RET(handle, intl_svc_uid); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 832 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 833 | case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: |
Boon Khai Ng | 120834e | 2024-09-23 11:32:40 +0800 | [diff] [blame^] | 834 | status = intel_mailbox_fpga_config_isdone(&err_states); |
| 835 | SMC_RET4(handle, status, err_states, 0, 0); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 836 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 837 | case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: |
| 838 | SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, |
| 839 | INTEL_SIP_SMC_FPGA_CONFIG_ADDR, |
| 840 | INTEL_SIP_SMC_FPGA_CONFIG_SIZE - |
| 841 | INTEL_SIP_SMC_FPGA_CONFIG_ADDR); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 842 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 843 | case INTEL_SIP_SMC_FPGA_CONFIG_START: |
| 844 | status = intel_fpga_config_start(x1); |
| 845 | SMC_RET4(handle, status, 0, 0, 0); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 846 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 847 | case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: |
| 848 | status = intel_fpga_config_write(x1, x2); |
| 849 | SMC_RET4(handle, status, 0, 0, 0); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 850 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 851 | case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: |
| 852 | status = intel_fpga_config_completed_write(completed_addr, |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 853 | &retval, &rcv_id); |
| 854 | switch (retval) { |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 855 | case 1: |
| 856 | SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, |
| 857 | completed_addr[0], 0, 0); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 858 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 859 | case 2: |
| 860 | SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, |
| 861 | completed_addr[0], |
| 862 | completed_addr[1], 0); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 863 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 864 | case 3: |
| 865 | SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, |
| 866 | completed_addr[0], |
| 867 | completed_addr[1], |
| 868 | completed_addr[2]); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 869 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 870 | case 0: |
| 871 | SMC_RET4(handle, status, 0, 0, 0); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 872 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 873 | default: |
Tien Hock, Loh | 500b232 | 2019-10-30 14:49:40 +0800 | [diff] [blame] | 874 | mailbox_clear_response(); |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 875 | SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); |
| 876 | } |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 877 | |
| 878 | case INTEL_SIP_SMC_REG_READ: |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 879 | status = intel_secure_reg_read(x1, &retval); |
| 880 | SMC_RET3(handle, status, retval, x1); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 881 | |
| 882 | case INTEL_SIP_SMC_REG_WRITE: |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 883 | status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); |
| 884 | SMC_RET3(handle, status, retval, x1); |
Hadi Asyrafi | 6794230 | 2019-10-22 13:28:51 +0800 | [diff] [blame] | 885 | |
| 886 | case INTEL_SIP_SMC_REG_UPDATE: |
| 887 | status = intel_secure_reg_update(x1, (uint32_t)x2, |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 888 | (uint32_t)x3, &retval); |
| 889 | SMC_RET3(handle, status, retval, x1); |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 890 | |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 891 | case INTEL_SIP_SMC_RSU_STATUS: |
| 892 | status = intel_rsu_status(rsu_respbuf, |
| 893 | ARRAY_SIZE(rsu_respbuf)); |
| 894 | if (status) { |
| 895 | SMC_RET1(handle, status); |
| 896 | } else { |
| 897 | SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], |
| 898 | rsu_respbuf[2], rsu_respbuf[3]); |
| 899 | } |
| 900 | |
| 901 | case INTEL_SIP_SMC_RSU_UPDATE: |
| 902 | status = intel_rsu_update(x1); |
| 903 | SMC_RET1(handle, status); |
| 904 | |
| 905 | case INTEL_SIP_SMC_RSU_NOTIFY: |
| 906 | status = intel_rsu_notify(x1); |
| 907 | SMC_RET1(handle, status); |
| 908 | |
| 909 | case INTEL_SIP_SMC_RSU_RETRY_COUNTER: |
| 910 | status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 911 | ARRAY_SIZE(rsu_respbuf), &retval); |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 912 | if (status) { |
| 913 | SMC_RET1(handle, status); |
| 914 | } else { |
Abdul Halim, Muhammad Hadi Asyrafi | 20a07f3 | 2020-05-18 11:16:48 +0800 | [diff] [blame] | 915 | SMC_RET2(handle, status, retval); |
Hadi Asyrafi | 593c4c5 | 2019-12-17 19:22:17 +0800 | [diff] [blame] | 916 | } |
| 917 | |
Chee Hong Ang | 2cfd8ec | 2020-05-13 11:44:04 +0800 | [diff] [blame] | 918 | case INTEL_SIP_SMC_RSU_DCMF_VERSION: |
| 919 | SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, |
| 920 | ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0], |
| 921 | ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]); |
| 922 | |
| 923 | case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION: |
| 924 | status = intel_rsu_copy_dcmf_version(x1, x2); |
| 925 | SMC_RET1(handle, status); |
| 926 | |
Kah Jing Lee | 60f0b58 | 2024-01-07 20:34:39 +0800 | [diff] [blame] | 927 | case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO: |
| 928 | status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf, |
| 929 | ARRAY_SIZE(rsu_respbuf)); |
| 930 | if (status) { |
| 931 | SMC_RET1(handle, status); |
| 932 | } else { |
| 933 | SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1], |
| 934 | rsu_respbuf[2], rsu_respbuf[3]); |
| 935 | } |
| 936 | |
Sieu Mun Tang | e6d5de9 | 2022-04-28 22:21:01 +0800 | [diff] [blame] | 937 | case INTEL_SIP_SMC_RSU_DCMF_STATUS: |
| 938 | SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, |
| 939 | ((uint64_t)rsu_dcmf_stat[3] << 48) | |
| 940 | ((uint64_t)rsu_dcmf_stat[2] << 32) | |
| 941 | ((uint64_t)rsu_dcmf_stat[1] << 16) | |
| 942 | rsu_dcmf_stat[0]); |
| 943 | |
| 944 | case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS: |
| 945 | status = intel_rsu_copy_dcmf_status(x1); |
| 946 | SMC_RET1(handle, status); |
| 947 | |
Chee Hong Ang | 681631b | 2020-07-01 14:22:25 +0800 | [diff] [blame] | 948 | case INTEL_SIP_SMC_RSU_MAX_RETRY: |
| 949 | SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry); |
| 950 | |
| 951 | case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY: |
| 952 | rsu_max_retry = x1; |
| 953 | SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); |
| 954 | |
Sieu Mun Tang | dbcc2cf | 2022-03-07 12:13:04 +0800 | [diff] [blame] | 955 | case INTEL_SIP_SMC_ECC_DBE: |
| 956 | status = intel_ecc_dbe_notification(x1); |
| 957 | SMC_RET1(handle, status); |
| 958 | |
Sieu Mun Tang | 758a2ad | 2022-05-11 10:23:13 +0800 | [diff] [blame] | 959 | case INTEL_SIP_SMC_SERVICE_COMPLETED: |
| 960 | status = intel_smc_service_completed(x1, x2, x3, &rcv_id, |
| 961 | &len_in_resp, &mbox_error); |
| 962 | SMC_RET4(handle, status, mbox_error, x1, len_in_resp); |
| 963 | |
Abdul Halim, Muhammad Hadi Asyrafi | d9006fc | 2021-02-05 11:50:58 +0800 | [diff] [blame] | 964 | case INTEL_SIP_SMC_FIRMWARE_VERSION: |
| 965 | status = intel_smc_fw_version(&retval); |
Sieu Mun Tang | bfda95a | 2022-04-27 18:54:10 +0800 | [diff] [blame] | 966 | SMC_RET2(handle, status, retval); |
Abdul Halim, Muhammad Hadi Asyrafi | d9006fc | 2021-02-05 11:50:58 +0800 | [diff] [blame] | 967 | |
Hadi Asyrafi | a33e810 | 2019-12-17 19:30:41 +0800 | [diff] [blame] | 968 | case INTEL_SIP_SMC_MBOX_SEND_CMD: |
| 969 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 970 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
Sieu Mun Tang | 7420c53 | 2022-05-10 23:17:04 +0800 | [diff] [blame] | 971 | status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6, |
| 972 | &mbox_status, &len_in_resp); |
Sieu Mun Tang | f02f0cb | 2022-02-19 20:36:41 +0800 | [diff] [blame] | 973 | SMC_RET3(handle, status, mbox_status, len_in_resp); |
Hadi Asyrafi | a33e810 | 2019-12-17 19:30:41 +0800 | [diff] [blame] | 974 | |
Sieu Mun Tang | 2b8e005 | 2022-04-27 18:57:29 +0800 | [diff] [blame] | 975 | case INTEL_SIP_SMC_GET_USERCODE: |
| 976 | status = intel_smc_get_usercode(&retval); |
| 977 | SMC_RET2(handle, status, retval); |
| 978 | |
Sieu Mun Tang | 128d2a7 | 2022-05-11 09:49:25 +0800 | [diff] [blame] | 979 | case INTEL_SIP_SMC_FCS_CRYPTION: |
| 980 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 981 | |
| 982 | if (x1 == FCS_MODE_DECRYPT) { |
| 983 | status = intel_fcs_decryption(x2, x3, x4, x5, &send_id); |
| 984 | } else if (x1 == FCS_MODE_ENCRYPT) { |
| 985 | status = intel_fcs_encryption(x2, x3, x4, x5, &send_id); |
| 986 | } else { |
| 987 | status = INTEL_SIP_SMC_STATUS_REJECTED; |
| 988 | } |
| 989 | |
| 990 | SMC_RET3(handle, status, x4, x5); |
| 991 | |
Sieu Mun Tang | 22322fb | 2022-05-09 16:05:58 +0800 | [diff] [blame] | 992 | case INTEL_SIP_SMC_FCS_CRYPTION_EXT: |
| 993 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 994 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 995 | x7 = SMC_GET_GP(handle, CTX_GPREG_X7); |
| 996 | |
| 997 | if (x3 == FCS_MODE_DECRYPT) { |
| 998 | status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6, |
| 999 | (uint32_t *) &x7, &mbox_error); |
| 1000 | } else if (x3 == FCS_MODE_ENCRYPT) { |
| 1001 | status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6, |
| 1002 | (uint32_t *) &x7, &mbox_error); |
| 1003 | } else { |
| 1004 | status = INTEL_SIP_SMC_STATUS_REJECTED; |
| 1005 | } |
| 1006 | |
| 1007 | SMC_RET4(handle, status, mbox_error, x6, x7); |
| 1008 | |
Sieu Mun Tang | fd8a8ad | 2022-05-07 00:50:37 +0800 | [diff] [blame] | 1009 | case INTEL_SIP_SMC_FCS_RANDOM_NUMBER: |
| 1010 | status = intel_fcs_random_number_gen(x1, &retval64, |
| 1011 | &mbox_error); |
| 1012 | SMC_RET4(handle, status, mbox_error, x1, retval64); |
| 1013 | |
Sieu Mun Tang | e7a037f | 2022-05-10 17:18:19 +0800 | [diff] [blame] | 1014 | case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT: |
| 1015 | status = intel_fcs_random_number_gen_ext(x1, x2, x3, |
| 1016 | &send_id); |
| 1017 | SMC_RET1(handle, status); |
| 1018 | |
Sieu Mun Tang | fd8a8ad | 2022-05-07 00:50:37 +0800 | [diff] [blame] | 1019 | case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE: |
| 1020 | status = intel_fcs_send_cert(x1, x2, &send_id); |
| 1021 | SMC_RET1(handle, status); |
| 1022 | |
| 1023 | case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA: |
| 1024 | status = intel_fcs_get_provision_data(&send_id); |
| 1025 | SMC_RET1(handle, status); |
| 1026 | |
Sieu Mun Tang | a068fdf | 2022-05-11 10:01:54 +0800 | [diff] [blame] | 1027 | case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH: |
| 1028 | status = intel_fcs_cntr_set_preauth(x1, x2, x3, |
| 1029 | &mbox_error); |
| 1030 | SMC_RET2(handle, status, mbox_error); |
| 1031 | |
Sieu Mun Tang | 82cf5df | 2022-05-05 17:07:21 +0800 | [diff] [blame] | 1032 | case INTEL_SIP_SMC_HPS_SET_BRIDGES: |
| 1033 | status = intel_hps_set_bridges(x1, x2); |
| 1034 | SMC_RET1(handle, status); |
| 1035 | |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 1036 | case INTEL_SIP_SMC_HWMON_READTEMP: |
| 1037 | status = intel_hwmon_readtemp(x1, &retval); |
| 1038 | SMC_RET2(handle, status, retval); |
| 1039 | |
| 1040 | case INTEL_SIP_SMC_HWMON_READVOLT: |
| 1041 | status = intel_hwmon_readvolt(x1, &retval); |
| 1042 | SMC_RET2(handle, status, retval); |
| 1043 | |
Sieu Mun Tang | 2a820b9 | 2022-05-11 09:59:55 +0800 | [diff] [blame] | 1044 | case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN: |
| 1045 | status = intel_fcs_sigma_teardown(x1, &mbox_error); |
| 1046 | SMC_RET2(handle, status, mbox_error); |
| 1047 | |
| 1048 | case INTEL_SIP_SMC_FCS_CHIP_ID: |
| 1049 | status = intel_fcs_chip_id(&retval, &retval2, &mbox_error); |
| 1050 | SMC_RET4(handle, status, mbox_error, retval, retval2); |
| 1051 | |
| 1052 | case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY: |
| 1053 | status = intel_fcs_attestation_subkey(x1, x2, x3, |
| 1054 | (uint32_t *) &x4, &mbox_error); |
| 1055 | SMC_RET4(handle, status, mbox_error, x3, x4); |
| 1056 | |
| 1057 | case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS: |
| 1058 | status = intel_fcs_get_measurement(x1, x2, x3, |
| 1059 | (uint32_t *) &x4, &mbox_error); |
| 1060 | SMC_RET4(handle, status, mbox_error, x3, x4); |
| 1061 | |
Sieu Mun Tang | 28af165 | 2022-05-09 10:48:53 +0800 | [diff] [blame] | 1062 | case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT: |
| 1063 | status = intel_fcs_get_attestation_cert(x1, x2, |
| 1064 | (uint32_t *) &x3, &mbox_error); |
| 1065 | SMC_RET4(handle, status, mbox_error, x2, x3); |
| 1066 | |
| 1067 | case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD: |
| 1068 | status = intel_fcs_create_cert_on_reload(x1, &mbox_error); |
| 1069 | SMC_RET2(handle, status, mbox_error); |
| 1070 | |
Sieu Mun Tang | 16754e1 | 2022-05-09 12:08:42 +0800 | [diff] [blame] | 1071 | case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION: |
| 1072 | status = intel_fcs_open_crypto_service_session(&retval, &mbox_error); |
| 1073 | SMC_RET3(handle, status, mbox_error, retval); |
| 1074 | |
| 1075 | case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION: |
| 1076 | status = intel_fcs_close_crypto_service_session(x1, &mbox_error); |
| 1077 | SMC_RET2(handle, status, mbox_error); |
| 1078 | |
Sieu Mun Tang | fb1f6e9 | 2022-05-09 14:16:14 +0800 | [diff] [blame] | 1079 | case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY: |
| 1080 | status = intel_fcs_import_crypto_service_key(x1, x2, &send_id); |
| 1081 | SMC_RET1(handle, status); |
| 1082 | |
| 1083 | case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY: |
| 1084 | status = intel_fcs_export_crypto_service_key(x1, x2, x3, |
| 1085 | (uint32_t *) &x4, &mbox_error); |
| 1086 | SMC_RET4(handle, status, mbox_error, x3, x4); |
| 1087 | |
| 1088 | case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY: |
| 1089 | status = intel_fcs_remove_crypto_service_key(x1, x2, |
| 1090 | &mbox_error); |
| 1091 | SMC_RET2(handle, status, mbox_error); |
| 1092 | |
| 1093 | case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO: |
| 1094 | status = intel_fcs_get_crypto_service_key_info(x1, x2, x3, |
| 1095 | (uint32_t *) &x4, &mbox_error); |
| 1096 | SMC_RET4(handle, status, mbox_error, x3, x4); |
| 1097 | |
Sieu Mun Tang | d907cc3 | 2022-05-10 17:24:05 +0800 | [diff] [blame] | 1098 | case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT: |
| 1099 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1100 | status = intel_fcs_get_digest_init(x1, x2, x3, |
| 1101 | x4, x5, &mbox_error); |
| 1102 | SMC_RET2(handle, status, mbox_error); |
| 1103 | |
Sieu Mun Tang | 527df9f | 2022-04-28 16:28:48 +0800 | [diff] [blame] | 1104 | case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE: |
| 1105 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1106 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1107 | status = intel_fcs_get_digest_update_finalize(x1, x2, x3, |
| 1108 | x4, x5, (uint32_t *) &x6, false, |
| 1109 | &mbox_error); |
| 1110 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1111 | |
Sieu Mun Tang | d907cc3 | 2022-05-10 17:24:05 +0800 | [diff] [blame] | 1112 | case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE: |
| 1113 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1114 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
Sieu Mun Tang | 527df9f | 2022-04-28 16:28:48 +0800 | [diff] [blame] | 1115 | status = intel_fcs_get_digest_update_finalize(x1, x2, x3, |
| 1116 | x4, x5, (uint32_t *) &x6, true, |
| 1117 | &mbox_error); |
Sieu Mun Tang | d907cc3 | 2022-05-10 17:24:05 +0800 | [diff] [blame] | 1118 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1119 | |
Sieu Mun Tang | bd8da63 | 2022-09-28 15:58:28 +0800 | [diff] [blame] | 1120 | case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE: |
| 1121 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1122 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1123 | status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, |
| 1124 | x4, x5, (uint32_t *) &x6, false, |
| 1125 | &mbox_error, &send_id); |
| 1126 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1127 | |
| 1128 | case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE: |
| 1129 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1130 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1131 | status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, |
| 1132 | x4, x5, (uint32_t *) &x6, true, |
| 1133 | &mbox_error, &send_id); |
| 1134 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1135 | |
Sieu Mun Tang | 583149a | 2022-05-10 17:27:12 +0800 | [diff] [blame] | 1136 | case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT: |
| 1137 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1138 | status = intel_fcs_mac_verify_init(x1, x2, x3, |
| 1139 | x4, x5, &mbox_error); |
| 1140 | SMC_RET2(handle, status, mbox_error); |
| 1141 | |
Sieu Mun Tang | 527df9f | 2022-04-28 16:28:48 +0800 | [diff] [blame] | 1142 | case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE: |
| 1143 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1144 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1145 | x7 = SMC_GET_GP(handle, CTX_GPREG_X7); |
| 1146 | status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, |
| 1147 | x4, x5, (uint32_t *) &x6, x7, |
| 1148 | false, &mbox_error); |
| 1149 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1150 | |
Sieu Mun Tang | 583149a | 2022-05-10 17:27:12 +0800 | [diff] [blame] | 1151 | case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE: |
| 1152 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1153 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1154 | x7 = SMC_GET_GP(handle, CTX_GPREG_X7); |
Sieu Mun Tang | 527df9f | 2022-04-28 16:28:48 +0800 | [diff] [blame] | 1155 | status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, |
| 1156 | x4, x5, (uint32_t *) &x6, x7, |
| 1157 | true, &mbox_error); |
Sieu Mun Tang | 583149a | 2022-05-10 17:27:12 +0800 | [diff] [blame] | 1158 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1159 | |
Sieu Mun Tang | bd8da63 | 2022-09-28 15:58:28 +0800 | [diff] [blame] | 1160 | case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE: |
| 1161 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1162 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1163 | x7 = SMC_GET_GP(handle, CTX_GPREG_X7); |
| 1164 | status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, |
| 1165 | x4, x5, (uint32_t *) &x6, x7, |
| 1166 | false, &mbox_error, &send_id); |
| 1167 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1168 | |
| 1169 | case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE: |
| 1170 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1171 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1172 | x7 = SMC_GET_GP(handle, CTX_GPREG_X7); |
| 1173 | status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, |
| 1174 | x4, x5, (uint32_t *) &x6, x7, |
| 1175 | true, &mbox_error, &send_id); |
| 1176 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1177 | |
Sieu Mun Tang | 153ecfb | 2022-05-10 17:39:26 +0800 | [diff] [blame] | 1178 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: |
| 1179 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1180 | status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3, |
| 1181 | x4, x5, &mbox_error); |
| 1182 | SMC_RET2(handle, status, mbox_error); |
| 1183 | |
Sieu Mun Tang | e77d37d | 2022-04-28 16:23:20 +0800 | [diff] [blame] | 1184 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: |
| 1185 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1186 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1187 | status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, |
| 1188 | x3, x4, x5, (uint32_t *) &x6, false, |
| 1189 | &mbox_error); |
| 1190 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1191 | |
Sieu Mun Tang | 153ecfb | 2022-05-10 17:39:26 +0800 | [diff] [blame] | 1192 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: |
| 1193 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1194 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
Sieu Mun Tang | e77d37d | 2022-04-28 16:23:20 +0800 | [diff] [blame] | 1195 | status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, |
| 1196 | x3, x4, x5, (uint32_t *) &x6, true, |
| 1197 | &mbox_error); |
Sieu Mun Tang | 153ecfb | 2022-05-10 17:39:26 +0800 | [diff] [blame] | 1198 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1199 | |
Sieu Mun Tang | bd8da63 | 2022-09-28 15:58:28 +0800 | [diff] [blame] | 1200 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE: |
| 1201 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1202 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1203 | status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, |
| 1204 | x2, x3, x4, x5, (uint32_t *) &x6, false, |
| 1205 | &mbox_error, &send_id); |
| 1206 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1207 | |
| 1208 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE: |
| 1209 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1210 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1211 | status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, |
| 1212 | x2, x3, x4, x5, (uint32_t *) &x6, true, |
| 1213 | &mbox_error, &send_id); |
| 1214 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1215 | |
Sieu Mun Tang | 8aa05ad | 2022-05-10 17:50:30 +0800 | [diff] [blame] | 1216 | case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT: |
| 1217 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1218 | status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3, |
| 1219 | x4, x5, &mbox_error); |
| 1220 | SMC_RET2(handle, status, mbox_error); |
| 1221 | |
| 1222 | case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE: |
| 1223 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1224 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1225 | status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3, |
| 1226 | x4, x5, (uint32_t *) &x6, &mbox_error); |
| 1227 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1228 | |
Sieu Mun Tang | 59357e8 | 2022-05-10 17:53:32 +0800 | [diff] [blame] | 1229 | case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: |
| 1230 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1231 | status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3, |
| 1232 | x4, x5, &mbox_error); |
| 1233 | SMC_RET2(handle, status, mbox_error); |
| 1234 | |
| 1235 | case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: |
| 1236 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1237 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1238 | status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3, |
| 1239 | x4, x5, (uint32_t *) &x6, &mbox_error); |
| 1240 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1241 | |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 1242 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: |
| 1243 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1244 | status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3, |
| 1245 | x4, x5, &mbox_error); |
| 1246 | SMC_RET2(handle, status, mbox_error); |
| 1247 | |
Sieu Mun Tang | e77d37d | 2022-04-28 16:23:20 +0800 | [diff] [blame] | 1248 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: |
| 1249 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1250 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1251 | x7 = SMC_GET_GP(handle, CTX_GPREG_X7); |
| 1252 | status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( |
| 1253 | x1, x2, x3, x4, x5, (uint32_t *) &x6, |
| 1254 | x7, false, &mbox_error); |
| 1255 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1256 | |
Sieu Mun Tang | bd8da63 | 2022-09-28 15:58:28 +0800 | [diff] [blame] | 1257 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE: |
| 1258 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1259 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1260 | x7 = SMC_GET_GP(handle, CTX_GPREG_X7); |
| 1261 | status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( |
| 1262 | x1, x2, x3, x4, x5, (uint32_t *) &x6, |
| 1263 | x7, false, &mbox_error, &send_id); |
| 1264 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1265 | |
| 1266 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE: |
| 1267 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1268 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1269 | x7 = SMC_GET_GP(handle, CTX_GPREG_X7); |
| 1270 | status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( |
| 1271 | x1, x2, x3, x4, x5, (uint32_t *) &x6, |
| 1272 | x7, true, &mbox_error, &send_id); |
| 1273 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1274 | |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 1275 | case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: |
| 1276 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1277 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1278 | x7 = SMC_GET_GP(handle, CTX_GPREG_X7); |
Sieu Mun Tang | e77d37d | 2022-04-28 16:23:20 +0800 | [diff] [blame] | 1279 | status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( |
| 1280 | x1, x2, x3, x4, x5, (uint32_t *) &x6, |
| 1281 | x7, true, &mbox_error); |
Sieu Mun Tang | dcaab77 | 2022-05-11 10:16:40 +0800 | [diff] [blame] | 1282 | SMC_RET4(handle, status, mbox_error, x5, x6); |
Sieu Mun Tang | 153ecfb | 2022-05-10 17:39:26 +0800 | [diff] [blame] | 1283 | |
Sieu Mun Tang | e2f3ede | 2022-05-10 17:36:32 +0800 | [diff] [blame] | 1284 | case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT: |
| 1285 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1286 | status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3, |
| 1287 | x4, x5, &mbox_error); |
| 1288 | SMC_RET2(handle, status, mbox_error); |
| 1289 | |
| 1290 | case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE: |
| 1291 | status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3, |
| 1292 | (uint32_t *) &x4, &mbox_error); |
| 1293 | SMC_RET4(handle, status, mbox_error, x3, x4); |
| 1294 | |
Sieu Mun Tang | 0675c22 | 2022-05-10 17:48:11 +0800 | [diff] [blame] | 1295 | case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT: |
| 1296 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1297 | status = intel_fcs_ecdh_request_init(x1, x2, x3, |
| 1298 | x4, x5, &mbox_error); |
| 1299 | SMC_RET2(handle, status, mbox_error); |
| 1300 | |
| 1301 | case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE: |
| 1302 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1303 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1304 | status = intel_fcs_ecdh_request_finalize(x1, x2, x3, |
| 1305 | x4, x5, (uint32_t *) &x6, &mbox_error); |
| 1306 | SMC_RET4(handle, status, mbox_error, x5, x6); |
| 1307 | |
Sieu Mun Tang | b0c1d11 | 2022-05-10 17:30:00 +0800 | [diff] [blame] | 1308 | case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT: |
| 1309 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1310 | status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5, |
| 1311 | &mbox_error); |
| 1312 | SMC_RET2(handle, status, mbox_error); |
| 1313 | |
Sieu Mun Tang | 9bea815 | 2022-04-28 16:15:54 +0800 | [diff] [blame] | 1314 | case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE: |
| 1315 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1316 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
| 1317 | status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, |
| 1318 | x5, x6, false, &send_id); |
| 1319 | SMC_RET1(handle, status); |
| 1320 | |
Sieu Mun Tang | b0c1d11 | 2022-05-10 17:30:00 +0800 | [diff] [blame] | 1321 | case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE: |
| 1322 | x5 = SMC_GET_GP(handle, CTX_GPREG_X5); |
| 1323 | x6 = SMC_GET_GP(handle, CTX_GPREG_X6); |
Sieu Mun Tang | 9bea815 | 2022-04-28 16:15:54 +0800 | [diff] [blame] | 1324 | status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, |
| 1325 | x5, x6, true, &send_id); |
Sieu Mun Tang | b0c1d11 | 2022-05-10 17:30:00 +0800 | [diff] [blame] | 1326 | SMC_RET1(handle, status); |
Sieu Mun Tang | 2561369 | 2024-10-04 18:38:21 +0800 | [diff] [blame] | 1327 | |
| 1328 | #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 |
| 1329 | case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG: |
| 1330 | status = intel_smmu_hps_remapper_config(x1); |
| 1331 | SMC_RET1(handle, status); |
| 1332 | #endif |
Sieu Mun Tang | b0c1d11 | 2022-05-10 17:30:00 +0800 | [diff] [blame] | 1333 | |
Sieu Mun Tang | a34b881 | 2022-03-17 03:11:55 +0800 | [diff] [blame] | 1334 | case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: |
| 1335 | status = intel_fcs_get_rom_patch_sha384(x1, &retval64, |
| 1336 | &mbox_error); |
| 1337 | SMC_RET4(handle, status, mbox_error, x1, retval64); |
| 1338 | |
Sieu Mun Tang | f9cb657 | 2022-04-27 18:24:06 +0800 | [diff] [blame] | 1339 | case INTEL_SIP_SMC_SVC_VERSION: |
| 1340 | SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, |
| 1341 | SIP_SVC_VERSION_MAJOR, |
| 1342 | SIP_SVC_VERSION_MINOR); |
| 1343 | |
Jit Loon Lim | 2bee173 | 2023-05-17 12:26:11 +0800 | [diff] [blame] | 1344 | case INTEL_SIP_SMC_SEU_ERR_STATUS: |
| 1345 | status = intel_sdm_seu_err_read(seu_respbuf, |
| 1346 | ARRAY_SIZE(seu_respbuf)); |
| 1347 | if (status) { |
| 1348 | SMC_RET1(handle, status); |
| 1349 | } else { |
| 1350 | SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]); |
| 1351 | } |
| 1352 | |
Jit Loon Lim | b46c869 | 2023-09-20 14:00:41 +0800 | [diff] [blame] | 1353 | case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR: |
| 1354 | status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2); |
| 1355 | SMC_RET1(handle, status); |
| 1356 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 1357 | default: |
| 1358 | return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, |
| 1359 | cookie, handle, flags); |
| 1360 | } |
| 1361 | } |
| 1362 | |
Sieu Mun Tang | 044ed48 | 2022-05-11 10:45:19 +0800 | [diff] [blame] | 1363 | uintptr_t sip_smc_handler(uint32_t smc_fid, |
| 1364 | u_register_t x1, |
| 1365 | u_register_t x2, |
| 1366 | u_register_t x3, |
| 1367 | u_register_t x4, |
| 1368 | void *cookie, |
| 1369 | void *handle, |
| 1370 | u_register_t flags) |
| 1371 | { |
| 1372 | uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK; |
| 1373 | |
| 1374 | if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN && |
| 1375 | cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) { |
| 1376 | return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4, |
| 1377 | cookie, handle, flags); |
| 1378 | } else { |
| 1379 | return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4, |
| 1380 | cookie, handle, flags); |
| 1381 | } |
| 1382 | } |
| 1383 | |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 1384 | DECLARE_RT_SVC( |
Hadi Asyrafi | 4d9f395 | 2019-10-23 17:35:32 +0800 | [diff] [blame] | 1385 | socfpga_sip_svc, |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 1386 | OEN_SIP_START, |
| 1387 | OEN_SIP_END, |
| 1388 | SMC_TYPE_FAST, |
| 1389 | NULL, |
| 1390 | sip_smc_handler |
| 1391 | ); |
| 1392 | |
| 1393 | DECLARE_RT_SVC( |
Hadi Asyrafi | 4d9f395 | 2019-10-23 17:35:32 +0800 | [diff] [blame] | 1394 | socfpga_sip_svc_std, |
Hadi Asyrafi | 616da77 | 2019-06-27 11:34:03 +0800 | [diff] [blame] | 1395 | OEN_SIP_START, |
| 1396 | OEN_SIP_END, |
| 1397 | SMC_TYPE_YIELD, |
| 1398 | NULL, |
| 1399 | sip_smc_handler |
| 1400 | ); |