blob: b39132222ee5b820c8a68d2d903904d268f1d8b7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +00002/*
3 *
4 * HW data initialization for OMAP5
5 *
6 * (C) Copyright 2013
7 * Texas Instruments, <www.ti.com>
8 *
9 * Sricharan R <r.sricharan@ti.com>
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000010 */
11#include <common.h>
Lokesh Vutla36852972013-05-30 03:19:29 +000012#include <palmas.h>
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000013#include <asm/arch/omap.h>
SRICHARAN R1a79cab2013-02-04 04:22:01 +000014#include <asm/arch/sys_proto.h>
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000015#include <asm/omap_common.h>
Lokesh Vutla61c517f2013-05-30 02:54:32 +000016#include <asm/arch/clock.h>
SRICHARAN R00d328c2013-02-04 04:22:02 +000017#include <asm/omap_gpio.h>
SRICHARAN R1a79cab2013-02-04 04:22:01 +000018#include <asm/io.h>
Lokesh Vutlad8ac0502013-02-04 04:22:05 +000019#include <asm/emif.h>
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000020
21struct prcm_regs const **prcm =
22 (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
SRICHARAN R1a79cab2013-02-04 04:22:01 +000023struct dplls const **dplls_data =
24 (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
SRICHARAN R00d328c2013-02-04 04:22:02 +000025struct vcores_data const **omap_vcores =
26 (struct vcores_data const **) OMAP_SRAM_SCRATCH_VCORES_PTR;
Lokesh Vutla834b6b02013-02-04 04:22:04 +000027struct omap_sys_ctrl_regs const **ctrl =
SRICHARAN R4b1b61c2013-04-24 00:41:22 +000028 (struct omap_sys_ctrl_regs const **)OMAP_SRAM_SCRATCH_SYS_CTRL;
SRICHARAN R1a79cab2013-02-04 04:22:01 +000029
SRICHARAN Ra04ed142013-02-12 01:33:43 +000030/* OPP NOM FREQUENCY for ES1.0 */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000031static const struct dpll_params mpu_dpll_params_800mhz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +000032 {200, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
33 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
34 {1000, 20, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
35 {375, 8, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
36 {400, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
37 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
38 {375, 17, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000039};
40
Lokesh Vutlac9e70e22013-12-12 15:36:21 +053041/* OPP NOM FREQUENCY for OMAP5 ES2.0, and DRA7 ES1.0 */
Lokesh Vutla5e70e292013-02-12 21:29:05 +000042static const struct dpll_params mpu_dpll_params_1ghz[NUM_SYS_CLKS] = {
Lokesh Vutla16523262013-05-30 03:19:38 +000043 {250, 2, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
44 {500, 9, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
45 {119, 1, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
46 {625, 11, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
47 {500, 12, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +000048 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutla16523262013-05-30 03:19:38 +000049 {625, 23, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +000050};
51
SRICHARAN R1a79cab2013-02-04 04:22:01 +000052static const struct dpll_params
53 core_dpll_params_2128mhz_ddr532[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +000054 {266, 2, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 12 MHz */
55 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
56 {443, 6, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 16.8 MHz */
57 {277, 4, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 19.2 MHz */
58 {368, 8, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 26 MHz */
59 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
60 {277, 9, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000061};
62
63static const struct dpll_params
SRICHARAN Ra04ed142013-02-12 01:33:43 +000064 core_dpll_params_2128mhz_ddr532_es2[NUM_SYS_CLKS] = {
65 {266, 2, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 12 MHz */
66 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
67 {443, 6, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 16.8 MHz */
68 {277, 4, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 19.2 MHz */
69 {368, 8, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 26 MHz */
70 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
71 {277, 9, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6} /* 38.4 MHz */
72};
73
74static const struct dpll_params
Lokesh Vutla16523262013-05-30 03:19:38 +000075 core_dpll_params_2128mhz_dra7xx[NUM_SYS_CLKS] = {
76 {266, 2, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 12 MHz */
77 {266, 4, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 20 MHz */
78 {443, 6, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 16.8 MHz */
79 {277, 4, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 19.2 MHz */
80 {368, 8, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 26 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +000081 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutla16523262013-05-30 03:19:38 +000082 {277, 9, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 38.4 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +000083};
84
SRICHARAN R1a79cab2013-02-04 04:22:01 +000085static const struct dpll_params per_dpll_params_768mhz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +000086 {32, 0, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 12 MHz */
87 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
88 {160, 6, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 16.8 MHz */
89 {20, 0, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 19.2 MHz */
90 {192, 12, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 26 MHz */
91 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
92 {10, 0, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1} /* 38.4 MHz */
93};
94
95static const struct dpll_params per_dpll_params_768mhz_es2[NUM_SYS_CLKS] = {
96 {32, 0, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 12 MHz */
97 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
98 {160, 6, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 16.8 MHz */
99 {20, 0, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 19.2 MHz */
100 {192, 12, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 26 MHz */
101 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
102 {10, 0, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000103};
104
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000105static const struct dpll_params per_dpll_params_768mhz_dra7xx[NUM_SYS_CLKS] = {
Lokesh Vutlaff212052013-12-12 15:34:56 +0530106 {32, 0, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 12 MHz */
Lokesh Vutla087cdb32016-07-25 15:45:44 +0530107 {96, 4, 4, 1, 3, 4, 10, 2, -1, -1, -1, -1}, /* 20 MHz */
Lokesh Vutlaff212052013-12-12 15:34:56 +0530108 {160, 6, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 16.8 MHz */
109 {20, 0, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 19.2 MHz */
110 {192, 12, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 26 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000111 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutlaff212052013-12-12 15:34:56 +0530112 {10, 0, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 38.4 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000113};
114
Praneeth Bajjuri9b21ff42017-08-21 12:50:52 +0530115static const struct dpll_params per_dpll_params_768mhz_dra76x[NUM_SYS_CLKS] = {
116 {32, 0, 4, 1, 3, 4, 8, 2, -1, -1, -1, -1}, /* 12 MHz */
117 {96, 4, 4, 1, 3, 4, 8, 2, -1, -1, -1, -1}, /* 20 MHz */
118 {160, 6, 4, 1, 3, 4, 8, 2, -1, -1, -1, -1}, /* 16.8 MHz */
119 {20, 0, 4, 1, 3, 4, 8, 2, -1, -1, -1, -1}, /* 19.2 MHz */
120 {192, 12, 4, 1, 3, 4, 8, 2, -1, -1, -1, -1}, /* 26 MHz */
121 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
122 {10, 0, 4, 1, 3, 4, 8, 2, -1, -1, -1, -1}, /* 38.4 MHz */
123};
124
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000125static const struct dpll_params iva_dpll_params_2330mhz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000126 {1165, 11, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
127 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
128 {208, 2, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
129 {182, 2, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
130 {224, 4, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
131 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
132 {91, 2, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000133};
134
Lokesh Vutla16523262013-05-30 03:19:38 +0000135static const struct dpll_params iva_dpll_params_2330mhz_dra7xx[NUM_SYS_CLKS] = {
136 {1165, 11, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
137 {233, 3, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
138 {208, 2, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
139 {182, 2, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
140 {224, 4, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
141 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
142 {91, 2, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
143};
144
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000145/* ABE M & N values with sys_clk as source */
Lokesh Vutla47ea1682017-01-17 08:52:59 +0530146#ifdef CONFIG_SYS_OMAP_ABE_SYSCK
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000147static const struct dpll_params
148 abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000149 {49, 5, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
150 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
151 {35, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
152 {46, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
153 {34, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
154 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
155 {64, 24, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000156};
Lokesh Vutla47ea1682017-01-17 08:52:59 +0530157#endif
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000158
159/* ABE M & N values with 32K clock as source */
Lokesh Vutla47ea1682017-01-17 08:52:59 +0530160#ifndef CONFIG_SYS_OMAP_ABE_SYSCK
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000161static const struct dpll_params abe_dpll_params_32k_196608khz = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000162 750, 0, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000163};
Lokesh Vutla47ea1682017-01-17 08:52:59 +0530164#endif
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000165
Lokesh Vutla16523262013-05-30 03:19:38 +0000166/* ABE M & N values with sysclk2(22.5792 MHz) as input */
167static const struct dpll_params
168 abe_dpll_params_sysclk2_361267khz[NUM_SYS_CLKS] = {
169 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
170 {16, 1, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
171 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
172 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
173 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
174 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
175 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
176};
177
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000178static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000179 {400, 4, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
Lokesh Vutla16523262013-05-30 03:19:38 +0000180 {480, 9, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000181 {400, 6, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
182 {400, 7, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
183 {480, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
184 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000185 {400, 15, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000186};
187
R Sricharan5a9d4d12014-08-28 12:01:04 +0530188static const struct dpll_params ddr_dpll_params_2664mhz[NUM_SYS_CLKS] = {
189 {111, 0, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
190 {333, 4, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
191 {555, 6, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
192 {555, 7, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
193 {666, 12, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
194 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
195 {555, 15, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
196};
197
Lokesh Vutla16523262013-05-30 03:19:38 +0000198static const struct dpll_params ddr_dpll_params_2128mhz[NUM_SYS_CLKS] = {
199 {266, 2, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
200 {266, 4, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
201 {190, 2, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
202 {665, 11, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
203 {532, 12, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000204 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutla16523262013-05-30 03:19:38 +0000205 {665, 23, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000206};
207
Lokesh Vutlaadc52df2013-07-08 16:04:39 +0530208static const struct dpll_params gmac_dpll_params_2000mhz[NUM_SYS_CLKS] = {
209 {250, 2, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 12 MHz */
210 {250, 4, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 20 MHz */
211 {119, 1, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 16.8 MHz */
212 {625, 11, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 19.2 MHz */
213 {500, 12, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 26 MHz */
214 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
215 {625, 23, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 38.4 MHz */
216};
217
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000218struct dplls omap5_dplls_es1 = {
219 .mpu = mpu_dpll_params_800mhz,
220 .core = core_dpll_params_2128mhz_ddr532,
221 .per = per_dpll_params_768mhz,
222 .iva = iva_dpll_params_2330mhz,
223#ifdef CONFIG_SYS_OMAP_ABE_SYSCK
224 .abe = abe_dpll_params_sysclk_196608khz,
225#else
226 .abe = &abe_dpll_params_32k_196608khz,
227#endif
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000228 .usb = usb_dpll_params_1920mhz,
229 .ddr = NULL
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000230};
231
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000232struct dplls omap5_dplls_es2 = {
Lokesh Vutlac9e70e22013-12-12 15:36:21 +0530233 .mpu = mpu_dpll_params_1ghz,
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000234 .core = core_dpll_params_2128mhz_ddr532_es2,
235 .per = per_dpll_params_768mhz_es2,
236 .iva = iva_dpll_params_2330mhz,
237#ifdef CONFIG_SYS_OMAP_ABE_SYSCK
238 .abe = abe_dpll_params_sysclk_196608khz,
239#else
240 .abe = &abe_dpll_params_32k_196608khz,
241#endif
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000242 .usb = usb_dpll_params_1920mhz,
243 .ddr = NULL
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000244};
245
Praneeth Bajjuri9b21ff42017-08-21 12:50:52 +0530246struct dplls dra76x_dplls = {
247 .mpu = mpu_dpll_params_1ghz,
248 .core = core_dpll_params_2128mhz_dra7xx,
249 .per = per_dpll_params_768mhz_dra76x,
250 .abe = abe_dpll_params_sysclk2_361267khz,
251 .iva = iva_dpll_params_2330mhz_dra7xx,
252 .usb = usb_dpll_params_1920mhz,
253 .ddr = ddr_dpll_params_2664mhz,
254 .gmac = gmac_dpll_params_2000mhz,
255};
256
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000257struct dplls dra7xx_dplls = {
258 .mpu = mpu_dpll_params_1ghz,
Lokesh Vutla16523262013-05-30 03:19:38 +0000259 .core = core_dpll_params_2128mhz_dra7xx,
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000260 .per = per_dpll_params_768mhz_dra7xx,
Lokesh Vutla16523262013-05-30 03:19:38 +0000261 .abe = abe_dpll_params_sysclk2_361267khz,
262 .iva = iva_dpll_params_2330mhz_dra7xx,
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000263 .usb = usb_dpll_params_1920mhz,
Lokesh Vutla16523262013-05-30 03:19:38 +0000264 .ddr = ddr_dpll_params_2128mhz,
Lokesh Vutlaadc52df2013-07-08 16:04:39 +0530265 .gmac = gmac_dpll_params_2000mhz,
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000266};
267
R Sricharan5a9d4d12014-08-28 12:01:04 +0530268struct dplls dra72x_dplls = {
269 .mpu = mpu_dpll_params_1ghz,
270 .core = core_dpll_params_2128mhz_dra7xx,
271 .per = per_dpll_params_768mhz_dra7xx,
272 .abe = abe_dpll_params_sysclk2_361267khz,
273 .iva = iva_dpll_params_2330mhz_dra7xx,
274 .usb = usb_dpll_params_1920mhz,
275 .ddr = ddr_dpll_params_2664mhz,
276 .gmac = gmac_dpll_params_2000mhz,
277};
278
SRICHARAN R00d328c2013-02-04 04:22:02 +0000279struct pmic_data palmas = {
280 .base_offset = PALMAS_SMPS_BASE_VOLT_UV,
281 .step = 10000, /* 10 mV represented in uV */
282 /*
283 * Offset codes 1-6 all give the base voltage in Palmas
284 * Offset code 0 switches OFF the SMPS
285 */
286 .start_code = 6,
Lokesh Vutlaae49f6d2013-05-30 02:54:33 +0000287 .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
288 .pmic_bus_init = sri2c_init,
289 .pmic_write = omap_vc_bypass_send_value,
Lokesh Vutla266b23a2016-08-17 16:25:35 +0530290 .gpio_en = 0,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000291};
292
Lubomir Popov21f34062014-12-19 17:34:31 +0200293/* The TPS659038 and TPS65917 are software-compatible, use common struct */
Lokesh Vutla36852972013-05-30 03:19:29 +0000294struct pmic_data tps659038 = {
295 .base_offset = PALMAS_SMPS_BASE_VOLT_UV,
296 .step = 10000, /* 10 mV represented in uV */
297 /*
298 * Offset codes 1-6 all give the base voltage in Palmas
299 * Offset code 0 switches OFF the SMPS
300 */
301 .start_code = 6,
302 .i2c_slave_addr = TPS659038_I2C_SLAVE_ADDR,
303 .pmic_bus_init = gpi2c_init,
304 .pmic_write = palmas_i2c_write_u8,
Lokesh Vutla266b23a2016-08-17 16:25:35 +0530305 .gpio_en = 0,
Lokesh Vutla36852972013-05-30 03:19:29 +0000306};
307
Keerthy1b21f552017-08-21 12:50:54 +0530308/* The LP87565*/
309struct pmic_data lp87565 = {
310 .base_offset = LP873X_BUCK_BASE_VOLT_UV,
311 .step = 5000, /* 5 mV represented in uV */
312 /*
313 * Offset codes 0 - 0x13 Invalid.
314 * Offset codes 0x14 0x17 give 10mV steps
315 * Offset codes 0x17 through 0x9D give 5mV steps
316 * So let us start with our operating range from .73V
317 */
318 .start_code = 0x17,
319 .i2c_slave_addr = 0x60,
320 .pmic_bus_init = gpi2c_init,
321 .pmic_write = palmas_i2c_write_u8,
322};
323
Keerthy4d4e34b2016-11-23 13:25:27 +0530324/* The LP8732 and LP8733 are software-compatible, use common struct */
325struct pmic_data lp8733 = {
326 .base_offset = LP873X_BUCK_BASE_VOLT_UV,
327 .step = 5000, /* 5 mV represented in uV */
328 /*
329 * Offset codes 0 - 0x13 Invalid.
330 * Offset codes 0x14 0x17 give 10mV steps
331 * Offset codes 0x17 through 0x9D give 5mV steps
332 * So let us start with our operating range from .73V
333 */
334 .start_code = 0x17,
335 .i2c_slave_addr = 0x60,
336 .pmic_bus_init = gpi2c_init,
337 .pmic_write = palmas_i2c_write_u8,
338};
339
SRICHARAN R00d328c2013-02-04 04:22:02 +0000340struct vcores_data omap5430_volts = {
Lokesh Vutla6ede0fd2016-11-23 12:54:39 +0530341 .mpu.value[OPP_NOM] = VDD_MPU,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000342 .mpu.addr = SMPS_REG_ADDR_12_MPU,
343 .mpu.pmic = &palmas,
344
Lokesh Vutla6ede0fd2016-11-23 12:54:39 +0530345 .core.value[OPP_NOM] = VDD_CORE,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000346 .core.addr = SMPS_REG_ADDR_8_CORE,
347 .core.pmic = &palmas,
348
Lokesh Vutla6ede0fd2016-11-23 12:54:39 +0530349 .mm.value[OPP_NOM] = VDD_MM,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000350 .mm.addr = SMPS_REG_ADDR_45_IVA,
351 .mm.pmic = &palmas,
352};
353
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000354struct vcores_data omap5430_volts_es2 = {
Lokesh Vutla6ede0fd2016-11-23 12:54:39 +0530355 .mpu.value[OPP_NOM] = VDD_MPU_ES2,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000356 .mpu.addr = SMPS_REG_ADDR_12_MPU,
357 .mpu.pmic = &palmas,
Nishanth Menon1eb62b42016-04-21 14:34:23 -0500358 .mpu.abb_tx_done_mask = OMAP_ABB_MPU_TXDONE_MASK,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000359
Lokesh Vutla6ede0fd2016-11-23 12:54:39 +0530360 .core.value[OPP_NOM] = VDD_CORE_ES2,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000361 .core.addr = SMPS_REG_ADDR_8_CORE,
362 .core.pmic = &palmas,
363
Lokesh Vutla6ede0fd2016-11-23 12:54:39 +0530364 .mm.value[OPP_NOM] = VDD_MM_ES2,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000365 .mm.addr = SMPS_REG_ADDR_45_IVA,
366 .mm.pmic = &palmas,
Nishanth Menon07be7572016-04-21 14:34:24 -0500367 .mm.abb_tx_done_mask = OMAP_ABB_MM_TXDONE_MASK,
Nishanth Menon159a21f2017-08-04 21:42:09 -0500368
369 .mpu.efuse.reg[OPP_NOM] = OMAP5_ES2_PROD_MPU_OPNO_VMIN,
370 .mpu.efuse.reg_bits = OMAP5_ES2_PROD_REGBITS,
371
372 .core.efuse.reg[OPP_NOM] = OMAP5_ES2_PROD_CORE_OPNO_VMIN,
373 .core.efuse.reg_bits = OMAP5_ES2_PROD_REGBITS,
374
375 .mm.efuse.reg[OPP_NOM] = OMAP5_ES2_PROD_MM_OPNO_VMIN,
376 .mm.efuse.reg_bits = OMAP5_ES2_PROD_REGBITS,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000377};
378
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000379/*
Keerthy0efb06d2022-01-27 13:16:52 +0100380 * Enable IPU1 clock domains, modules and
381 * do some additional special settings needed
382 */
383void enable_ipu1_clocks(void)
384{
385 if (!IS_ENABLED(CONFIG_DRA7XX) ||
386 !IS_ENABLED(CONFIG_REMOTEPROC_TI_IPU))
387 return;
388
389 u32 const clk_domains[] = {
390 (*prcm)->cm_ipu_clkstctrl,
391 (*prcm)->cm_ipu1_clkstctrl,
392 0
393 };
394
395 u32 const clk_modules_hw_auto_essential[] = {
396 (*prcm)->cm_ipu1_ipu1_clkctrl,
397 0
398 };
399
400 u32 const clk_modules_explicit_en_essential[] = {
401 (*prcm)->cm_l4per_gptimer11_clkctrl,
402 (*prcm)->cm1_abe_timer7_clkctrl,
403 (*prcm)->cm1_abe_timer8_clkctrl,
404 0
405 };
406 do_enable_ipu_clocks(clk_domains, clk_modules_hw_auto_essential,
407 clk_modules_explicit_en_essential, 0);
408
409 /* Enable optional additional functional clock for IPU1 */
410 setbits_le32((*prcm)->cm_ipu1_ipu1_clkctrl,
411 IPU1_CLKCTRL_CLKSEL_MASK);
412 /* Enable optional additional functional clock for IPU1 */
413 setbits_le32((*prcm)->cm1_abe_timer7_clkctrl,
414 IPU1_CLKCTRL_CLKSEL_MASK);
415 /* Enable optional additional functional clock for IPU1 */
416 setbits_le32((*prcm)->cm1_abe_timer8_clkctrl,
417 IPU1_CLKCTRL_CLKSEL_MASK);
418}
419
420/*
421 * Enable IPU2 clock domains, modules and
422 * do some additional special settings needed
423 */
424void enable_ipu2_clocks(void)
425{
426 if (!IS_ENABLED(CONFIG_DRA7XX) ||
427 !IS_ENABLED(CONFIG_REMOTEPROC_TI_IPU))
428 return;
429
430 u32 const clk_domains[] = {
431 (*prcm)->cm_ipu_clkstctrl,
432 (*prcm)->cm_ipu2_clkstctrl,
433 0
434 };
435
436 u32 const clk_modules_hw_auto_essential[] = {
437 (*prcm)->cm_ipu2_ipu2_clkctrl,
438 0
439 };
440
441 u32 const clk_modules_explicit_en_essential[] = {
442 (*prcm)->cm_l4per_gptimer3_clkctrl,
443 (*prcm)->cm_l4per_gptimer4_clkctrl,
444 (*prcm)->cm_l4per_gptimer9_clkctrl,
445 0
446 };
447 do_enable_ipu_clocks(clk_domains, clk_modules_hw_auto_essential,
448 clk_modules_explicit_en_essential, 0);
449
450 /* Enable optional additional functional clock for IPU2 */
451 setbits_le32((*prcm)->cm_l4per_gptimer4_clkctrl,
452 IPU1_CLKCTRL_CLKSEL_MASK);
453 /* Enable optional additional functional clock for IPU2 */
454 setbits_le32((*prcm)->cm_l4per_gptimer9_clkctrl,
455 IPU1_CLKCTRL_CLKSEL_MASK);
456}
457
458/*
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000459 * Enable essential clock domains, modules and
460 * do some additional special settings needed
461 */
462void enable_basic_clocks(void)
463{
464 u32 const clk_domains_essential[] = {
465 (*prcm)->cm_l4per_clkstctrl,
466 (*prcm)->cm_l3init_clkstctrl,
467 (*prcm)->cm_memif_clkstctrl,
468 (*prcm)->cm_l4cfg_clkstctrl,
Mugunthan V N4a42ff12013-07-08 16:04:40 +0530469#ifdef CONFIG_DRIVER_TI_CPSW
470 (*prcm)->cm_gmac_clkstctrl,
471#endif
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000472 0
473 };
474
475 u32 const clk_modules_hw_auto_essential[] = {
Lokesh Vutla15c2c702013-02-17 23:33:37 +0000476 (*prcm)->cm_l3_gpmc_clkctrl,
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000477 (*prcm)->cm_memif_emif_1_clkctrl,
478 (*prcm)->cm_memif_emif_2_clkctrl,
479 (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
480 (*prcm)->cm_wkup_gpio1_clkctrl,
481 (*prcm)->cm_l4per_gpio2_clkctrl,
482 (*prcm)->cm_l4per_gpio3_clkctrl,
483 (*prcm)->cm_l4per_gpio4_clkctrl,
484 (*prcm)->cm_l4per_gpio5_clkctrl,
485 (*prcm)->cm_l4per_gpio6_clkctrl,
Axel Lin01a461f2013-06-21 18:54:25 +0800486 (*prcm)->cm_l4per_gpio7_clkctrl,
487 (*prcm)->cm_l4per_gpio8_clkctrl,
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000488 0
489 };
490
491 u32 const clk_modules_explicit_en_essential[] = {
492 (*prcm)->cm_wkup_gptimer1_clkctrl,
493 (*prcm)->cm_l3init_hsmmc1_clkctrl,
494 (*prcm)->cm_l3init_hsmmc2_clkctrl,
495 (*prcm)->cm_l4per_gptimer2_clkctrl,
496 (*prcm)->cm_wkup_wdtimer2_clkctrl,
Caleb Robey940d6372020-01-02 08:17:27 -0600497 (*prcm)->cm_l4per_uart1_clkctrl,
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000498 (*prcm)->cm_l4per_uart3_clkctrl,
499 (*prcm)->cm_l4per_i2c1_clkctrl,
Mugunthan V N4a42ff12013-07-08 16:04:40 +0530500#ifdef CONFIG_DRIVER_TI_CPSW
501 (*prcm)->cm_gmac_gmac_clkctrl,
502#endif
Matt Porter30746262013-10-07 15:52:59 +0530503
504#ifdef CONFIG_TI_QSPI
505 (*prcm)->cm_l4per_qspi_clkctrl,
506#endif
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000507 0
508 };
509
510 /* Enable optional additional functional clock for GPIO4 */
511 setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
512 GPIO4_CLKCTRL_OPTFCLKEN_MASK);
513
Kishon Vijay Abraham Ic76d6162018-01-30 16:01:47 +0100514 /* Enable 192 MHz clock for MMC1 & MMC2 */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000515 setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
516 HSMMC_CLKCTRL_CLKSEL_MASK);
517 setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
518 HSMMC_CLKCTRL_CLKSEL_MASK);
519
520 /* Set the correct clock dividers for mmc */
Kishon Vijay Abraham Ic76d6162018-01-30 16:01:47 +0100521 clrbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
522 HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
523 clrbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
524 HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000525
526 /* Select 32KHz clock as the source of GPTIMER1 */
527 setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
528 GPTIMER1_CLKCTRL_CLKSEL_MASK);
529
530 do_enable_clocks(clk_domains_essential,
531 clk_modules_hw_auto_essential,
532 clk_modules_explicit_en_essential,
533 1);
534
Matt Porter30746262013-10-07 15:52:59 +0530535#ifdef CONFIG_TI_QSPI
536 setbits_le32((*prcm)->cm_l4per_qspi_clkctrl, (1<<24));
537#endif
538
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000539 /* Enable SCRM OPT clocks for PER and CORE dpll */
540 setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
541 OPTFCLKEN_SCRM_PER_MASK);
542 setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
543 OPTFCLKEN_SCRM_CORE_MASK);
544}
545
546void enable_basic_uboot_clocks(void)
547{
Keerthy0efb06d2022-01-27 13:16:52 +0100548 u32 cm_ipu_clkstctrl = 0;
549
550 if (IS_ENABLED(CONFIG_DRA7XX) &&
551 !IS_ENABLED(CONFIG_REMOTEPROC_TI_IPU))
552 cm_ipu_clkstctrl = (*prcm)->cm_ipu_clkstctrl;
553
554 u32 const clk_domains_essential[] = {cm_ipu_clkstctrl, 0};
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000555
556 u32 const clk_modules_hw_auto_essential[] = {
Lubomir Popov65354032013-04-11 00:08:51 +0000557 (*prcm)->cm_l3init_hsusbtll_clkctrl,
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000558 0
559 };
560
561 u32 const clk_modules_explicit_en_essential[] = {
562 (*prcm)->cm_l4per_mcspi1_clkctrl,
563 (*prcm)->cm_l4per_i2c2_clkctrl,
564 (*prcm)->cm_l4per_i2c3_clkctrl,
565 (*prcm)->cm_l4per_i2c4_clkctrl,
Nishanth Menon813fe9d2016-11-29 15:22:00 +0530566#if defined(CONFIG_DRA7XX)
Lokesh Vutlab04038f2015-06-05 15:19:21 +0530567 (*prcm)->cm_ipu_i2c5_clkctrl,
568#else
Lubomir Popovb36e6092013-04-08 21:49:37 +0000569 (*prcm)->cm_l4per_i2c5_clkctrl,
Lokesh Vutlab04038f2015-06-05 15:19:21 +0530570#endif
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000571 (*prcm)->cm_l3init_hsusbhost_clkctrl,
572 (*prcm)->cm_l3init_fsusb_clkctrl,
573 0
574 };
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000575 do_enable_clocks(clk_domains_essential,
576 clk_modules_hw_auto_essential,
577 clk_modules_explicit_en_essential,
578 1);
579}
580
Vignesh R92dc6a02015-08-17 13:29:52 +0530581#ifdef CONFIG_TI_EDMA3
582void enable_edma3_clocks(void)
583{
584 u32 const clk_domains_edma3[] = {
585 0
586 };
587
588 u32 const clk_modules_hw_auto_edma3[] = {
589 (*prcm)->cm_l3main1_tptc1_clkctrl,
590 (*prcm)->cm_l3main1_tptc2_clkctrl,
591 0
592 };
593
594 u32 const clk_modules_explicit_en_edma3[] = {
595 0
596 };
597
598 do_enable_clocks(clk_domains_edma3,
599 clk_modules_hw_auto_edma3,
600 clk_modules_explicit_en_edma3,
601 1);
602}
603
604void disable_edma3_clocks(void)
605{
606 u32 const clk_domains_edma3[] = {
607 0
608 };
609
610 u32 const clk_modules_disable_edma3[] = {
611 (*prcm)->cm_l3main1_tptc1_clkctrl,
612 (*prcm)->cm_l3main1_tptc2_clkctrl,
613 0
614 };
615
616 do_disable_clocks(clk_domains_edma3,
617 clk_modules_disable_edma3,
618 1);
619}
620#endif
621
Roger Quadros16c97102016-05-23 17:37:47 +0300622#if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP)
Kishon Vijay Abraham If54117d2015-08-19 16:16:25 +0530623void enable_usb_clocks(int index)
624{
625 u32 cm_l3init_usb_otg_ss_clkctrl = 0;
626
627 if (index == 0) {
628 cm_l3init_usb_otg_ss_clkctrl =
629 (*prcm)->cm_l3init_usb_otg_ss1_clkctrl;
630 /* Enable 960 MHz clock for dwc3 */
631 setbits_le32((*prcm)->cm_l3init_usb_otg_ss1_clkctrl,
632 OPTFCLKEN_REFCLK960M);
633
Roger Quadrosf1258942016-05-23 17:37:49 +0300634 /* Enable 32 KHz clock for USB_PHY1 */
Kishon Vijay Abraham If54117d2015-08-19 16:16:25 +0530635 setbits_le32((*prcm)->cm_coreaon_usb_phy1_core_clkctrl,
636 USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
Roger Quadrosf1258942016-05-23 17:37:49 +0300637
638 /* Enable 32 KHz clock for USB_PHY3 */
639 if (is_dra7xx())
640 setbits_le32((*prcm)->cm_coreaon_usb_phy3_core_clkctrl,
641 USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
Kishon Vijay Abraham If54117d2015-08-19 16:16:25 +0530642 } else if (index == 1) {
643 cm_l3init_usb_otg_ss_clkctrl =
644 (*prcm)->cm_l3init_usb_otg_ss2_clkctrl;
645 /* Enable 960 MHz clock for dwc3 */
646 setbits_le32((*prcm)->cm_l3init_usb_otg_ss2_clkctrl,
647 OPTFCLKEN_REFCLK960M);
648
649 /* Enable 32 KHz clock for dwc3 */
650 setbits_le32((*prcm)->cm_coreaon_usb_phy2_core_clkctrl,
651 USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
652
653 /* Enable 60 MHz clock for USB2PHY2 */
654 setbits_le32((*prcm)->cm_coreaon_l3init_60m_gfclk_clkctrl,
655 L3INIT_CLKCTRL_OPTFCLKEN_60M_GFCLK);
656 }
657
658 u32 const clk_domains_usb[] = {
659 0
660 };
661
662 u32 const clk_modules_hw_auto_usb[] = {
663 (*prcm)->cm_l3init_ocp2scp1_clkctrl,
664 cm_l3init_usb_otg_ss_clkctrl,
665 0
666 };
667
668 u32 const clk_modules_explicit_en_usb[] = {
669 0
670 };
671
672 do_enable_clocks(clk_domains_usb,
673 clk_modules_hw_auto_usb,
674 clk_modules_explicit_en_usb,
675 1);
676}
677
678void disable_usb_clocks(int index)
679{
680 u32 cm_l3init_usb_otg_ss_clkctrl = 0;
681
682 if (index == 0) {
683 cm_l3init_usb_otg_ss_clkctrl =
684 (*prcm)->cm_l3init_usb_otg_ss1_clkctrl;
685 /* Disable 960 MHz clock for dwc3 */
686 clrbits_le32((*prcm)->cm_l3init_usb_otg_ss1_clkctrl,
687 OPTFCLKEN_REFCLK960M);
688
Roger Quadrosf1258942016-05-23 17:37:49 +0300689 /* Disable 32 KHz clock for USB_PHY1 */
Kishon Vijay Abraham If54117d2015-08-19 16:16:25 +0530690 clrbits_le32((*prcm)->cm_coreaon_usb_phy1_core_clkctrl,
691 USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
Roger Quadrosf1258942016-05-23 17:37:49 +0300692
693 /* Disable 32 KHz clock for USB_PHY3 */
694 if (is_dra7xx())
695 clrbits_le32((*prcm)->cm_coreaon_usb_phy3_core_clkctrl,
696 USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
Kishon Vijay Abraham If54117d2015-08-19 16:16:25 +0530697 } else if (index == 1) {
698 cm_l3init_usb_otg_ss_clkctrl =
699 (*prcm)->cm_l3init_usb_otg_ss2_clkctrl;
700 /* Disable 960 MHz clock for dwc3 */
701 clrbits_le32((*prcm)->cm_l3init_usb_otg_ss2_clkctrl,
702 OPTFCLKEN_REFCLK960M);
703
704 /* Disable 32 KHz clock for dwc3 */
705 clrbits_le32((*prcm)->cm_coreaon_usb_phy2_core_clkctrl,
706 USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
707
708 /* Disable 60 MHz clock for USB2PHY2 */
709 clrbits_le32((*prcm)->cm_coreaon_l3init_60m_gfclk_clkctrl,
710 L3INIT_CLKCTRL_OPTFCLKEN_60M_GFCLK);
711 }
712
713 u32 const clk_domains_usb[] = {
714 0
715 };
716
717 u32 const clk_modules_disable[] = {
718 (*prcm)->cm_l3init_ocp2scp1_clkctrl,
719 cm_l3init_usb_otg_ss_clkctrl,
720 0
721 };
722
723 do_disable_clocks(clk_domains_usb,
724 clk_modules_disable,
725 1);
726}
727#endif
728
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000729const struct ctrl_ioregs ioregs_omap5430 = {
730 .ctrl_ddrch = DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
731 .ctrl_lpddr2ch = DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN,
732 .ctrl_ddrio_0 = DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL,
733 .ctrl_ddrio_1 = DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL,
734 .ctrl_ddrio_2 = DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL,
735};
736
737const struct ctrl_ioregs ioregs_omap5432_es1 = {
738 .ctrl_ddrch = DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
739 .ctrl_lpddr2ch = 0x0,
740 .ctrl_ddr3ch = DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL,
741 .ctrl_ddrio_0 = DDR_IO_0_VREF_CELLS_DDR3_VALUE,
742 .ctrl_ddrio_1 = DDR_IO_1_VREF_CELLS_DDR3_VALUE,
743 .ctrl_ddrio_2 = DDR_IO_2_VREF_CELLS_DDR3_VALUE,
744 .ctrl_emif_sdram_config_ext = SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
SRICHARAN Re02f5f82013-11-08 17:40:37 +0530745 .ctrl_emif_sdram_config_ext_final = SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000746};
747
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000748const struct ctrl_ioregs ioregs_omap5432_es2 = {
749 .ctrl_ddrch = DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2,
750 .ctrl_lpddr2ch = 0x0,
751 .ctrl_ddr3ch = DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2,
752 .ctrl_ddrio_0 = DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2,
753 .ctrl_ddrio_1 = DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2,
754 .ctrl_ddrio_2 = DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2,
755 .ctrl_emif_sdram_config_ext = SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
SRICHARAN Re02f5f82013-11-08 17:40:37 +0530756 .ctrl_emif_sdram_config_ext_final = SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000757};
758
Sricharan Rffa98182013-05-30 03:19:39 +0000759const struct ctrl_ioregs ioregs_dra7xx_es1 = {
760 .ctrl_ddrch = 0x40404040,
761 .ctrl_lpddr2ch = 0x40404040,
762 .ctrl_ddr3ch = 0x80808080,
Lokesh Vutla07fbc332015-06-03 14:43:27 +0530763 .ctrl_ddrio_0 = 0x00094A40,
764 .ctrl_ddrio_1 = 0x04A52000,
Sricharan Rffa98182013-05-30 03:19:39 +0000765 .ctrl_ddrio_2 = 0x84210000,
Nishanth Menonf013a3a2015-06-16 08:29:01 -0500766 .ctrl_emif_sdram_config_ext = 0x0001C1A7,
767 .ctrl_emif_sdram_config_ext_final = 0x0001C1A7,
Sricharan Rffa98182013-05-30 03:19:39 +0000768 .ctrl_ddr_ctrl_ext_0 = 0xA2000000,
769};
770
R Sricharan5a9d4d12014-08-28 12:01:04 +0530771const struct ctrl_ioregs ioregs_dra72x_es1 = {
772 .ctrl_ddrch = 0x40404040,
773 .ctrl_lpddr2ch = 0x40404040,
774 .ctrl_ddr3ch = 0x60606080,
Lokesh Vutla07fbc332015-06-03 14:43:27 +0530775 .ctrl_ddrio_0 = 0x00094A40,
776 .ctrl_ddrio_1 = 0x04A52000,
R Sricharan5a9d4d12014-08-28 12:01:04 +0530777 .ctrl_ddrio_2 = 0x84210000,
Nishanth Menonf013a3a2015-06-16 08:29:01 -0500778 .ctrl_emif_sdram_config_ext = 0x0001C1A7,
779 .ctrl_emif_sdram_config_ext_final = 0x0001C1A7,
R Sricharan5a9d4d12014-08-28 12:01:04 +0530780 .ctrl_ddr_ctrl_ext_0 = 0xA2000000,
781};
782
Nishanth Menon32699972016-03-15 18:09:12 -0500783const struct ctrl_ioregs ioregs_dra72x_es2 = {
784 .ctrl_ddrch = 0x40404040,
785 .ctrl_lpddr2ch = 0x40404040,
786 .ctrl_ddr3ch = 0x60606060,
787 .ctrl_ddrio_0 = 0x00094A40,
788 .ctrl_ddrio_1 = 0x00000000,
789 .ctrl_ddrio_2 = 0x00000000,
790 .ctrl_emif_sdram_config_ext = 0x0001C1A7,
791 .ctrl_emif_sdram_config_ext_final = 0x0001C1A7,
792 .ctrl_ddr_ctrl_ext_0 = 0xA2000000,
793};
794
Felipe Balbi449a4372014-11-06 08:28:48 -0600795void __weak hw_data_init(void)
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +0000796{
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000797 u32 omap_rev = omap_revision();
798
799 switch (omap_rev) {
800
801 case OMAP5430_ES1_0:
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000802 case OMAP5432_ES1_0:
803 *prcm = &omap5_es1_prcm;
804 *dplls_data = &omap5_dplls_es1;
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000805 *omap_vcores = &omap5430_volts;
Lokesh Vutlaf120cef2013-02-12 21:29:06 +0000806 *ctrl = &omap5_ctrl;
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000807 break;
808
SRICHARAN R06ebff42013-02-12 01:33:42 +0000809 case OMAP5430_ES2_0:
810 case OMAP5432_ES2_0:
811 *prcm = &omap5_es2_prcm;
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000812 *dplls_data = &omap5_dplls_es2;
813 *omap_vcores = &omap5430_volts_es2;
Lokesh Vutlaf120cef2013-02-12 21:29:06 +0000814 *ctrl = &omap5_ctrl;
SRICHARAN R06ebff42013-02-12 01:33:42 +0000815 break;
816
Lokesh Vutla69483e62017-12-29 11:47:51 +0530817 case DRA762_ABZ_ES1_0:
818 case DRA762_ACD_ES1_0:
Praneeth Bajjuri9b21ff42017-08-21 12:50:52 +0530819 case DRA762_ES1_0:
820 *prcm = &dra7xx_prcm;
821 *dplls_data = &dra76x_dplls;
822 *ctrl = &dra7xx_ctrl;
823 break;
824
Lokesh Vutla15c2c702013-02-17 23:33:37 +0000825 case DRA752_ES1_0:
Nishanth Menon60475ff2014-01-14 10:54:42 -0600826 case DRA752_ES1_1:
Nishanth Menon4de16682015-08-13 09:50:58 -0500827 case DRA752_ES2_0:
Lokesh Vutla15c2c702013-02-17 23:33:37 +0000828 *prcm = &dra7xx_prcm;
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000829 *dplls_data = &dra7xx_dplls;
Lokesh Vutlaf120cef2013-02-12 21:29:06 +0000830 *ctrl = &dra7xx_ctrl;
Lokesh Vutla15c2c702013-02-17 23:33:37 +0000831 break;
832
Lokesh Vutla95d11162014-05-15 11:08:40 +0530833 case DRA722_ES1_0:
Ravi Babuaf9af442016-03-15 18:09:11 -0500834 case DRA722_ES2_0:
Vishal Mahaveer42d25eb2017-08-26 16:51:22 -0500835 case DRA722_ES2_1:
Lokesh Vutla95d11162014-05-15 11:08:40 +0530836 *prcm = &dra7xx_prcm;
R Sricharan5a9d4d12014-08-28 12:01:04 +0530837 *dplls_data = &dra72x_dplls;
Lokesh Vutla95d11162014-05-15 11:08:40 +0530838 *ctrl = &dra7xx_ctrl;
839 break;
840
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000841 default:
842 printf("\n INVALID OMAP REVISION ");
843 }
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +0000844}
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000845
846void get_ioregs(const struct ctrl_ioregs **regs)
847{
848 u32 omap_rev = omap_revision();
849
850 switch (omap_rev) {
851 case OMAP5430_ES1_0:
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000852 case OMAP5430_ES2_0:
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000853 *regs = &ioregs_omap5430;
Sricharan Rffa98182013-05-30 03:19:39 +0000854 break;
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000855 case OMAP5432_ES1_0:
856 *regs = &ioregs_omap5432_es1;
Sricharan Rffa98182013-05-30 03:19:39 +0000857 break;
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000858 case OMAP5432_ES2_0:
859 *regs = &ioregs_omap5432_es2;
Sricharan Rffa98182013-05-30 03:19:39 +0000860 break;
861 case DRA752_ES1_0:
Nishanth Menon60475ff2014-01-14 10:54:42 -0600862 case DRA752_ES1_1:
Nishanth Menon4de16682015-08-13 09:50:58 -0500863 case DRA752_ES2_0:
Lokesh Vutla6f1038f2017-08-21 12:50:55 +0530864 case DRA762_ES1_0:
Lokesh Vutla69483e62017-12-29 11:47:51 +0530865 case DRA762_ACD_ES1_0:
866 case DRA762_ABZ_ES1_0:
Sricharan Rffa98182013-05-30 03:19:39 +0000867 *regs = &ioregs_dra7xx_es1;
868 break;
R Sricharan5a9d4d12014-08-28 12:01:04 +0530869 case DRA722_ES1_0:
870 *regs = &ioregs_dra72x_es1;
871 break;
Nishanth Menon32699972016-03-15 18:09:12 -0500872 case DRA722_ES2_0:
Vishal Mahaveer42d25eb2017-08-26 16:51:22 -0500873 case DRA722_ES2_1:
Nishanth Menon32699972016-03-15 18:09:12 -0500874 *regs = &ioregs_dra72x_es2;
875 break;
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000876
877 default:
878 printf("\n INVALID OMAP REVISION ");
879 }
880}