blob: 5268a1fca568148f8ec276c9804a1f681e8ba600 [file] [log] [blame]
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +00001/*
2 *
3 * HW data initialization for OMAP5
4 *
5 * (C) Copyright 2013
6 * Texas Instruments, <www.ti.com>
7 *
8 * Sricharan R <r.sricharan@ti.com>
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000011 */
12#include <common.h>
Lokesh Vutla36852972013-05-30 03:19:29 +000013#include <palmas.h>
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000014#include <asm/arch/omap.h>
SRICHARAN R1a79cab2013-02-04 04:22:01 +000015#include <asm/arch/sys_proto.h>
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000016#include <asm/omap_common.h>
Lokesh Vutla61c517f2013-05-30 02:54:32 +000017#include <asm/arch/clock.h>
SRICHARAN R00d328c2013-02-04 04:22:02 +000018#include <asm/omap_gpio.h>
SRICHARAN R1a79cab2013-02-04 04:22:01 +000019#include <asm/io.h>
Lokesh Vutlad8ac0502013-02-04 04:22:05 +000020#include <asm/emif.h>
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +000021
22struct prcm_regs const **prcm =
23 (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
SRICHARAN R1a79cab2013-02-04 04:22:01 +000024struct dplls const **dplls_data =
25 (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
SRICHARAN R00d328c2013-02-04 04:22:02 +000026struct vcores_data const **omap_vcores =
27 (struct vcores_data const **) OMAP_SRAM_SCRATCH_VCORES_PTR;
Lokesh Vutla834b6b02013-02-04 04:22:04 +000028struct omap_sys_ctrl_regs const **ctrl =
SRICHARAN R4b1b61c2013-04-24 00:41:22 +000029 (struct omap_sys_ctrl_regs const **)OMAP_SRAM_SCRATCH_SYS_CTRL;
SRICHARAN R1a79cab2013-02-04 04:22:01 +000030
SRICHARAN Ra04ed142013-02-12 01:33:43 +000031/* OPP HIGH FREQUENCY for ES2.0 */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000032static const struct dpll_params mpu_dpll_params_1_5ghz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +000033 {125, 0, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
34 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
35 {625, 6, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
36 {625, 7, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
37 {750, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
38 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
39 {625, 15, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000040};
41
SRICHARAN Ra04ed142013-02-12 01:33:43 +000042/* OPP NOM FREQUENCY for ES1.0 */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000043static const struct dpll_params mpu_dpll_params_800mhz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +000044 {200, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
45 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
46 {1000, 20, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
47 {375, 8, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
48 {400, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
49 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
50 {375, 17, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000051};
52
SRICHARAN Ra04ed142013-02-12 01:33:43 +000053/* OPP LOW FREQUENCY for ES1.0 */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000054static const struct dpll_params mpu_dpll_params_400mhz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +000055 {200, 2, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
56 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
57 {1000, 20, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
58 {375, 8, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
59 {400, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
60 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
61 {375, 17, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000062};
63
SRICHARAN Ra04ed142013-02-12 01:33:43 +000064/* OPP LOW FREQUENCY for ES2.0 */
65static const struct dpll_params mpu_dpll_params_499mhz[NUM_SYS_CLKS] = {
66 {499, 11, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
67 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
68 {297, 9, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
69 {493, 18, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
70 {499, 25, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
71 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
72 {493, 37, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000073};
74
Lokesh Vutlac9e70e22013-12-12 15:36:21 +053075/* OPP NOM FREQUENCY for OMAP5 ES2.0, and DRA7 ES1.0 */
Lokesh Vutla5e70e292013-02-12 21:29:05 +000076static const struct dpll_params mpu_dpll_params_1ghz[NUM_SYS_CLKS] = {
Lokesh Vutla16523262013-05-30 03:19:38 +000077 {250, 2, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
78 {500, 9, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
79 {119, 1, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
80 {625, 11, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
81 {500, 12, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +000082 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutla16523262013-05-30 03:19:38 +000083 {625, 23, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +000084};
85
SRICHARAN R1a79cab2013-02-04 04:22:01 +000086static const struct dpll_params
87 core_dpll_params_2128mhz_ddr532[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +000088 {266, 2, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 12 MHz */
89 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
90 {443, 6, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 16.8 MHz */
91 {277, 4, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 19.2 MHz */
92 {368, 8, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1}, /* 26 MHz */
93 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
94 {277, 9, 2, 5, 8, 4, 62, 5, -1, 5, 7, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +000095};
96
97static const struct dpll_params
SRICHARAN Ra04ed142013-02-12 01:33:43 +000098 core_dpll_params_2128mhz_ddr532_es2[NUM_SYS_CLKS] = {
99 {266, 2, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 12 MHz */
100 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
101 {443, 6, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 16.8 MHz */
102 {277, 4, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 19.2 MHz */
103 {368, 8, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6}, /* 26 MHz */
104 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
105 {277, 9, 2, 5, 8, 4, 62, 63, 6, 5, 7, 6} /* 38.4 MHz */
106};
107
108static const struct dpll_params
Lokesh Vutla16523262013-05-30 03:19:38 +0000109 core_dpll_params_2128mhz_dra7xx[NUM_SYS_CLKS] = {
110 {266, 2, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 12 MHz */
111 {266, 4, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 20 MHz */
112 {443, 6, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 16.8 MHz */
113 {277, 4, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 19.2 MHz */
114 {368, 8, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 26 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000115 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutla16523262013-05-30 03:19:38 +0000116 {277, 9, 2, 1, -1, 4, 62, 5, -1, 5, 4, 6}, /* 38.4 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000117};
118
119static const struct dpll_params
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000120 core_dpll_params_2128mhz_ddr266[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000121 {266, 2, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1}, /* 12 MHz */
122 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
123 {443, 6, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1}, /* 16.8 MHz */
124 {277, 4, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1}, /* 19.2 MHz */
125 {368, 8, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1}, /* 26 MHz */
126 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
127 {277, 9, 4, 8, 8, 8, 62, 10, -1, 10, 14, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000128};
129
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000130static const struct dpll_params
131 core_dpll_params_2128mhz_ddr266_es2[NUM_SYS_CLKS] = {
132 {266, 2, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12}, /* 12 MHz */
133 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
134 {443, 6, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12}, /* 16.8 MHz */
135 {277, 4, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12}, /* 19.2 MHz */
136 {368, 8, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12}, /* 26 MHz */
137 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
138 {277, 9, 4, 8, 8, 8, 62, 5, 12, 10, 14, 12} /* 38.4 MHz */
139};
140
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000141static const struct dpll_params per_dpll_params_768mhz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000142 {32, 0, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 12 MHz */
143 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
144 {160, 6, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 16.8 MHz */
145 {20, 0, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 19.2 MHz */
146 {192, 12, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1}, /* 26 MHz */
147 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
148 {10, 0, 4, 3, 6, 4, -1, 2, -1, -1, -1, -1} /* 38.4 MHz */
149};
150
151static const struct dpll_params per_dpll_params_768mhz_es2[NUM_SYS_CLKS] = {
152 {32, 0, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 12 MHz */
153 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
154 {160, 6, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 16.8 MHz */
155 {20, 0, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 19.2 MHz */
156 {192, 12, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1}, /* 26 MHz */
157 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
158 {10, 0, 4, 3, 3, 4, -1, 2, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000159};
160
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000161static const struct dpll_params per_dpll_params_768mhz_dra7xx[NUM_SYS_CLKS] = {
Lokesh Vutlaff212052013-12-12 15:34:56 +0530162 {32, 0, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 12 MHz */
Poddar, Sourav54243932013-10-07 15:53:00 +0530163 {96, 4, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 20 MHz */
Lokesh Vutlaff212052013-12-12 15:34:56 +0530164 {160, 6, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 16.8 MHz */
165 {20, 0, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 19.2 MHz */
166 {192, 12, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 26 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000167 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutlaff212052013-12-12 15:34:56 +0530168 {10, 0, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1}, /* 38.4 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000169};
170
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000171static const struct dpll_params iva_dpll_params_2330mhz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000172 {1165, 11, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
173 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
174 {208, 2, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
175 {182, 2, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
176 {224, 4, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
177 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
178 {91, 2, -1, -1, 5, 6, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000179};
180
Lokesh Vutla16523262013-05-30 03:19:38 +0000181static const struct dpll_params iva_dpll_params_2330mhz_dra7xx[NUM_SYS_CLKS] = {
182 {1165, 11, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
183 {233, 3, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
184 {208, 2, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
185 {182, 2, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
186 {224, 4, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
187 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
188 {91, 2, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
189};
190
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000191/* ABE M & N values with sys_clk as source */
192static const struct dpll_params
193 abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000194 {49, 5, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
195 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
196 {35, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
197 {46, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
198 {34, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
199 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
200 {64, 24, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000201};
202
203/* ABE M & N values with 32K clock as source */
204static const struct dpll_params abe_dpll_params_32k_196608khz = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000205 750, 0, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000206};
207
Lokesh Vutla16523262013-05-30 03:19:38 +0000208/* ABE M & N values with sysclk2(22.5792 MHz) as input */
209static const struct dpll_params
210 abe_dpll_params_sysclk2_361267khz[NUM_SYS_CLKS] = {
211 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
212 {16, 1, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
213 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
214 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
215 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
216 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
217 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
218};
219
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000220static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000221 {400, 4, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
Lokesh Vutla16523262013-05-30 03:19:38 +0000222 {480, 9, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000223 {400, 6, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
224 {400, 7, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
225 {480, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
226 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000227 {400, 15, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000228};
229
Lokesh Vutla16523262013-05-30 03:19:38 +0000230static const struct dpll_params ddr_dpll_params_2128mhz[NUM_SYS_CLKS] = {
231 {266, 2, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
232 {266, 4, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 20 MHz */
233 {190, 2, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
234 {665, 11, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
235 {532, 12, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000236 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
Lokesh Vutla16523262013-05-30 03:19:38 +0000237 {665, 23, 2, 1, 8, -1, -1, -1, -1, -1, -1, -1}, /* 38.4 MHz */
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000238};
239
Lokesh Vutlaadc52df2013-07-08 16:04:39 +0530240static const struct dpll_params gmac_dpll_params_2000mhz[NUM_SYS_CLKS] = {
241 {250, 2, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 12 MHz */
242 {250, 4, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 20 MHz */
243 {119, 1, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 16.8 MHz */
244 {625, 11, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 19.2 MHz */
245 {500, 12, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 26 MHz */
246 {-1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
247 {625, 23, 4, 10, 40, 8, 10, -1, -1, -1, -1, -1}, /* 38.4 MHz */
248};
249
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000250struct dplls omap5_dplls_es1 = {
251 .mpu = mpu_dpll_params_800mhz,
252 .core = core_dpll_params_2128mhz_ddr532,
253 .per = per_dpll_params_768mhz,
254 .iva = iva_dpll_params_2330mhz,
255#ifdef CONFIG_SYS_OMAP_ABE_SYSCK
256 .abe = abe_dpll_params_sysclk_196608khz,
257#else
258 .abe = &abe_dpll_params_32k_196608khz,
259#endif
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000260 .usb = usb_dpll_params_1920mhz,
261 .ddr = NULL
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000262};
263
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000264struct dplls omap5_dplls_es2 = {
Lokesh Vutlac9e70e22013-12-12 15:36:21 +0530265 .mpu = mpu_dpll_params_1ghz,
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000266 .core = core_dpll_params_2128mhz_ddr532_es2,
267 .per = per_dpll_params_768mhz_es2,
268 .iva = iva_dpll_params_2330mhz,
269#ifdef CONFIG_SYS_OMAP_ABE_SYSCK
270 .abe = abe_dpll_params_sysclk_196608khz,
271#else
272 .abe = &abe_dpll_params_32k_196608khz,
273#endif
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000274 .usb = usb_dpll_params_1920mhz,
275 .ddr = NULL
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000276};
277
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000278struct dplls dra7xx_dplls = {
279 .mpu = mpu_dpll_params_1ghz,
Lokesh Vutla16523262013-05-30 03:19:38 +0000280 .core = core_dpll_params_2128mhz_dra7xx,
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000281 .per = per_dpll_params_768mhz_dra7xx,
Lokesh Vutla16523262013-05-30 03:19:38 +0000282 .abe = abe_dpll_params_sysclk2_361267khz,
283 .iva = iva_dpll_params_2330mhz_dra7xx,
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000284 .usb = usb_dpll_params_1920mhz,
Lokesh Vutla16523262013-05-30 03:19:38 +0000285 .ddr = ddr_dpll_params_2128mhz,
Lokesh Vutlaadc52df2013-07-08 16:04:39 +0530286 .gmac = gmac_dpll_params_2000mhz,
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000287};
288
SRICHARAN R00d328c2013-02-04 04:22:02 +0000289struct pmic_data palmas = {
290 .base_offset = PALMAS_SMPS_BASE_VOLT_UV,
291 .step = 10000, /* 10 mV represented in uV */
292 /*
293 * Offset codes 1-6 all give the base voltage in Palmas
294 * Offset code 0 switches OFF the SMPS
295 */
296 .start_code = 6,
Lokesh Vutlaae49f6d2013-05-30 02:54:33 +0000297 .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
298 .pmic_bus_init = sri2c_init,
299 .pmic_write = omap_vc_bypass_send_value,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000300};
301
Lokesh Vutla36852972013-05-30 03:19:29 +0000302struct pmic_data tps659038 = {
303 .base_offset = PALMAS_SMPS_BASE_VOLT_UV,
304 .step = 10000, /* 10 mV represented in uV */
305 /*
306 * Offset codes 1-6 all give the base voltage in Palmas
307 * Offset code 0 switches OFF the SMPS
308 */
309 .start_code = 6,
310 .i2c_slave_addr = TPS659038_I2C_SLAVE_ADDR,
311 .pmic_bus_init = gpi2c_init,
312 .pmic_write = palmas_i2c_write_u8,
313};
314
SRICHARAN R00d328c2013-02-04 04:22:02 +0000315struct vcores_data omap5430_volts = {
316 .mpu.value = VDD_MPU,
317 .mpu.addr = SMPS_REG_ADDR_12_MPU,
318 .mpu.pmic = &palmas,
319
320 .core.value = VDD_CORE,
321 .core.addr = SMPS_REG_ADDR_8_CORE,
322 .core.pmic = &palmas,
323
324 .mm.value = VDD_MM,
325 .mm.addr = SMPS_REG_ADDR_45_IVA,
326 .mm.pmic = &palmas,
327};
328
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000329struct vcores_data omap5430_volts_es2 = {
330 .mpu.value = VDD_MPU_ES2,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000331 .mpu.addr = SMPS_REG_ADDR_12_MPU,
332 .mpu.pmic = &palmas,
333
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000334 .core.value = VDD_CORE_ES2,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000335 .core.addr = SMPS_REG_ADDR_8_CORE,
336 .core.pmic = &palmas,
337
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000338 .mm.value = VDD_MM_ES2,
SRICHARAN R00d328c2013-02-04 04:22:02 +0000339 .mm.addr = SMPS_REG_ADDR_45_IVA,
340 .mm.pmic = &palmas,
341};
342
Lokesh Vutla36852972013-05-30 03:19:29 +0000343struct vcores_data dra752_volts = {
344 .mpu.value = VDD_MPU_DRA752,
Nishanth Menon93cdb282013-05-30 03:19:31 +0000345 .mpu.efuse.reg = STD_FUSE_OPP_VMIN_MPU_NOM,
346 .mpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
Lokesh Vutla36852972013-05-30 03:19:29 +0000347 .mpu.addr = TPS659038_REG_ADDR_SMPS12_MPU,
348 .mpu.pmic = &tps659038,
349
350 .eve.value = VDD_EVE_DRA752,
Nishanth Menon93cdb282013-05-30 03:19:31 +0000351 .eve.efuse.reg = STD_FUSE_OPP_VMIN_DSPEVE_NOM,
352 .eve.efuse.reg_bits = DRA752_EFUSE_REGBITS,
Lokesh Vutla36852972013-05-30 03:19:29 +0000353 .eve.addr = TPS659038_REG_ADDR_SMPS45_EVE,
354 .eve.pmic = &tps659038,
355
356 .gpu.value = VDD_GPU_DRA752,
Nishanth Menon93cdb282013-05-30 03:19:31 +0000357 .gpu.efuse.reg = STD_FUSE_OPP_VMIN_GPU_NOM,
358 .gpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
Lokesh Vutla36852972013-05-30 03:19:29 +0000359 .gpu.addr = TPS659038_REG_ADDR_SMPS6_GPU,
360 .gpu.pmic = &tps659038,
361
362 .core.value = VDD_CORE_DRA752,
Nishanth Menon93cdb282013-05-30 03:19:31 +0000363 .core.efuse.reg = STD_FUSE_OPP_VMIN_CORE_NOM,
364 .core.efuse.reg_bits = DRA752_EFUSE_REGBITS,
Lokesh Vutla36852972013-05-30 03:19:29 +0000365 .core.addr = TPS659038_REG_ADDR_SMPS7_CORE,
366 .core.pmic = &tps659038,
367
368 .iva.value = VDD_IVA_DRA752,
Nishanth Menon93cdb282013-05-30 03:19:31 +0000369 .iva.efuse.reg = STD_FUSE_OPP_VMIN_IVA_NOM,
370 .iva.efuse.reg_bits = DRA752_EFUSE_REGBITS,
Lokesh Vutla36852972013-05-30 03:19:29 +0000371 .iva.addr = TPS659038_REG_ADDR_SMPS8_IVA,
372 .iva.pmic = &tps659038,
373};
374
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000375/*
376 * Enable essential clock domains, modules and
377 * do some additional special settings needed
378 */
379void enable_basic_clocks(void)
380{
381 u32 const clk_domains_essential[] = {
382 (*prcm)->cm_l4per_clkstctrl,
383 (*prcm)->cm_l3init_clkstctrl,
384 (*prcm)->cm_memif_clkstctrl,
385 (*prcm)->cm_l4cfg_clkstctrl,
Mugunthan V N4a42ff12013-07-08 16:04:40 +0530386#ifdef CONFIG_DRIVER_TI_CPSW
387 (*prcm)->cm_gmac_clkstctrl,
388#endif
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000389 0
390 };
391
392 u32 const clk_modules_hw_auto_essential[] = {
Lokesh Vutla15c2c702013-02-17 23:33:37 +0000393 (*prcm)->cm_l3_gpmc_clkctrl,
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000394 (*prcm)->cm_memif_emif_1_clkctrl,
395 (*prcm)->cm_memif_emif_2_clkctrl,
396 (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
397 (*prcm)->cm_wkup_gpio1_clkctrl,
398 (*prcm)->cm_l4per_gpio2_clkctrl,
399 (*prcm)->cm_l4per_gpio3_clkctrl,
400 (*prcm)->cm_l4per_gpio4_clkctrl,
401 (*prcm)->cm_l4per_gpio5_clkctrl,
402 (*prcm)->cm_l4per_gpio6_clkctrl,
Axel Lin01a461f2013-06-21 18:54:25 +0800403 (*prcm)->cm_l4per_gpio7_clkctrl,
404 (*prcm)->cm_l4per_gpio8_clkctrl,
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000405 0
406 };
407
408 u32 const clk_modules_explicit_en_essential[] = {
409 (*prcm)->cm_wkup_gptimer1_clkctrl,
410 (*prcm)->cm_l3init_hsmmc1_clkctrl,
411 (*prcm)->cm_l3init_hsmmc2_clkctrl,
412 (*prcm)->cm_l4per_gptimer2_clkctrl,
413 (*prcm)->cm_wkup_wdtimer2_clkctrl,
414 (*prcm)->cm_l4per_uart3_clkctrl,
415 (*prcm)->cm_l4per_i2c1_clkctrl,
Mugunthan V N4a42ff12013-07-08 16:04:40 +0530416#ifdef CONFIG_DRIVER_TI_CPSW
417 (*prcm)->cm_gmac_gmac_clkctrl,
418#endif
Matt Porter30746262013-10-07 15:52:59 +0530419
420#ifdef CONFIG_TI_QSPI
421 (*prcm)->cm_l4per_qspi_clkctrl,
422#endif
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000423 0
424 };
425
426 /* Enable optional additional functional clock for GPIO4 */
427 setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
428 GPIO4_CLKCTRL_OPTFCLKEN_MASK);
429
430 /* Enable 96 MHz clock for MMC1 & MMC2 */
431 setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
432 HSMMC_CLKCTRL_CLKSEL_MASK);
433 setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
434 HSMMC_CLKCTRL_CLKSEL_MASK);
435
436 /* Set the correct clock dividers for mmc */
437 setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
438 HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
439 setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
440 HSMMC_CLKCTRL_CLKSEL_DIV_MASK);
441
442 /* Select 32KHz clock as the source of GPTIMER1 */
443 setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
444 GPTIMER1_CLKCTRL_CLKSEL_MASK);
445
446 do_enable_clocks(clk_domains_essential,
447 clk_modules_hw_auto_essential,
448 clk_modules_explicit_en_essential,
449 1);
450
Matt Porter30746262013-10-07 15:52:59 +0530451#ifdef CONFIG_TI_QSPI
452 setbits_le32((*prcm)->cm_l4per_qspi_clkctrl, (1<<24));
453#endif
454
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000455 /* Enable SCRM OPT clocks for PER and CORE dpll */
456 setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
457 OPTFCLKEN_SCRM_PER_MASK);
458 setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,
459 OPTFCLKEN_SCRM_CORE_MASK);
460}
461
462void enable_basic_uboot_clocks(void)
463{
464 u32 const clk_domains_essential[] = {
465 0
466 };
467
468 u32 const clk_modules_hw_auto_essential[] = {
Lubomir Popov65354032013-04-11 00:08:51 +0000469 (*prcm)->cm_l3init_hsusbtll_clkctrl,
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000470 0
471 };
472
473 u32 const clk_modules_explicit_en_essential[] = {
474 (*prcm)->cm_l4per_mcspi1_clkctrl,
475 (*prcm)->cm_l4per_i2c2_clkctrl,
476 (*prcm)->cm_l4per_i2c3_clkctrl,
477 (*prcm)->cm_l4per_i2c4_clkctrl,
Lubomir Popovb36e6092013-04-08 21:49:37 +0000478 (*prcm)->cm_l4per_i2c5_clkctrl,
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000479 (*prcm)->cm_l3init_hsusbhost_clkctrl,
480 (*prcm)->cm_l3init_fsusb_clkctrl,
481 0
482 };
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000483 do_enable_clocks(clk_domains_essential,
484 clk_modules_hw_auto_essential,
485 clk_modules_explicit_en_essential,
486 1);
487}
488
489/*
490 * Enable non-essential clock domains, modules and
491 * do some additional special settings needed
492 */
493void enable_non_essential_clocks(void)
494{
495 u32 const clk_domains_non_essential[] = {
496 (*prcm)->cm_mpu_m3_clkstctrl,
497 (*prcm)->cm_ivahd_clkstctrl,
498 (*prcm)->cm_dsp_clkstctrl,
499 (*prcm)->cm_dss_clkstctrl,
500 (*prcm)->cm_sgx_clkstctrl,
501 (*prcm)->cm1_abe_clkstctrl,
502 (*prcm)->cm_c2c_clkstctrl,
503 (*prcm)->cm_cam_clkstctrl,
504 (*prcm)->cm_dss_clkstctrl,
505 (*prcm)->cm_sdma_clkstctrl,
506 0
507 };
508
509 u32 const clk_modules_hw_auto_non_essential[] = {
510 (*prcm)->cm_mpu_m3_mpu_m3_clkctrl,
511 (*prcm)->cm_ivahd_ivahd_clkctrl,
512 (*prcm)->cm_ivahd_sl2_clkctrl,
513 (*prcm)->cm_dsp_dsp_clkctrl,
514 (*prcm)->cm_l3instr_l3_3_clkctrl,
515 (*prcm)->cm_l3instr_l3_instr_clkctrl,
516 (*prcm)->cm_l3instr_intrconn_wp1_clkctrl,
517 (*prcm)->cm_l3init_hsi_clkctrl,
518 (*prcm)->cm_l4per_hdq1w_clkctrl,
519 0
520 };
521
522 u32 const clk_modules_explicit_en_non_essential[] = {
523 (*prcm)->cm1_abe_aess_clkctrl,
524 (*prcm)->cm1_abe_pdm_clkctrl,
525 (*prcm)->cm1_abe_dmic_clkctrl,
526 (*prcm)->cm1_abe_mcasp_clkctrl,
527 (*prcm)->cm1_abe_mcbsp1_clkctrl,
528 (*prcm)->cm1_abe_mcbsp2_clkctrl,
529 (*prcm)->cm1_abe_mcbsp3_clkctrl,
530 (*prcm)->cm1_abe_slimbus_clkctrl,
531 (*prcm)->cm1_abe_timer5_clkctrl,
532 (*prcm)->cm1_abe_timer6_clkctrl,
533 (*prcm)->cm1_abe_timer7_clkctrl,
534 (*prcm)->cm1_abe_timer8_clkctrl,
535 (*prcm)->cm1_abe_wdt3_clkctrl,
536 (*prcm)->cm_l4per_gptimer9_clkctrl,
537 (*prcm)->cm_l4per_gptimer10_clkctrl,
538 (*prcm)->cm_l4per_gptimer11_clkctrl,
539 (*prcm)->cm_l4per_gptimer3_clkctrl,
540 (*prcm)->cm_l4per_gptimer4_clkctrl,
541 (*prcm)->cm_l4per_mcspi2_clkctrl,
542 (*prcm)->cm_l4per_mcspi3_clkctrl,
543 (*prcm)->cm_l4per_mcspi4_clkctrl,
544 (*prcm)->cm_l4per_mmcsd3_clkctrl,
545 (*prcm)->cm_l4per_mmcsd4_clkctrl,
546 (*prcm)->cm_l4per_mmcsd5_clkctrl,
547 (*prcm)->cm_l4per_uart1_clkctrl,
548 (*prcm)->cm_l4per_uart2_clkctrl,
549 (*prcm)->cm_l4per_uart4_clkctrl,
550 (*prcm)->cm_wkup_keyboard_clkctrl,
551 (*prcm)->cm_wkup_wdtimer2_clkctrl,
552 (*prcm)->cm_cam_iss_clkctrl,
553 (*prcm)->cm_cam_fdif_clkctrl,
554 (*prcm)->cm_dss_dss_clkctrl,
555 (*prcm)->cm_sgx_sgx_clkctrl,
556 0
557 };
558
559 /* Enable optional functional clock for ISS */
560 setbits_le32((*prcm)->cm_cam_iss_clkctrl, ISS_CLKCTRL_OPTFCLKEN_MASK);
561
562 /* Enable all optional functional clocks of DSS */
563 setbits_le32((*prcm)->cm_dss_dss_clkctrl, DSS_CLKCTRL_OPTFCLKEN_MASK);
564
565 do_enable_clocks(clk_domains_non_essential,
566 clk_modules_hw_auto_non_essential,
567 clk_modules_explicit_en_non_essential,
568 0);
569
570 /* Put camera module in no sleep mode */
571 clrsetbits_le32((*prcm)->cm_cam_clkstctrl,
572 MODULE_CLKCTRL_MODULEMODE_MASK,
573 CD_CLKCTRL_CLKTRCTRL_NO_SLEEP <<
574 MODULE_CLKCTRL_MODULEMODE_SHIFT);
575}
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +0000576
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000577const struct ctrl_ioregs ioregs_omap5430 = {
578 .ctrl_ddrch = DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
579 .ctrl_lpddr2ch = DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN,
580 .ctrl_ddrio_0 = DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL,
581 .ctrl_ddrio_1 = DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL,
582 .ctrl_ddrio_2 = DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL,
583};
584
585const struct ctrl_ioregs ioregs_omap5432_es1 = {
586 .ctrl_ddrch = DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
587 .ctrl_lpddr2ch = 0x0,
588 .ctrl_ddr3ch = DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL,
589 .ctrl_ddrio_0 = DDR_IO_0_VREF_CELLS_DDR3_VALUE,
590 .ctrl_ddrio_1 = DDR_IO_1_VREF_CELLS_DDR3_VALUE,
591 .ctrl_ddrio_2 = DDR_IO_2_VREF_CELLS_DDR3_VALUE,
592 .ctrl_emif_sdram_config_ext = SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
SRICHARAN Re02f5f82013-11-08 17:40:37 +0530593 .ctrl_emif_sdram_config_ext_final = SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000594};
595
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000596const struct ctrl_ioregs ioregs_omap5432_es2 = {
597 .ctrl_ddrch = DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2,
598 .ctrl_lpddr2ch = 0x0,
599 .ctrl_ddr3ch = DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2,
600 .ctrl_ddrio_0 = DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2,
601 .ctrl_ddrio_1 = DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2,
602 .ctrl_ddrio_2 = DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2,
603 .ctrl_emif_sdram_config_ext = SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
SRICHARAN Re02f5f82013-11-08 17:40:37 +0530604 .ctrl_emif_sdram_config_ext_final = SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000605};
606
Sricharan Rffa98182013-05-30 03:19:39 +0000607const struct ctrl_ioregs ioregs_dra7xx_es1 = {
608 .ctrl_ddrch = 0x40404040,
609 .ctrl_lpddr2ch = 0x40404040,
610 .ctrl_ddr3ch = 0x80808080,
SRICHARAN Re02f5f82013-11-08 17:40:37 +0530611 .ctrl_ddrio_0 = 0xA2084210,
612 .ctrl_ddrio_1 = 0x84210840,
Sricharan Rffa98182013-05-30 03:19:39 +0000613 .ctrl_ddrio_2 = 0x84210000,
SRICHARAN Re02f5f82013-11-08 17:40:37 +0530614 .ctrl_emif_sdram_config_ext = 0x0001C1A7,
615 .ctrl_emif_sdram_config_ext_final = 0x000101A7,
Sricharan Rffa98182013-05-30 03:19:39 +0000616 .ctrl_ddr_ctrl_ext_0 = 0xA2000000,
617};
618
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +0000619void hw_data_init(void)
620{
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000621 u32 omap_rev = omap_revision();
622
623 switch (omap_rev) {
624
625 case OMAP5430_ES1_0:
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000626 case OMAP5432_ES1_0:
627 *prcm = &omap5_es1_prcm;
628 *dplls_data = &omap5_dplls_es1;
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000629 *omap_vcores = &omap5430_volts;
Lokesh Vutlaf120cef2013-02-12 21:29:06 +0000630 *ctrl = &omap5_ctrl;
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000631 break;
632
SRICHARAN R06ebff42013-02-12 01:33:42 +0000633 case OMAP5430_ES2_0:
634 case OMAP5432_ES2_0:
635 *prcm = &omap5_es2_prcm;
SRICHARAN Ra04ed142013-02-12 01:33:43 +0000636 *dplls_data = &omap5_dplls_es2;
637 *omap_vcores = &omap5430_volts_es2;
Lokesh Vutlaf120cef2013-02-12 21:29:06 +0000638 *ctrl = &omap5_ctrl;
SRICHARAN R06ebff42013-02-12 01:33:42 +0000639 break;
640
Lokesh Vutla15c2c702013-02-17 23:33:37 +0000641 case DRA752_ES1_0:
642 *prcm = &dra7xx_prcm;
Lokesh Vutla5e70e292013-02-12 21:29:05 +0000643 *dplls_data = &dra7xx_dplls;
Lokesh Vutla36852972013-05-30 03:19:29 +0000644 *omap_vcores = &dra752_volts;
Lokesh Vutlaf120cef2013-02-12 21:29:06 +0000645 *ctrl = &dra7xx_ctrl;
Lokesh Vutla15c2c702013-02-17 23:33:37 +0000646 break;
647
SRICHARAN R1a79cab2013-02-04 04:22:01 +0000648 default:
649 printf("\n INVALID OMAP REVISION ");
650 }
SRICHARAN Rfb6aa1f2013-02-04 04:22:00 +0000651}
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000652
653void get_ioregs(const struct ctrl_ioregs **regs)
654{
655 u32 omap_rev = omap_revision();
656
657 switch (omap_rev) {
658 case OMAP5430_ES1_0:
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000659 case OMAP5430_ES2_0:
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000660 *regs = &ioregs_omap5430;
Sricharan Rffa98182013-05-30 03:19:39 +0000661 break;
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000662 case OMAP5432_ES1_0:
663 *regs = &ioregs_omap5432_es1;
Sricharan Rffa98182013-05-30 03:19:39 +0000664 break;
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000665 case OMAP5432_ES2_0:
666 *regs = &ioregs_omap5432_es2;
Sricharan Rffa98182013-05-30 03:19:39 +0000667 break;
668 case DRA752_ES1_0:
669 *regs = &ioregs_dra7xx_es1;
670 break;
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000671
672 default:
673 printf("\n INVALID OMAP REVISION ");
674 }
675}