blob: 703a7781ceb5e3ace546f095564bd6fc18247777 [file] [log] [blame]
Hadi Asyrafi616da772019-06-27 11:34:03 +08001/*
Jit Loon Lim86f6fb32023-05-17 12:26:11 +08002 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
Kah Jing Lee60f0b582024-01-07 20:34:39 +08003 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
Jit Loon Lim4dcc7992024-12-24 10:50:58 +08004 * Copyright (c) 2024-2025, Altera Corporation. All rights reserved.
Hadi Asyrafi616da772019-06-27 11:34:03 +08005 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <assert.h>
10#include <common/debug.h>
11#include <common/runtime_svc.h>
Hadi Asyrafi67942302019-10-22 13:28:51 +080012#include <lib/mmio.h>
Hadi Asyrafi616da772019-06-27 11:34:03 +080013#include <tools_share/uuid.h>
14
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080015#include "socfpga_fcs.h"
Hadi Asyrafi6f8a2b22019-10-23 18:34:14 +080016#include "socfpga_mailbox.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080017#include "socfpga_plat_def.h"
Hadi Asyrafi36a9f302019-12-24 10:42:52 +080018#include "socfpga_reset_manager.h"
Hadi Asyrafiab1132f2019-10-22 10:31:45 +080019#include "socfpga_sip_svc.h"
Jit Loon Lim86f6fb32023-05-17 12:26:11 +080020#include "socfpga_system_manager.h"
Hadi Asyrafi616da772019-06-27 11:34:03 +080021
22/* Total buffer the driver can hold */
23#define FPGA_CONFIG_BUFFER_SIZE 4
24
Sieu Mun Tangc3667602022-05-13 14:55:05 +080025static config_type request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080026static int current_block, current_buffer;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +080027static int read_block, max_blocks;
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080028static uint32_t send_id, rcv_id;
29static uint32_t bytes_per_block, blocks_submitted;
Sieu Mun Tang54064982022-04-28 22:40:58 +080030static bool bridge_disable;
Sieu Mun Tang25613692024-10-04 18:38:21 +080031#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
32static uint32_t g_remapper_bypass;
33#endif
Hadi Asyrafi616da772019-06-27 11:34:03 +080034
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080035/* RSU static variables */
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +080036static uint32_t rsu_dcmf_ver[4] = {0};
Sieu Mun Tange6d5de92022-04-28 22:21:01 +080037static uint16_t rsu_dcmf_stat[4] = {0};
Sieu Mun Tangc3667602022-05-13 14:55:05 +080038static uint32_t rsu_max_retry;
Hadi Asyrafi616da772019-06-27 11:34:03 +080039
40/* SiP Service UUID */
41DEFINE_SVC_UUID2(intl_svc_uid,
42 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
43 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
44
Hadi Asyraficee6aa92019-12-17 15:25:04 +080045static uint64_t socfpga_sip_handler(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +080046 uint64_t x1,
47 uint64_t x2,
48 uint64_t x3,
49 uint64_t x4,
50 void *cookie,
51 void *handle,
52 uint64_t flags)
53{
54 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
55 SMC_RET1(handle, SMC_UNK);
56}
57
58struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
59
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080060static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
Hadi Asyrafi616da772019-06-27 11:34:03 +080061{
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +080062 uint32_t args[3];
Hadi Asyrafi616da772019-06-27 11:34:03 +080063
64 while (max_blocks > 0 && buffer->size > buffer->size_written) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080065 args[0] = (1<<8);
66 args[1] = buffer->addr + buffer->size_written;
67 if (buffer->size - buffer->size_written <= bytes_per_block) {
Hadi Asyrafi616da772019-06-27 11:34:03 +080068 args[2] = buffer->size - buffer->size_written;
Hadi Asyrafi616da772019-06-27 11:34:03 +080069 current_buffer++;
70 current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080071 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +080072 args[2] = bytes_per_block;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080073 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080074
75 buffer->size_written += args[2];
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +080076 mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +080077 3U, CMD_INDIRECT);
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080078
79 buffer->subblocks_sent++;
Hadi Asyrafi616da772019-06-27 11:34:03 +080080 max_blocks--;
81 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080082
83 return !max_blocks;
Hadi Asyrafi616da772019-06-27 11:34:03 +080084}
85
86static int intel_fpga_sdm_write_all(void)
87{
Sieu Mun Tang28af1652022-05-09 10:48:53 +080088 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080089 if (intel_fpga_sdm_write_buffer(
Sieu Mun Tang28af1652022-05-09 10:48:53 +080090 &fpga_config_buffers[current_buffer])) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +080091 break;
Sieu Mun Tang28af1652022-05-09 10:48:53 +080092 }
93 }
Hadi Asyrafi616da772019-06-27 11:34:03 +080094 return 0;
95}
96
Boon Khai Ng120834e2024-09-23 11:32:40 +080097static uint32_t intel_mailbox_fpga_config_isdone(uint32_t *err_states)
Hadi Asyrafi616da772019-06-27 11:34:03 +080098{
Hadi Asyrafi0c6dae22019-12-17 23:33:39 +080099 uint32_t ret;
100
Boon Khai Ng120834e2024-09-23 11:32:40 +0800101 if (err_states == NULL)
102 return INTEL_SIP_SMC_STATUS_REJECTED;
103
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800104 switch (request_type) {
105 case RECONFIGURATION:
106 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
Boon Khai Ng120834e2024-09-23 11:32:40 +0800107 true, err_states);
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800108 break;
109 case BITSTREAM_AUTH:
110 ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
Boon Khai Ng120834e2024-09-23 11:32:40 +0800111 false, err_states);
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800112 break;
113 default:
114 ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
Boon Khai Ng120834e2024-09-23 11:32:40 +0800115 false, err_states);
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800116 break;
Kris Chapline768dfa2021-06-25 11:31:52 +0100117 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800118
Abdul Halim, Muhammad Hadi Asyrafi959143d2020-12-29 16:49:23 +0800119 if (ret != 0U) {
Kris Chapline768dfa2021-06-25 11:31:52 +0100120 if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800121 return INTEL_SIP_SMC_STATUS_BUSY;
Kris Chapline768dfa2021-06-25 11:31:52 +0100122 } else {
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800123 request_type = NO_REQUEST;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800124 return INTEL_SIP_SMC_STATUS_ERROR;
Kris Chapline768dfa2021-06-25 11:31:52 +0100125 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800126 }
127
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800128 if (bridge_disable != 0U) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800129 socfpga_bridges_enable(~0); /* Enable bridge */
Sieu Mun Tang54064982022-04-28 22:40:58 +0800130 bridge_disable = false;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800131 }
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800132 request_type = NO_REQUEST;
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800133
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800134 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800135}
136
137static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
138{
139 int i;
140
141 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
142 if (fpga_config_buffers[i].block_number == current_block) {
143 fpga_config_buffers[i].subblocks_sent--;
144 if (fpga_config_buffers[i].subblocks_sent == 0
145 && fpga_config_buffers[i].size <=
146 fpga_config_buffers[i].size_written) {
147 fpga_config_buffers[i].write_requested = 0;
148 current_block++;
149 *buffer_addr_completed =
150 fpga_config_buffers[i].addr;
151 return 0;
152 }
153 }
154 }
155
156 return -1;
157}
158
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800159static int intel_fpga_config_completed_write(uint32_t *completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800160 uint32_t *count, uint32_t *job_id)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800161{
Hadi Asyrafi616da772019-06-27 11:34:03 +0800162 uint32_t resp[5];
Sieu Mun Tang24682662022-02-19 21:49:48 +0800163 unsigned int resp_len = ARRAY_SIZE(resp);
164 int status = INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800165 int all_completed = 1;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800166 *count = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800167
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800168 while (*count < 3) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800169
Sieu Mun Tang24682662022-02-19 21:49:48 +0800170 status = mailbox_read_response(job_id,
171 resp, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800172
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800173 if (status < 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800174 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800175 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800176
Hadi Asyrafi616da772019-06-27 11:34:03 +0800177 max_blocks++;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800178
Hadi Asyrafi616da772019-06-27 11:34:03 +0800179 if (mark_last_buffer_xfer_completed(
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800180 &completed_addr[*count]) == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800181 *count = *count + 1;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800182 } else {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800183 break;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800184 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800185 }
186
187 if (*count <= 0) {
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800188 if (status != MBOX_NO_RESPONSE &&
189 status != MBOX_TIMEOUT && resp_len != 0) {
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800190 mailbox_clear_response();
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800191 request_type = NO_REQUEST;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800192 return INTEL_SIP_SMC_STATUS_ERROR;
193 }
194
195 *count = 0;
196 }
197
198 intel_fpga_sdm_write_all();
199
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800200 if (*count > 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800201 status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800202 } else if (*count == 0) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800203 status = INTEL_SIP_SMC_STATUS_BUSY;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800204 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800205
206 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
207 if (fpga_config_buffers[i].write_requested != 0) {
208 all_completed = 0;
209 break;
210 }
211 }
212
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800213 if (all_completed == 1) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800214 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800215 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800216
217 return status;
218}
219
Sieu Mun Tang54064982022-04-28 22:40:58 +0800220static int intel_fpga_config_start(uint32_t flag)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800221{
Sieu Mun Tang24682662022-02-19 21:49:48 +0800222 uint32_t argument = 0x1;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800223 uint32_t response[3];
224 int status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800225 unsigned int size = 0;
226 unsigned int resp_len = ARRAY_SIZE(response);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800227
Sieu Mun Tang8b8b2ba2024-11-09 00:30:33 +0800228#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
229 /*
230 * To trigger isolation
231 * FPGA configuration complete signal should be de-asserted
232 */
233 INFO("SOCFPGA: Request SDM to trigger isolation\n");
234 status = mailbox_send_fpga_config_comp();
235
236 if (status < 0) {
237 INFO("SOCFPGA: Isolation for FPGA configuration complete is not executed\n");
238 }
239#endif
240
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800241 request_type = RECONFIGURATION;
242
Sieu Mun Tang54064982022-04-28 22:40:58 +0800243 if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
244 bridge_disable = true;
Abdul Halim, Muhammad Hadi Asyrafib251c332020-05-29 12:13:17 +0800245 }
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800246
Sieu Mun Tang54064982022-04-28 22:40:58 +0800247 if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
248 size = 1;
249 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800250 request_type = BITSTREAM_AUTH;
Sieu Mun Tang54064982022-04-28 22:40:58 +0800251 }
252
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800253#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
254 intel_smmu_hps_remapper_init(0U);
255#endif
256
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800257 mailbox_clear_response();
258
Sieu Mun Tang24682662022-02-19 21:49:48 +0800259 mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
260 CMD_CASUAL, NULL, NULL);
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800261
Sieu Mun Tang24682662022-02-19 21:49:48 +0800262 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
263 CMD_CASUAL, response, &resp_len);
Hadi Asyrafi616da772019-06-27 11:34:03 +0800264
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800265 if (status < 0) {
Sieu Mun Tang54064982022-04-28 22:40:58 +0800266 bridge_disable = false;
Sieu Mun Tangc3667602022-05-13 14:55:05 +0800267 request_type = NO_REQUEST;
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800268 return INTEL_SIP_SMC_STATUS_ERROR;
269 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800270
271 max_blocks = response[0];
272 bytes_per_block = response[1];
273
274 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
275 fpga_config_buffers[i].size = 0;
276 fpga_config_buffers[i].size_written = 0;
277 fpga_config_buffers[i].addr = 0;
278 fpga_config_buffers[i].write_requested = 0;
279 fpga_config_buffers[i].block_number = 0;
280 fpga_config_buffers[i].subblocks_sent = 0;
281 }
282
283 blocks_submitted = 0;
284 current_block = 0;
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800285 read_block = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800286 current_buffer = 0;
287
Sieu Mun Tang54064982022-04-28 22:40:58 +0800288 /* Disable bridge on full reconfiguration */
289 if (bridge_disable) {
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +0800290 socfpga_bridges_disable(~0);
Hadi Asyrafi36a9f302019-12-24 10:42:52 +0800291 }
292
Abdul Halim, Muhammad Hadi Asyrafifbc39132020-11-20 11:06:00 +0800293 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800294}
295
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800296static bool is_fpga_config_buffer_full(void)
297{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800298 for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
299 if (!fpga_config_buffers[i].write_requested) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800300 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800301 }
302 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800303 return true;
304}
305
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800306bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800307{
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800308 uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
309 uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
310
Abdul Halim, Muhammad Hadi Asyrafi461f5442020-07-03 13:22:09 +0800311 if (!addr && !size) {
312 return true;
313 }
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800314 if (size > (UINT64_MAX - addr)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800315 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800316 }
317 if (addr < BL31_LIMIT) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800318 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800319 }
Sieu Mun Tangfc4a0172023-09-25 22:30:34 +0800320 if (dram_region_end > dram_max_sz) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800321 return false;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800322 }
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800323
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800324 return true;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800325}
Hadi Asyrafi616da772019-06-27 11:34:03 +0800326
Hadi Asyraficee6aa92019-12-17 15:25:04 +0800327static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
Hadi Asyrafi616da772019-06-27 11:34:03 +0800328{
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800329 int i;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800330
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800331 intel_fpga_sdm_write_all();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800332
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800333 if (!is_address_in_ddr_range(mem, size) ||
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800334 is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800335 return INTEL_SIP_SMC_STATUS_REJECTED;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800336 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800337
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800338#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
339 intel_smmu_hps_remapper_init(&mem);
340#endif
341
Hadi Asyrafi616da772019-06-27 11:34:03 +0800342 for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800343 int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
344
345 if (!fpga_config_buffers[j].write_requested) {
346 fpga_config_buffers[j].addr = mem;
347 fpga_config_buffers[j].size = size;
348 fpga_config_buffers[j].size_written = 0;
349 fpga_config_buffers[j].write_requested = 1;
350 fpga_config_buffers[j].block_number =
Hadi Asyrafi616da772019-06-27 11:34:03 +0800351 blocks_submitted++;
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800352 fpga_config_buffers[j].subblocks_sent = 0;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800353 break;
354 }
355 }
356
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800357 if (is_fpga_config_buffer_full()) {
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800358 return INTEL_SIP_SMC_STATUS_BUSY;
Abdul Halim, Muhammad Hadi Asyrafi351e8842020-11-05 18:00:03 +0800359 }
Hadi Asyrafi616da772019-06-27 11:34:03 +0800360
Hadi Asyrafif3a7c142019-11-12 16:29:03 +0800361 return INTEL_SIP_SMC_STATUS_OK;
Hadi Asyrafi616da772019-06-27 11:34:03 +0800362}
363
Hadi Asyrafi67942302019-10-22 13:28:51 +0800364static int is_out_of_sec_range(uint64_t reg_addr)
365{
Siew Chin Lim869d4f52021-05-11 21:12:22 +0800366#if DEBUG
367 return 0;
368#endif
369
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800370#if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
Hadi Asyrafi67942302019-10-22 13:28:51 +0800371 switch (reg_addr) {
372 case(0xF8011100): /* ECCCTRL1 */
373 case(0xF8011104): /* ECCCTRL2 */
374 case(0xF8011110): /* ERRINTEN */
375 case(0xF8011114): /* ERRINTENS */
376 case(0xF8011118): /* ERRINTENR */
377 case(0xF801111C): /* INTMODE */
378 case(0xF8011120): /* INTSTAT */
379 case(0xF8011124): /* DIAGINTTEST */
380 case(0xF801112C): /* DERRADDRA */
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800381 case(0xFA000000): /* SMMU SCR0 */
382 case(0xFA000004): /* SMMU SCR1 */
383 case(0xFA000400): /* SMMU NSCR0 */
384 case(0xFA004000): /* SMMU SSD0_REG */
385 case(0xFA000820): /* SMMU SMR8 */
386 case(0xFA000c20): /* SMMU SCR8 */
387 case(0xFA028000): /* SMMU CB8_SCTRL */
388 case(0xFA001020): /* SMMU CBAR8 */
389 case(0xFA028030): /* SMMU TCR_LPAE */
390 case(0xFA028020): /* SMMU CB8_TTBR0_LOW */
391 case(0xFA028024): /* SMMU CB8_PRRR_HIGH */
392 case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */
393 case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */
394 case(0xFA028010): /* SMMU_CB8)TCR2 */
395 case(0xFFD080A4): /* SDM SMMU STREAM ID REG */
396 case(0xFA001820): /* SMMU_CBA2R8 */
397 case(0xFA000074): /* SMMU_STLBGSTATUS */
398 case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */
399 case(0xFA000060): /* SMMU_STLBIALL */
400 case(0xFA000070): /* SMMU_STLBGSYNC */
401 case(0xFA028618): /* CB8_TLBALL */
402 case(0xFA0287F0): /* CB8_TLBSYNC */
Hadi Asyrafi67942302019-10-22 13:28:51 +0800403 case(0xFFD12028): /* SDMMCGRP_CTRL */
404 case(0xFFD12044): /* EMAC0 */
405 case(0xFFD12048): /* EMAC1 */
406 case(0xFFD1204C): /* EMAC2 */
407 case(0xFFD12090): /* ECC_INT_MASK_VALUE */
408 case(0xFFD12094): /* ECC_INT_MASK_SET */
409 case(0xFFD12098): /* ECC_INT_MASK_CLEAR */
410 case(0xFFD1209C): /* ECC_INTSTATUS_SERR */
411 case(0xFFD120A0): /* ECC_INTSTATUS_DERR */
412 case(0xFFD120C0): /* NOC_TIMEOUT */
413 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
414 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
415 case(0xFFD120D0): /* NOC_IDLEACK */
416 case(0xFFD120D4): /* NOC_IDLESTATUS */
417 case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */
418 case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */
419 case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */
420 case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */
421 return 0;
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800422#else
423 switch (reg_addr) {
424
425 case(0xF8011104): /* ECCCTRL2 */
426 case(0xFFD12028): /* SDMMCGRP_CTRL */
427 case(0xFFD120C4): /* NOC_IDLEREQ_SET */
428 case(0xFFD120C8): /* NOC_IDLEREQ_CLR */
429 case(0xFFD120D0): /* NOC_IDLEACK */
430
Hadi Asyrafi67942302019-10-22 13:28:51 +0800431
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800432 case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */
433 case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */
434 case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */
435 case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */
436 case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */
437 case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */
438 case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */
439 case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */
440
Jit Loon Limd9144ec2024-08-22 21:53:03 +0800441 case(SOCFPGA_ECC_QSPI(INITSTAT)): /* ECC_QSPI_INITSTAT */
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800442 case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */
443 case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */
444 case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */
445 case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */
446 case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */
447 case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */
448 case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */
449 case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */
450 case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */
451 case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */
452 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */
453 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */
454 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */
455 case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */
Jit Loon Lim7787efe2023-05-17 12:26:11 +0800456#endif
Jit Loon Lim6e422792023-09-07 16:44:07 +0800457 case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */
458 case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */
459 case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */
460 case(SOCFPGA_ECC_QSPI(ERRINTENR)): /* ECC_QSPI_ERRINTENR */
461 case(SOCFPGA_ECC_QSPI(INTMODE)): /* ECC_QSPI_INTMODE */
462 case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)): /* ECC_QSPI_ECC_ACCCTRL */
463 case(SOCFPGA_ECC_QSPI(ECC_STARTACC)): /* ECC_QSPI_ECC_STARTACC */
464 case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)): /* ECC_QSPI_ECC_WDCTRL */
465 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
466 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
Hadi Asyrafi67942302019-10-22 13:28:51 +0800467 return 0;
Sieu Mun Tang334ea372023-12-22 00:43:57 +0800468
Hadi Asyrafi67942302019-10-22 13:28:51 +0800469 default:
470 break;
471 }
472
473 return -1;
474}
475
476/* Secure register access */
477uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
478{
479 if (is_out_of_sec_range(reg_addr)) {
480 return INTEL_SIP_SMC_STATUS_ERROR;
481 }
482
483 *retval = mmio_read_32(reg_addr);
484
485 return INTEL_SIP_SMC_STATUS_OK;
486}
487
488uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
489 uint32_t *retval)
490{
491 if (is_out_of_sec_range(reg_addr)) {
492 return INTEL_SIP_SMC_STATUS_ERROR;
493 }
494
Jit Loon Lim6e422792023-09-07 16:44:07 +0800495 switch (reg_addr) {
Jit Loon Lim6e422792023-09-07 16:44:07 +0800496 case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */
497 case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */
498 mmio_write_16(reg_addr, val);
499 break;
Jit Loon Lim6e422792023-09-07 16:44:07 +0800500 default:
501 mmio_write_32(reg_addr, val);
502 break;
503 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800504
505 return intel_secure_reg_read(reg_addr, retval);
506}
507
508uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
509 uint32_t val, uint32_t *retval)
510{
511 if (!intel_secure_reg_read(reg_addr, retval)) {
512 *retval &= ~mask;
Siew Chin Lima0763152021-07-10 00:55:35 +0800513 *retval |= val & mask;
Hadi Asyrafi67942302019-10-22 13:28:51 +0800514 return intel_secure_reg_write(reg_addr, *retval, retval);
515 }
516
517 return INTEL_SIP_SMC_STATUS_ERROR;
518}
519
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800520/* Intel Remote System Update (RSU) services */
521uint64_t intel_rsu_update_address;
522
Abdul Halim, Muhammad Hadi Asyrafi118ab212020-10-15 15:27:18 +0800523static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800524{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800525 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800526 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800527 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800528
529 return INTEL_SIP_SMC_STATUS_OK;
530}
531
Kah Jing Lee60f0b582024-01-07 20:34:39 +0800532static uint32_t intel_rsu_get_device_info(uint32_t *respbuf,
533 unsigned int respbuf_sz)
534{
535 if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) {
536 return INTEL_SIP_SMC_RSU_ERROR;
537 }
538
539 return INTEL_SIP_SMC_STATUS_OK;
540}
541
Mahesh Rao1e1c8c42023-05-23 14:33:45 +0800542uint32_t intel_rsu_update(uint64_t update_address)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800543{
Jit Loon Lim581ad472023-05-17 12:26:11 +0800544 if (update_address > SIZE_MAX) {
545 return INTEL_SIP_SMC_STATUS_REJECTED;
546 }
547
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800548 intel_rsu_update_address = update_address;
549 return INTEL_SIP_SMC_STATUS_OK;
550}
551
Abdul Halim, Muhammad Hadi Asyrafid84bfef2020-02-25 16:28:10 +0800552static uint32_t intel_rsu_notify(uint32_t execution_stage)
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800553{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800554 if (mailbox_hps_stage_notify(execution_stage) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800555 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800556 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800557
558 return INTEL_SIP_SMC_STATUS_OK;
559}
560
561static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
562 uint32_t *ret_stat)
563{
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800564 if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
Abdul Halim, Muhammad Hadi Asyrafi25f623e2020-02-27 10:23:48 +0800565 return INTEL_SIP_SMC_RSU_ERROR;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800566 }
Hadi Asyrafi593c4c52019-12-17 19:22:17 +0800567
568 *ret_stat = respbuf[8];
569 return INTEL_SIP_SMC_STATUS_OK;
570}
571
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +0800572static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
573 uint64_t dcmf_ver_3_2)
574{
575 rsu_dcmf_ver[0] = dcmf_ver_1_0;
576 rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
577 rsu_dcmf_ver[2] = dcmf_ver_3_2;
578 rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
579
580 return INTEL_SIP_SMC_STATUS_OK;
581}
582
Sieu Mun Tange6d5de92022-04-28 22:21:01 +0800583static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
584{
585 rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
586 rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
587 rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
588 rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
589
590 return INTEL_SIP_SMC_STATUS_OK;
591}
592
Kris Chapline768dfa2021-06-25 11:31:52 +0100593/* Intel HWMON services */
594static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
595{
Kris Chapline768dfa2021-06-25 11:31:52 +0100596 if (mailbox_hwmon_readtemp(chan, retval) < 0) {
597 return INTEL_SIP_SMC_STATUS_ERROR;
598 }
599
600 return INTEL_SIP_SMC_STATUS_OK;
601}
602
603static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
604{
Kris Chapline768dfa2021-06-25 11:31:52 +0100605 if (mailbox_hwmon_readvolt(chan, retval) < 0) {
606 return INTEL_SIP_SMC_STATUS_ERROR;
607 }
608
609 return INTEL_SIP_SMC_STATUS_OK;
610}
611
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800612/* Mailbox services */
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800613static uint32_t intel_smc_fw_version(uint32_t *fw_version)
614{
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +0800615 int status;
616 unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
617 uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
618
619 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
620 CMD_CASUAL, resp_data, &resp_len);
621
622 if (status < 0) {
623 return INTEL_SIP_SMC_STATUS_ERROR;
624 }
625
626 if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
627 return INTEL_SIP_SMC_STATUS_ERROR;
628 }
629
630 *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +0800631
632 return INTEL_SIP_SMC_STATUS_OK;
633}
634
Sieu Mun Tang24682662022-02-19 21:49:48 +0800635static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800636 unsigned int len, uint32_t urgent, uint64_t response,
Sieu Mun Tang24682662022-02-19 21:49:48 +0800637 unsigned int resp_len, int *mbox_status,
638 unsigned int *len_in_resp)
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800639{
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800640 *len_in_resp = 0;
Sieu Mun Tang96bbdca2022-04-12 15:00:13 +0800641 *mbox_status = GENERIC_RESPONSE_ERROR;
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800642
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800643 if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800644 return INTEL_SIP_SMC_STATUS_REJECTED;
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800645 }
Abdul Halim, Muhammad Hadi Asyrafic39a0e02020-02-06 19:18:41 +0800646
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800647 int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800648 (uint32_t *) response, &resp_len);
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800649
650 if (status < 0) {
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800651 *mbox_status = -status;
652 return INTEL_SIP_SMC_STATUS_ERROR;
653 }
654
655 *mbox_status = 0;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800656 *len_in_resp = resp_len;
Sieu Mun Tang7420c532022-05-10 23:17:04 +0800657
658 flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
659
Hadi Asyrafia33e8102019-12-17 19:30:41 +0800660 return INTEL_SIP_SMC_STATUS_OK;
661}
662
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +0800663static int intel_smc_get_usercode(uint32_t *user_code)
664{
665 int status;
666 unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
667
668 status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
669 0U, CMD_CASUAL, user_code, &resp_len);
670
671 if (status < 0) {
672 return INTEL_SIP_SMC_STATUS_ERROR;
673 }
674
675 return INTEL_SIP_SMC_STATUS_OK;
676}
677
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800678uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
679 uint32_t mode, uint32_t *job_id,
680 uint32_t *ret_size, uint32_t *mbox_error)
681{
682 int status = 0;
683 uint32_t resp_len = size / MBOX_WORD_BYTE;
684
685 if (resp_len > MBOX_DATA_MAX_LEN) {
686 return INTEL_SIP_SMC_STATUS_REJECTED;
687 }
688
689 if (!is_address_in_ddr_range(addr, size)) {
690 return INTEL_SIP_SMC_STATUS_REJECTED;
691 }
692
693 if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
694 status = mailbox_read_response_async(job_id,
695 NULL, (uint32_t *) addr, &resp_len, 0);
696 } else {
697 status = mailbox_read_response(job_id,
698 (uint32_t *) addr, &resp_len);
699
700 if (status == MBOX_NO_RESPONSE) {
701 status = MBOX_BUSY;
702 }
703 }
704
705 if (status == MBOX_NO_RESPONSE) {
706 return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
707 }
708
709 if (status == MBOX_BUSY) {
710 return INTEL_SIP_SMC_STATUS_BUSY;
711 }
712
713 *ret_size = resp_len * MBOX_WORD_BYTE;
714 flush_dcache_range(addr, *ret_size);
715
Sieu Mun Tang6c7f0c72022-12-04 01:43:35 +0800716 if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
717 status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
718 *mbox_error = -status;
719 } else if (status != MBOX_RET_OK) {
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +0800720 *mbox_error = -status;
721 return INTEL_SIP_SMC_STATUS_ERROR;
722 }
723
724 return INTEL_SIP_SMC_STATUS_OK;
725}
726
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800727/* Miscellaneous HPS services */
728uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
729{
730 int status = 0;
731
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800732 if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
733 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800734 status = socfpga_bridges_enable((uint32_t)mask);
735 } else {
736 status = socfpga_bridges_enable(~0);
737 }
738 } else {
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800739 if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +0800740 status = socfpga_bridges_disable((uint32_t)mask);
741 } else {
742 status = socfpga_bridges_disable(~0);
743 }
744 }
745
746 if (status < 0) {
747 return INTEL_SIP_SMC_STATUS_ERROR;
748 }
749
750 return INTEL_SIP_SMC_STATUS_OK;
751}
752
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800753/* SDM SEU Error services */
Jit Loon Limb46c8692023-09-20 14:00:41 +0800754static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800755{
Jit Loon Limb46c8692023-09-20 14:00:41 +0800756 if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
Jit Loon Lim2bee1732023-05-17 12:26:11 +0800757 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
758 }
759
760 return INTEL_SIP_SMC_STATUS_OK;
761}
762
Jit Loon Limb46c8692023-09-20 14:00:41 +0800763/* SDM SAFE SEU Error inject services */
764static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
765{
766 if (mailbox_safe_inject_seu_err(command, len) < 0) {
767 return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
768 }
769
770 return INTEL_SIP_SMC_STATUS_OK;
771}
772
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800773#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
774/* SMMU HPS Remapper */
775void intel_smmu_hps_remapper_init(uint64_t *mem)
776{
777 /* Read out Bit 1 value */
778 uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02);
779
Sieu Mun Tang25613692024-10-04 18:38:21 +0800780 if ((remap == 0x00) && (g_remapper_bypass == 0x00)) {
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800781 /* Update DRAM Base address for SDM SMMU */
782 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE);
783 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE);
784 *mem = *mem - DRAM_BASE;
785 } else {
786 *mem = *mem - DRAM_BASE;
787 }
Sieu Mun Tang25613692024-10-04 18:38:21 +0800788}
789
790int intel_smmu_hps_remapper_config(uint32_t remapper_bypass)
791{
792 /* Read out the JTAG-ID from boot scratch register */
Jit Loon Lim4dcc7992024-12-24 10:50:58 +0800793 if (is_agilex5_A5F0() || is_agilex5_A5F4()) {
Sieu Mun Tang25613692024-10-04 18:38:21 +0800794 if (remapper_bypass == 0x01) {
795 g_remapper_bypass = remapper_bypass;
796 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0);
797 mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0);
798 }
799 }
800 return INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tangeede0992023-12-22 00:26:42 +0800801}
802#endif
803
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +0800804#if SIP_SVC_V3
805uint8_t sip_smc_cmd_cb_ret3(void *resp_desc, void *cmd_desc, uint32_t *ret_args)
806{
807 uint8_t ret_args_len = 0U;
808 sdm_response_t *resp = (sdm_response_t *)resp_desc;
809 sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
810
811 (void)cmd;
812 /* Returns 3 SMC arguments for SMC_RET3 */
813 ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
814 ret_args[ret_args_len++] = resp->err_code;
815 ret_args[ret_args_len++] = resp->resp_data[0];
816
817 return ret_args_len;
818}
819
820static uintptr_t smc_ret(void *handle, uint32_t *ret_args, uint32_t ret_args_len)
821{
822 switch (ret_args_len) {
823 case SMC_RET_ARGS_ONE:
824 SMC_RET1(handle, ret_args[0]);
825 break;
826
827 case SMC_RET_ARGS_TWO:
828 SMC_RET2(handle, ret_args[0], ret_args[1]);
829 break;
830
831 case SMC_RET_ARGS_THREE:
832 SMC_RET3(handle, ret_args[0], ret_args[1], ret_args[2]);
833 break;
834
835 case SMC_RET_ARGS_FOUR:
836 SMC_RET4(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3]);
837 break;
838
839 case SMC_RET_ARGS_FIVE:
840 SMC_RET5(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]);
841 break;
842
843 default:
844 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
845 break;
846 }
847}
848
849/*
850 * This function is responsible for handling all SiP SVC V3 calls from the
851 * non-secure world.
852 */
853static uintptr_t sip_smc_handler_v3(uint32_t smc_fid,
854 u_register_t x1,
855 u_register_t x2,
856 u_register_t x3,
857 u_register_t x4,
858 void *cookie,
859 void *handle,
860 u_register_t flags)
861{
862 int status = 0;
863
864 VERBOSE("MBOX: SVC-V3: x0 0x%x, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx\n",
865 smc_fid, x1, x2, x3, x4);
866
867 switch (smc_fid) {
868 case ALTERA_SIP_SMC_ASYNC_RESP_POLL:
869 {
870 uint32_t ret_args[8] = {0}; /* X0 to X7 return arguments */
871 uint32_t ret_args_len;
872
873 status = mailbox_response_poll_v3(GET_CLIENT_ID(x1),
874 GET_JOB_ID(x1),
875 ret_args,
876 &ret_args_len);
877 /* Always reserve [0] index for command status. */
878 ret_args[0] = status;
879
880 /* Return SMC call based on the number of return arguments */
881 return smc_ret(handle, ret_args, ret_args_len);
882 }
883
884 case ALTERA_SIP_SMC_ASYNC_RESP_POLL_ON_INTR:
885 {
886 uint8_t client_id = 0U;
887 uint8_t job_id = 0U;
888 uint64_t trans_id_bitmap[4] = {0U};
889
890 status = mailbox_response_poll_on_intr_v3(&client_id,
891 &job_id,
892 trans_id_bitmap);
893
894 SMC_RET5(handle, status, trans_id_bitmap[0], trans_id_bitmap[1],
895 trans_id_bitmap[2], trans_id_bitmap[3]);
896 break;
897 }
898
899 case ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT:
900 case ALTERA_SIP_SMC_ASYNC_HWMON_READTEMP:
901 {
902 uint32_t channel = (uint32_t)x2;
903 uint32_t mbox_cmd = ((smc_fid == ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT) ?
904 MBOX_HWMON_READVOLT : MBOX_HWMON_READTEMP);
905
906 status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
907 GET_JOB_ID(x1),
908 mbox_cmd,
909 &channel,
910 1U,
911 MBOX_CMD_FLAG_CASUAL,
912 sip_smc_cmd_cb_ret3,
913 NULL,
914 0);
915
916 SMC_RET1(handle, status);
917 }
918
919 default:
920 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
921 cookie, handle, flags);
922 } /* switch (smc_fid) */
923}
924#endif
925
Hadi Asyrafi616da772019-06-27 11:34:03 +0800926/*
927 * This function is responsible for handling all SiP calls from the NS world
928 */
929
Sieu Mun Tang044ed482022-05-11 10:45:19 +0800930uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
Hadi Asyrafi616da772019-06-27 11:34:03 +0800931 u_register_t x1,
932 u_register_t x2,
933 u_register_t x3,
934 u_register_t x4,
935 void *cookie,
936 void *handle,
937 u_register_t flags)
938{
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800939 uint32_t retval = 0, completed_addr[3];
940 uint32_t retval2 = 0;
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800941 uint32_t mbox_error = 0;
Boon Khai Ng120834e2024-09-23 11:32:40 +0800942 uint32_t err_states = 0;
Jit Loon Limb46c8692023-09-20 14:00:41 +0800943 uint64_t retval64, rsu_respbuf[9];
944 uint32_t seu_respbuf[3];
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800945 int status = INTEL_SIP_SMC_STATUS_OK;
Sieu Mun Tang24682662022-02-19 21:49:48 +0800946 int mbox_status;
947 unsigned int len_in_resp;
Sieu Mun Tang583149a2022-05-10 17:27:12 +0800948 u_register_t x5, x6, x7;
Abdul Halim, Muhammad Hadi Asyrafib45f15e2020-05-14 15:32:43 +0800949
Hadi Asyrafi616da772019-06-27 11:34:03 +0800950 switch (smc_fid) {
951 case SIP_SVC_UID:
952 /* Return UID to the caller */
953 SMC_UUID_RET(handle, intl_svc_uid);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800954
Hadi Asyrafi616da772019-06-27 11:34:03 +0800955 case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
Boon Khai Ng120834e2024-09-23 11:32:40 +0800956 status = intel_mailbox_fpga_config_isdone(&err_states);
957 SMC_RET4(handle, status, err_states, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800958
Hadi Asyrafi616da772019-06-27 11:34:03 +0800959 case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
960 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
961 INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
962 INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
963 INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800964
Hadi Asyrafi616da772019-06-27 11:34:03 +0800965 case INTEL_SIP_SMC_FPGA_CONFIG_START:
966 status = intel_fpga_config_start(x1);
967 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800968
Hadi Asyrafi616da772019-06-27 11:34:03 +0800969 case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
970 status = intel_fpga_config_write(x1, x2);
971 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800972
Hadi Asyrafi616da772019-06-27 11:34:03 +0800973 case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
974 status = intel_fpga_config_completed_write(completed_addr,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +0800975 &retval, &rcv_id);
976 switch (retval) {
Hadi Asyrafi616da772019-06-27 11:34:03 +0800977 case 1:
978 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
979 completed_addr[0], 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800980
Hadi Asyrafi616da772019-06-27 11:34:03 +0800981 case 2:
982 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
983 completed_addr[0],
984 completed_addr[1], 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800985
Hadi Asyrafi616da772019-06-27 11:34:03 +0800986 case 3:
987 SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
988 completed_addr[0],
989 completed_addr[1],
990 completed_addr[2]);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800991
Hadi Asyrafi616da772019-06-27 11:34:03 +0800992 case 0:
993 SMC_RET4(handle, status, 0, 0, 0);
Hadi Asyrafi67942302019-10-22 13:28:51 +0800994
Hadi Asyrafi616da772019-06-27 11:34:03 +0800995 default:
Tien Hock, Loh500b2322019-10-30 14:49:40 +0800996 mailbox_clear_response();
Hadi Asyrafi616da772019-06-27 11:34:03 +0800997 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
998 }
Hadi Asyrafi67942302019-10-22 13:28:51 +0800999
1000 case INTEL_SIP_SMC_REG_READ:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001001 status = intel_secure_reg_read(x1, &retval);
1002 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001003
1004 case INTEL_SIP_SMC_REG_WRITE:
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001005 status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
1006 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi67942302019-10-22 13:28:51 +08001007
1008 case INTEL_SIP_SMC_REG_UPDATE:
1009 status = intel_secure_reg_update(x1, (uint32_t)x2,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001010 (uint32_t)x3, &retval);
1011 SMC_RET3(handle, status, retval, x1);
Hadi Asyrafi616da772019-06-27 11:34:03 +08001012
Hadi Asyrafi593c4c52019-12-17 19:22:17 +08001013 case INTEL_SIP_SMC_RSU_STATUS:
1014 status = intel_rsu_status(rsu_respbuf,
1015 ARRAY_SIZE(rsu_respbuf));
1016 if (status) {
1017 SMC_RET1(handle, status);
1018 } else {
1019 SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
1020 rsu_respbuf[2], rsu_respbuf[3]);
1021 }
1022
1023 case INTEL_SIP_SMC_RSU_UPDATE:
1024 status = intel_rsu_update(x1);
1025 SMC_RET1(handle, status);
1026
1027 case INTEL_SIP_SMC_RSU_NOTIFY:
1028 status = intel_rsu_notify(x1);
1029 SMC_RET1(handle, status);
1030
1031 case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
1032 status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001033 ARRAY_SIZE(rsu_respbuf), &retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +08001034 if (status) {
1035 SMC_RET1(handle, status);
1036 } else {
Abdul Halim, Muhammad Hadi Asyrafi20a07f32020-05-18 11:16:48 +08001037 SMC_RET2(handle, status, retval);
Hadi Asyrafi593c4c52019-12-17 19:22:17 +08001038 }
1039
Chee Hong Ang2cfd8ec2020-05-13 11:44:04 +08001040 case INTEL_SIP_SMC_RSU_DCMF_VERSION:
1041 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1042 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
1043 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
1044
1045 case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
1046 status = intel_rsu_copy_dcmf_version(x1, x2);
1047 SMC_RET1(handle, status);
1048
Kah Jing Lee60f0b582024-01-07 20:34:39 +08001049 case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO:
1050 status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf,
1051 ARRAY_SIZE(rsu_respbuf));
1052 if (status) {
1053 SMC_RET1(handle, status);
1054 } else {
1055 SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1],
1056 rsu_respbuf[2], rsu_respbuf[3]);
1057 }
1058
Sieu Mun Tange6d5de92022-04-28 22:21:01 +08001059 case INTEL_SIP_SMC_RSU_DCMF_STATUS:
1060 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
1061 ((uint64_t)rsu_dcmf_stat[3] << 48) |
1062 ((uint64_t)rsu_dcmf_stat[2] << 32) |
1063 ((uint64_t)rsu_dcmf_stat[1] << 16) |
1064 rsu_dcmf_stat[0]);
1065
1066 case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
1067 status = intel_rsu_copy_dcmf_status(x1);
1068 SMC_RET1(handle, status);
1069
Chee Hong Ang681631b2020-07-01 14:22:25 +08001070 case INTEL_SIP_SMC_RSU_MAX_RETRY:
1071 SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
1072
1073 case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
1074 rsu_max_retry = x1;
1075 SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
1076
Sieu Mun Tangdbcc2cf2022-03-07 12:13:04 +08001077 case INTEL_SIP_SMC_ECC_DBE:
1078 status = intel_ecc_dbe_notification(x1);
1079 SMC_RET1(handle, status);
1080
Sieu Mun Tang758a2ad2022-05-11 10:23:13 +08001081 case INTEL_SIP_SMC_SERVICE_COMPLETED:
1082 status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
1083 &len_in_resp, &mbox_error);
1084 SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
1085
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +08001086 case INTEL_SIP_SMC_FIRMWARE_VERSION:
1087 status = intel_smc_fw_version(&retval);
Sieu Mun Tangbfda95a2022-04-27 18:54:10 +08001088 SMC_RET2(handle, status, retval);
Abdul Halim, Muhammad Hadi Asyrafid9006fc2021-02-05 11:50:58 +08001089
Hadi Asyrafia33e8102019-12-17 19:30:41 +08001090 case INTEL_SIP_SMC_MBOX_SEND_CMD:
1091 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1092 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang7420c532022-05-10 23:17:04 +08001093 status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
1094 &mbox_status, &len_in_resp);
Sieu Mun Tangf02f0cb2022-02-19 20:36:41 +08001095 SMC_RET3(handle, status, mbox_status, len_in_resp);
Hadi Asyrafia33e8102019-12-17 19:30:41 +08001096
Sieu Mun Tang2b8e0052022-04-27 18:57:29 +08001097 case INTEL_SIP_SMC_GET_USERCODE:
1098 status = intel_smc_get_usercode(&retval);
1099 SMC_RET2(handle, status, retval);
1100
Sieu Mun Tang128d2a72022-05-11 09:49:25 +08001101 case INTEL_SIP_SMC_FCS_CRYPTION:
1102 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1103
1104 if (x1 == FCS_MODE_DECRYPT) {
1105 status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
1106 } else if (x1 == FCS_MODE_ENCRYPT) {
1107 status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
1108 } else {
1109 status = INTEL_SIP_SMC_STATUS_REJECTED;
1110 }
1111
1112 SMC_RET3(handle, status, x4, x5);
1113
Sieu Mun Tang22322fb2022-05-09 16:05:58 +08001114 case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
1115 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1116 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1117 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1118
1119 if (x3 == FCS_MODE_DECRYPT) {
1120 status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
1121 (uint32_t *) &x7, &mbox_error);
1122 } else if (x3 == FCS_MODE_ENCRYPT) {
1123 status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
1124 (uint32_t *) &x7, &mbox_error);
1125 } else {
1126 status = INTEL_SIP_SMC_STATUS_REJECTED;
1127 }
1128
1129 SMC_RET4(handle, status, mbox_error, x6, x7);
1130
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +08001131 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
1132 status = intel_fcs_random_number_gen(x1, &retval64,
1133 &mbox_error);
1134 SMC_RET4(handle, status, mbox_error, x1, retval64);
1135
Sieu Mun Tange7a037f2022-05-10 17:18:19 +08001136 case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
1137 status = intel_fcs_random_number_gen_ext(x1, x2, x3,
1138 &send_id);
1139 SMC_RET1(handle, status);
1140
Sieu Mun Tangfd8a8ad2022-05-07 00:50:37 +08001141 case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
1142 status = intel_fcs_send_cert(x1, x2, &send_id);
1143 SMC_RET1(handle, status);
1144
1145 case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
1146 status = intel_fcs_get_provision_data(&send_id);
1147 SMC_RET1(handle, status);
1148
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +08001149 case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
1150 status = intel_fcs_cntr_set_preauth(x1, x2, x3,
1151 &mbox_error);
1152 SMC_RET2(handle, status, mbox_error);
1153
Sieu Mun Tang82cf5df2022-05-05 17:07:21 +08001154 case INTEL_SIP_SMC_HPS_SET_BRIDGES:
1155 status = intel_hps_set_bridges(x1, x2);
1156 SMC_RET1(handle, status);
1157
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001158 case INTEL_SIP_SMC_HWMON_READTEMP:
1159 status = intel_hwmon_readtemp(x1, &retval);
1160 SMC_RET2(handle, status, retval);
1161
1162 case INTEL_SIP_SMC_HWMON_READVOLT:
1163 status = intel_hwmon_readvolt(x1, &retval);
1164 SMC_RET2(handle, status, retval);
1165
Sieu Mun Tang2a820b92022-05-11 09:59:55 +08001166 case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
1167 status = intel_fcs_sigma_teardown(x1, &mbox_error);
1168 SMC_RET2(handle, status, mbox_error);
1169
1170 case INTEL_SIP_SMC_FCS_CHIP_ID:
1171 status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
1172 SMC_RET4(handle, status, mbox_error, retval, retval2);
1173
1174 case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
1175 status = intel_fcs_attestation_subkey(x1, x2, x3,
1176 (uint32_t *) &x4, &mbox_error);
1177 SMC_RET4(handle, status, mbox_error, x3, x4);
1178
1179 case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
1180 status = intel_fcs_get_measurement(x1, x2, x3,
1181 (uint32_t *) &x4, &mbox_error);
1182 SMC_RET4(handle, status, mbox_error, x3, x4);
1183
Sieu Mun Tang28af1652022-05-09 10:48:53 +08001184 case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
1185 status = intel_fcs_get_attestation_cert(x1, x2,
1186 (uint32_t *) &x3, &mbox_error);
1187 SMC_RET4(handle, status, mbox_error, x2, x3);
1188
1189 case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
1190 status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
1191 SMC_RET2(handle, status, mbox_error);
1192
Sieu Mun Tang16754e12022-05-09 12:08:42 +08001193 case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
1194 status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
1195 SMC_RET3(handle, status, mbox_error, retval);
1196
1197 case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
1198 status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
1199 SMC_RET2(handle, status, mbox_error);
1200
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +08001201 case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
1202 status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
1203 SMC_RET1(handle, status);
1204
1205 case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1206 status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1207 (uint32_t *) &x4, &mbox_error);
1208 SMC_RET4(handle, status, mbox_error, x3, x4);
1209
1210 case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1211 status = intel_fcs_remove_crypto_service_key(x1, x2,
1212 &mbox_error);
1213 SMC_RET2(handle, status, mbox_error);
1214
1215 case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1216 status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1217 (uint32_t *) &x4, &mbox_error);
1218 SMC_RET4(handle, status, mbox_error, x3, x4);
1219
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001220 case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
1221 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1222 status = intel_fcs_get_digest_init(x1, x2, x3,
1223 x4, x5, &mbox_error);
1224 SMC_RET2(handle, status, mbox_error);
1225
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001226 case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
1227 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1228 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1229 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1230 x4, x5, (uint32_t *) &x6, false,
1231 &mbox_error);
1232 SMC_RET4(handle, status, mbox_error, x5, x6);
1233
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001234 case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
1235 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1236 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001237 status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
1238 x4, x5, (uint32_t *) &x6, true,
1239 &mbox_error);
Sieu Mun Tangd907cc32022-05-10 17:24:05 +08001240 SMC_RET4(handle, status, mbox_error, x5, x6);
1241
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001242 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
1243 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1244 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1245 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1246 x4, x5, (uint32_t *) &x6, false,
1247 &mbox_error, &send_id);
1248 SMC_RET4(handle, status, mbox_error, x5, x6);
1249
1250 case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
1251 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1252 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1253 status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
1254 x4, x5, (uint32_t *) &x6, true,
1255 &mbox_error, &send_id);
1256 SMC_RET4(handle, status, mbox_error, x5, x6);
1257
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001258 case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1259 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1260 status = intel_fcs_mac_verify_init(x1, x2, x3,
1261 x4, x5, &mbox_error);
1262 SMC_RET2(handle, status, mbox_error);
1263
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001264 case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
1265 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1266 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1267 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1268 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1269 x4, x5, (uint32_t *) &x6, x7,
1270 false, &mbox_error);
1271 SMC_RET4(handle, status, mbox_error, x5, x6);
1272
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001273 case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1274 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1275 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1276 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tang527df9f2022-04-28 16:28:48 +08001277 status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
1278 x4, x5, (uint32_t *) &x6, x7,
1279 true, &mbox_error);
Sieu Mun Tang583149a2022-05-10 17:27:12 +08001280 SMC_RET4(handle, status, mbox_error, x5, x6);
1281
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001282 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
1283 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1284 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1285 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1286 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1287 x4, x5, (uint32_t *) &x6, x7,
1288 false, &mbox_error, &send_id);
1289 SMC_RET4(handle, status, mbox_error, x5, x6);
1290
1291 case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
1292 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1293 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1294 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1295 status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
1296 x4, x5, (uint32_t *) &x6, x7,
1297 true, &mbox_error, &send_id);
1298 SMC_RET4(handle, status, mbox_error, x5, x6);
1299
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001300 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1301 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1302 status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
1303 x4, x5, &mbox_error);
1304 SMC_RET2(handle, status, mbox_error);
1305
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001306 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1307 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1308 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1309 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1310 x3, x4, x5, (uint32_t *) &x6, false,
1311 &mbox_error);
1312 SMC_RET4(handle, status, mbox_error, x5, x6);
1313
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001314 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1315 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1316 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001317 status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
1318 x3, x4, x5, (uint32_t *) &x6, true,
1319 &mbox_error);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001320 SMC_RET4(handle, status, mbox_error, x5, x6);
1321
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001322 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
1323 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1324 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1325 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1326 x2, x3, x4, x5, (uint32_t *) &x6, false,
1327 &mbox_error, &send_id);
1328 SMC_RET4(handle, status, mbox_error, x5, x6);
1329
1330 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
1331 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1332 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1333 status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
1334 x2, x3, x4, x5, (uint32_t *) &x6, true,
1335 &mbox_error, &send_id);
1336 SMC_RET4(handle, status, mbox_error, x5, x6);
1337
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +08001338 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
1339 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1340 status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
1341 x4, x5, &mbox_error);
1342 SMC_RET2(handle, status, mbox_error);
1343
1344 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1345 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1346 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1347 status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
1348 x4, x5, (uint32_t *) &x6, &mbox_error);
1349 SMC_RET4(handle, status, mbox_error, x5, x6);
1350
Sieu Mun Tang59357e82022-05-10 17:53:32 +08001351 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1352 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1353 status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
1354 x4, x5, &mbox_error);
1355 SMC_RET2(handle, status, mbox_error);
1356
1357 case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1358 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1359 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1360 status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
1361 x4, x5, (uint32_t *) &x6, &mbox_error);
1362 SMC_RET4(handle, status, mbox_error, x5, x6);
1363
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001364 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1365 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1366 status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
1367 x4, x5, &mbox_error);
1368 SMC_RET2(handle, status, mbox_error);
1369
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001370 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1371 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1372 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1373 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1374 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1375 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1376 x7, false, &mbox_error);
1377 SMC_RET4(handle, status, mbox_error, x5, x6);
1378
Sieu Mun Tangbd8da632022-09-28 15:58:28 +08001379 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
1380 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1381 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1382 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1383 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1384 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1385 x7, false, &mbox_error, &send_id);
1386 SMC_RET4(handle, status, mbox_error, x5, x6);
1387
1388 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
1389 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1390 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1391 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1392 status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
1393 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1394 x7, true, &mbox_error, &send_id);
1395 SMC_RET4(handle, status, mbox_error, x5, x6);
1396
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001397 case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1398 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1399 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1400 x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
Sieu Mun Tange77d37d2022-04-28 16:23:20 +08001401 status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1402 x1, x2, x3, x4, x5, (uint32_t *) &x6,
1403 x7, true, &mbox_error);
Sieu Mun Tangdcaab772022-05-11 10:16:40 +08001404 SMC_RET4(handle, status, mbox_error, x5, x6);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +08001405
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +08001406 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1407 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1408 status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1409 x4, x5, &mbox_error);
1410 SMC_RET2(handle, status, mbox_error);
1411
1412 case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1413 status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1414 (uint32_t *) &x4, &mbox_error);
1415 SMC_RET4(handle, status, mbox_error, x3, x4);
1416
Sieu Mun Tang0675c222022-05-10 17:48:11 +08001417 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
1418 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1419 status = intel_fcs_ecdh_request_init(x1, x2, x3,
1420 x4, x5, &mbox_error);
1421 SMC_RET2(handle, status, mbox_error);
1422
1423 case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
1424 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1425 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1426 status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
1427 x4, x5, (uint32_t *) &x6, &mbox_error);
1428 SMC_RET4(handle, status, mbox_error, x5, x6);
1429
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001430 case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
1431 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1432 status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
1433 &mbox_error);
1434 SMC_RET2(handle, status, mbox_error);
1435
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08001436 case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1437 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1438 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1439 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1440 x5, x6, false, &send_id);
1441 SMC_RET1(handle, status);
1442
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001443 case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
1444 x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1445 x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
Sieu Mun Tang9bea8152022-04-28 16:15:54 +08001446 status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1447 x5, x6, true, &send_id);
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001448 SMC_RET1(handle, status);
Sieu Mun Tang25613692024-10-04 18:38:21 +08001449
1450#if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
1451 case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG:
1452 status = intel_smmu_hps_remapper_config(x1);
1453 SMC_RET1(handle, status);
1454#endif
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +08001455
Sieu Mun Tanga34b8812022-03-17 03:11:55 +08001456 case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
1457 status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
1458 &mbox_error);
1459 SMC_RET4(handle, status, mbox_error, x1, retval64);
1460
Sieu Mun Tangf9cb6572022-04-27 18:24:06 +08001461 case INTEL_SIP_SMC_SVC_VERSION:
1462 SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1463 SIP_SVC_VERSION_MAJOR,
1464 SIP_SVC_VERSION_MINOR);
1465
Jit Loon Lim2bee1732023-05-17 12:26:11 +08001466 case INTEL_SIP_SMC_SEU_ERR_STATUS:
1467 status = intel_sdm_seu_err_read(seu_respbuf,
1468 ARRAY_SIZE(seu_respbuf));
1469 if (status) {
1470 SMC_RET1(handle, status);
1471 } else {
1472 SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
1473 }
1474
Jit Loon Limb46c8692023-09-20 14:00:41 +08001475 case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
1476 status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
1477 SMC_RET1(handle, status);
1478
Hadi Asyrafi616da772019-06-27 11:34:03 +08001479 default:
1480 return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1481 cookie, handle, flags);
1482 }
1483}
1484
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001485uintptr_t sip_smc_handler(uint32_t smc_fid,
1486 u_register_t x1,
1487 u_register_t x2,
1488 u_register_t x3,
1489 u_register_t x4,
1490 void *cookie,
1491 void *handle,
1492 u_register_t flags)
1493{
1494 uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1495
1496 if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1497 cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1498 return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1499 cookie, handle, flags);
Sieu Mun Tangd5d20d32025-03-05 18:58:09 +08001500 }
1501#if SIP_SVC_V3
1502 else if ((cmd >= INTEL_SIP_SMC_CMD_V3_RANGE_BEGIN) &&
1503 (cmd <= INTEL_SIP_SMC_CMD_V3_RANGE_END)) {
1504 uintptr_t ret = sip_smc_handler_v3(smc_fid, x1, x2, x3, x4,
1505 cookie, handle, flags);
1506 return ret;
1507 }
1508#endif
1509 else {
Sieu Mun Tang044ed482022-05-11 10:45:19 +08001510 return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1511 cookie, handle, flags);
1512 }
1513}
1514
Hadi Asyrafi616da772019-06-27 11:34:03 +08001515DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08001516 socfpga_sip_svc,
Hadi Asyrafi616da772019-06-27 11:34:03 +08001517 OEN_SIP_START,
1518 OEN_SIP_END,
1519 SMC_TYPE_FAST,
1520 NULL,
1521 sip_smc_handler
1522);
1523
1524DECLARE_RT_SVC(
Hadi Asyrafi4d9f3952019-10-23 17:35:32 +08001525 socfpga_sip_svc_std,
Hadi Asyrafi616da772019-06-27 11:34:03 +08001526 OEN_SIP_START,
1527 OEN_SIP_END,
1528 SMC_TYPE_YIELD,
1529 NULL,
1530 sip_smc_handler
1531);