blob: ea0d6586fa4fdf2b73ca1b6655f11a2df62a89c7 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Simon Glasse304a5e2016-10-17 20:12:36 -06006config PRE_CONSOLE_BUFFER
7 default y
8
Simon Glass0bdfc3e2016-09-12 23:18:39 -06009config SPL_GPIO_SUPPORT
10 default y
11
Simon Glassf2a89462016-09-12 23:18:41 -060012config SPL_LIBCOMMON_SUPPORT
13 default y
14
Simon Glassf6de2572016-09-12 23:18:42 -060015config SPL_LIBDISK_SUPPORT
16 default y
17
Simon Glassb16c92c2016-09-12 23:18:43 -060018config SPL_LIBGENERIC_SUPPORT
19 default y
20
Simon Glassbd58f1d2016-09-12 23:18:44 -060021config SPL_MMC_SUPPORT
22 default y
23
Simon Glass0d7c7e02016-09-12 23:18:54 -060024config SPL_POWER_SUPPORT
25 default y
26
Simon Glasse076d6f2016-09-12 23:18:56 -060027config SPL_SERIAL_SUPPORT
28 default y
29
Hans de Goedef07872b2015-04-06 20:33:34 +020030# Note only one of these may be selected at a time! But hidden choices are
31# not supported by Kconfig
32config SUNXI_GEN_SUN4I
33 bool
34 ---help---
35 Select this for sunxi SoCs which have resets and clocks set up
36 as the original A10 (mach-sun4i).
37
38config SUNXI_GEN_SUN6I
39 bool
40 ---help---
41 Select this for sunxi SoCs which have sun6i like periphery, like
42 separate ahb reset control registers, custom pmic bus, new style
43 watchdog, etc.
44
45
Ian Campbelld8e69e02014-10-24 21:20:44 +010046choice
47 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +020048 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +010049
Ian Campbell4a24a1c2014-10-24 21:20:45 +010050config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010051 bool "sun4i (Allwinner A10)"
52 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000053 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020054 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010055 select SUPPORT_SPL
56
Ian Campbell4a24a1c2014-10-24 21:20:45 +010057config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +010058 bool "sun5i (Allwinner A13)"
59 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000060 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020061 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010062 select SUPPORT_SPL
63
Ian Campbell4a24a1c2014-10-24 21:20:45 +010064config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +010065 bool "sun6i (Allwinner A31)"
66 select CPU_V7
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080067 select CPU_V7_HAS_NONSEC
68 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090069 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020070 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +020071 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080072 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +010073
Ian Campbell4a24a1c2014-10-24 21:20:45 +010074config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +010075 bool "sun7i (Allwinner A20)"
76 select CPU_V7
Hans de Goede85437352014-11-14 09:34:30 +010077 select CPU_V7_HAS_NONSEC
78 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090079 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020080 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010081 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +020082 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +010083
Hans de Goedef055ed62015-04-06 20:55:39 +020084config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +010085 bool "sun8i (Allwinner A23)"
86 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +080087 select CPU_V7_HAS_NONSEC
88 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090089 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020090 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +010091 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +080092 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +010093
Vishnu Patekar3702f142015-03-01 23:47:48 +053094config MACH_SUN8I_A33
95 bool "sun8i (Allwinner A33)"
96 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +080097 select CPU_V7_HAS_NONSEC
98 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090099 select ARCH_SUPPORT_PSCI
Vishnu Patekar3702f142015-03-01 23:47:48 +0530100 select SUNXI_GEN_SUN6I
101 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800102 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530103
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800104config MACH_SUN8I_A83T
105 bool "sun8i (Allwinner A83T)"
106 select CPU_V7
107 select SUNXI_GEN_SUN6I
108 select SUPPORT_SPL
109
Jens Kuskef9770722015-11-17 15:12:58 +0100110config MACH_SUN8I_H3
111 bool "sun8i (Allwinner H3)"
112 select CPU_V7
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800113 select CPU_V7_HAS_NONSEC
114 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900115 select ARCH_SUPPORT_PSCI
Jens Kuskef9770722015-11-17 15:12:58 +0100116 select SUNXI_GEN_SUN6I
Jens Kuske53f018e2015-11-17 15:12:59 +0100117 select SUPPORT_SPL
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800118 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100119
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100120config MACH_SUN9I
121 bool "sun9i (Allwinner A80)"
122 select CPU_V7
123 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800124 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100125
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800126config MACH_SUN50I
127 bool "sun50i (Allwinner A64)"
128 select ARM64
129 select SUNXI_GEN_SUN6I
Andre Przywaraa563adc2017-01-02 11:48:45 +0000130 select SUPPORT_SPL
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800131
Ian Campbelld8e69e02014-10-24 21:20:44 +0100132endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800133
Hans de Goedef055ed62015-04-06 20:55:39 +0200134# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
135config MACH_SUN8I
136 bool
vishnupatekarcdf1e482015-11-29 01:07:19 +0800137 default y if MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_H3 || MACH_SUN8I_A83T
Hans de Goedef055ed62015-04-06 20:55:39 +0200138
Andre Przywara06893b62017-01-02 11:48:35 +0000139config RESERVE_ALLWINNER_BOOT0_HEADER
140 bool "reserve space for Allwinner boot0 header"
141 select ENABLE_ARM_SOC_BOOT0_HOOK
142 ---help---
143 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
144 filled with magic values post build. The Allwinner provided boot0
145 blob relies on this information to load and execute U-Boot.
146 Only needed on 64-bit Allwinner boards so far when using boot0.
147
Andre Przywara46c3d992017-01-02 11:48:36 +0000148config ARM_BOOT_HOOK_RMR
149 bool
150 depends on ARM64
151 default y
152 select ENABLE_ARM_SOC_BOOT0_HOOK
153 ---help---
154 Insert some ARM32 code at the very beginning of the U-Boot binary
155 which uses an RMR register write to bring the core into AArch64 mode.
156 The very first instruction acts as a switch, since it's carefully
157 chosen to be a NOP in one mode and a branch in the other, so the
158 code would only be executed if not already in AArch64.
159 This allows both the SPL and the U-Boot proper to be entered in
160 either mode and switch to AArch64 if needed.
161
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800162config DRAM_TYPE
163 int "sunxi dram type"
164 depends on MACH_SUN8I_A83T
165 default 3
166 ---help---
167 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200168
Hans de Goede3aeaa282014-11-15 19:46:39 +0100169config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100170 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800171 default 792 if MACH_SUN9I
Hans de Goede59d9fc72015-01-17 14:24:55 +0100172 default 312 if MACH_SUN6I || MACH_SUN8I
173 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywaraafd68702017-01-02 11:48:37 +0000174 default 672 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100175 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800176 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
177 must be a multiple of 24. For the sun9i (A80), the tested values
178 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100179
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200180if MACH_SUN5I || MACH_SUN7I
181config DRAM_MBUS_CLK
182 int "sunxi mbus clock speed"
183 default 300
184 ---help---
185 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
186
187endif
188
Hans de Goede3aeaa282014-11-15 19:46:39 +0100189config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100190 int "sunxi dram zq value"
191 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
192 default 127 if MACH_SUN7I
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800193 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000194 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100195 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100196 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100197
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200198config DRAM_ODT_EN
199 bool "sunxi dram odt enable"
200 default n if !MACH_SUN8I_A23
201 default y if MACH_SUN8I_A23
Andre Przywaraa563adc2017-01-02 11:48:45 +0000202 default y if MACH_SUN50I
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200203 ---help---
204 Select this to enable dram odt (on die termination).
205
Hans de Goede59d9fc72015-01-17 14:24:55 +0100206if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
207config DRAM_EMR1
208 int "sunxi dram emr1 value"
209 default 0 if MACH_SUN4I
210 default 4 if MACH_SUN5I || MACH_SUN7I
211 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100212 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200213
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200214config DRAM_TPR3
215 hex "sunxi dram tpr3 value"
216 default 0
217 ---help---
218 Set the dram controller tpr3 parameter. This parameter configures
219 the delay on the command lane and also phase shifts, which are
220 applied for sampling incoming read data. The default value 0
221 means that no phase/delay adjustments are necessary. Properly
222 configuring this parameter increases reliability at high DRAM
223 clock speeds.
224
225config DRAM_DQS_GATING_DELAY
226 hex "sunxi dram dqs_gating_delay value"
227 default 0
228 ---help---
229 Set the dram controller dqs_gating_delay parmeter. Each byte
230 encodes the DQS gating delay for each byte lane. The delay
231 granularity is 1/4 cycle. For example, the value 0x05060606
232 means that the delay is 5 quarter-cycles for one lane (1.25
233 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
234 The default value 0 means autodetection. The results of hardware
235 autodetection are not very reliable and depend on the chip
236 temperature (sometimes producing different results on cold start
237 and warm reboot). But the accuracy of hardware autodetection
238 is usually good enough, unless running at really high DRAM
239 clocks speeds (up to 600MHz). If unsure, keep as 0.
240
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200241choice
242 prompt "sunxi dram timings"
243 default DRAM_TIMINGS_VENDOR_MAGIC
244 ---help---
245 Select the timings of the DDR3 chips.
246
247config DRAM_TIMINGS_VENDOR_MAGIC
248 bool "Magic vendor timings from Android"
249 ---help---
250 The same DRAM timings as in the Allwinner boot0 bootloader.
251
252config DRAM_TIMINGS_DDR3_1066F_1333H
253 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
254 ---help---
255 Use the timings of the standard JEDEC DDR3-1066F speed bin for
256 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
257 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
258 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
259 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
260 that down binning to DDR3-1066F is supported (because DDR3-1066F
261 uses a bit faster timings than DDR3-1333H).
262
263config DRAM_TIMINGS_DDR3_800E_1066G_1333J
264 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
265 ---help---
266 Use the timings of the slowest possible JEDEC speed bin for the
267 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
268 DDR3-800E, DDR3-1066G or DDR3-1333J.
269
270endchoice
271
Hans de Goede3aeaa282014-11-15 19:46:39 +0100272endif
273
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200274if MACH_SUN8I_A23
275config DRAM_ODT_CORRECTION
276 int "sunxi dram odt correction value"
277 default 0
278 ---help---
279 Set the dram odt correction value (range -255 - 255). In allwinner
280 fex files, this option is found in bits 8-15 of the u32 odt_en variable
281 in the [dram] section. When bit 31 of the odt_en variable is set
282 then the correction is negative. Usually the value for this is 0.
283endif
284
Iain Paton630df142015-03-28 10:26:38 +0000285config SYS_CLK_FREQ
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200286 default 816000000 if MACH_SUN50I
Iain Paton630df142015-03-28 10:26:38 +0000287 default 912000000 if MACH_SUN7I
Chen-Yu Tsai40884e62016-10-28 18:21:34 +0800288 default 1008000000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I || MACH_SUN9I
Iain Paton630df142015-03-28 10:26:38 +0000289
Maxime Ripard2c519412014-10-03 20:16:29 +0800290config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100291 default "sun4i" if MACH_SUN4I
292 default "sun5i" if MACH_SUN5I
293 default "sun6i" if MACH_SUN6I
294 default "sun7i" if MACH_SUN7I
295 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100296 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200297 default "sun50i" if MACH_SUN50I
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900298
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900299config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900300 default "sunxi"
301
302config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900303 default "sunxi"
304
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200305config UART0_PORT_F
306 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200307 default n
308 ---help---
309 Repurpose the SD card slot for getting access to the UART0 serial
310 console. Primarily useful only for low level u-boot debugging on
311 tablets, where normal UART0 is difficult to access and requires
312 device disassembly and/or soldering. As the SD card can't be used
313 at the same time, the system can be only booted in the FEL mode.
314 Only enable this if you really know what you are doing.
315
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200316config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900317 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200318 default n
319 ---help---
320 Set this to enable various workarounds for old kernels, this results in
321 sub-optimal settings for newer kernels, only enable if needed.
322
Hans de Goede7412ef82014-10-02 20:29:26 +0200323config MMC0_CD_PIN
324 string "Card detect pin for mmc0"
Chen-Yu Tsai36741482016-05-02 10:28:08 +0800325 default "PF6" if MACH_SUN8I_A83T || MACH_SUN8I_H3 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200326 default ""
327 ---help---
328 Set the card detect pin for mmc0, leave empty to not use cd. This
329 takes a string in the format understood by sunxi_name_to_gpio, e.g.
330 PH1 for pin 1 of port H.
331
332config MMC1_CD_PIN
333 string "Card detect pin for mmc1"
334 default ""
335 ---help---
336 See MMC0_CD_PIN help text.
337
338config MMC2_CD_PIN
339 string "Card detect pin for mmc2"
340 default ""
341 ---help---
342 See MMC0_CD_PIN help text.
343
344config MMC3_CD_PIN
345 string "Card detect pin for mmc3"
346 default ""
347 ---help---
348 See MMC0_CD_PIN help text.
349
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100350config MMC1_PINS
351 string "Pins for mmc1"
352 default ""
353 ---help---
354 Set the pins used for mmc1, when applicable. This takes a string in the
355 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
356
357config MMC2_PINS
358 string "Pins for mmc2"
359 default ""
360 ---help---
361 See MMC1_PINS help text.
362
363config MMC3_PINS
364 string "Pins for mmc3"
365 default ""
366 ---help---
367 See MMC1_PINS help text.
368
Hans de Goedeaf593e42014-10-02 20:43:50 +0200369config MMC_SUNXI_SLOT_EXTRA
370 int "mmc extra slot number"
371 default -1
372 ---help---
373 sunxi builds always enable mmc0, some boards also have a second sdcard
374 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
375 support for this.
376
Hans de Goede99c9fb02016-04-01 22:39:26 +0200377config INITIAL_USB_SCAN_DELAY
378 int "delay initial usb scan by x ms to allow builtin devices to init"
379 default 0
380 ---help---
381 Some boards have on board usb devices which need longer than the
382 USB spec's 1 second to connect from board powerup. Set this config
383 option to a non 0 value to add an extra delay before the first usb
384 bus scan.
385
Hans de Goedee7b852a2015-01-07 15:26:06 +0100386config USB0_VBUS_PIN
387 string "Vbus enable pin for usb0 (otg)"
388 default ""
389 ---help---
390 Set the Vbus enable pin for usb0 (otg). This takes a string in the
391 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
392
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100393config USB0_VBUS_DET
394 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100395 default ""
396 ---help---
397 Set the Vbus detect pin for usb0 (otg). This takes a string in the
398 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
399
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200400config USB0_ID_DET
401 string "ID detect pin for usb0 (otg)"
402 default ""
403 ---help---
404 Set the ID detect pin for usb0 (otg). This takes a string in the
405 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
406
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100407config USB1_VBUS_PIN
408 string "Vbus enable pin for usb1 (ehci0)"
409 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100410 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100411 ---help---
412 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
413 a string in the format understood by sunxi_name_to_gpio, e.g.
414 PH1 for pin 1 of port H.
415
416config USB2_VBUS_PIN
417 string "Vbus enable pin for usb2 (ehci1)"
418 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100419 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100420 ---help---
421 See USB1_VBUS_PIN help text.
422
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100423config USB3_VBUS_PIN
424 string "Vbus enable pin for usb3 (ehci2)"
425 default ""
426 ---help---
427 See USB1_VBUS_PIN help text.
428
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200429config I2C0_ENABLE
430 bool "Enable I2C/TWI controller 0"
431 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
432 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200433 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200434 ---help---
435 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
436 its clock and setting up the bus. This is especially useful on devices
437 with slaves connected to the bus or with pins exposed through e.g. an
438 expansion port/header.
439
440config I2C1_ENABLE
441 bool "Enable I2C/TWI controller 1"
442 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200443 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200444 ---help---
445 See I2C0_ENABLE help text.
446
447config I2C2_ENABLE
448 bool "Enable I2C/TWI controller 2"
449 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200450 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200451 ---help---
452 See I2C0_ENABLE help text.
453
454if MACH_SUN6I || MACH_SUN7I
455config I2C3_ENABLE
456 bool "Enable I2C/TWI controller 3"
457 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200458 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200459 ---help---
460 See I2C0_ENABLE help text.
461endif
462
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100463if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100464config R_I2C_ENABLE
465 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100466 # This is used for the pmic on H3
467 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200468 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100469 ---help---
470 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100471endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100472
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200473if MACH_SUN7I
474config I2C4_ENABLE
475 bool "Enable I2C/TWI controller 4"
476 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200477 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200478 ---help---
479 See I2C0_ENABLE help text.
480endif
481
Hans de Goede3ae1d132015-04-25 17:25:14 +0200482config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900483 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200484 default n
485 ---help---
486 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
487
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200488config VIDEO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900489 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Andre Przywara8f977272016-09-05 01:32:40 +0100490 depends on !MACH_SUN8I_A83T && !MACH_SUN8I_H3 && !MACH_SUN9I && !MACH_SUN50I
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200491 default y
492 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100493 Say Y here to add support for using a cfb console on the HDMI, LCD
494 or VGA output found on most sunxi devices. See doc/README.video for
495 info on how to select the video output and mode.
496
Hans de Goedee9544592014-12-23 23:04:35 +0100497config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900498 bool "HDMI output support"
Hans de Goedee9544592014-12-23 23:04:35 +0100499 depends on VIDEO && !MACH_SUN8I
500 default y
501 ---help---
502 Say Y here to add support for outputting video over HDMI.
503
Hans de Goede260f5202014-12-25 13:58:06 +0100504config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900505 bool "VGA output support"
Hans de Goede260f5202014-12-25 13:58:06 +0100506 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
507 default n
508 ---help---
509 Say Y here to add support for outputting video over VGA.
510
Hans de Goedeac1633c2014-12-24 12:17:07 +0100511config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900512 bool "VGA via LCD controller support"
Chen-Yu Tsai39ca4c12015-01-12 18:02:10 +0800513 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100514 default n
515 ---help---
516 Say Y here to add support for external DACs connected to the parallel
517 LCD interface driving a VGA connector, such as found on the
518 Olimex A13 boards.
519
Hans de Goede18366f72015-01-25 15:33:07 +0100520config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900521 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100522 depends on VIDEO_VGA_VIA_LCD
523 default n
524 ---help---
525 Say Y here if you've a board which uses opendrain drivers for the vga
526 hsync and vsync signals. Opendrain drivers cannot generate steep enough
527 positive edges for a stable video output, so on boards with opendrain
528 drivers the sync signals must always be active high.
529
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800530config VIDEO_VGA_EXTERNAL_DAC_EN
531 string "LCD panel power enable pin"
532 depends on VIDEO_VGA_VIA_LCD
533 default ""
534 ---help---
535 Set the enable pin for the external VGA DAC. This takes a string in the
536 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
537
Hans de Goedec06e00e2015-08-03 19:20:26 +0200538config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900539 bool "Composite video output support"
Hans de Goedec06e00e2015-08-03 19:20:26 +0200540 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
541 default n
542 ---help---
543 Say Y here to add support for outputting composite video.
544
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100545config VIDEO_LCD_MODE
546 string "LCD panel timing details"
547 depends on VIDEO
548 default ""
549 ---help---
550 LCD panel timing details string, leave empty if there is no LCD panel.
551 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
552 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200553 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100554
Hans de Goede481b6642015-01-13 13:21:46 +0100555config VIDEO_LCD_DCLK_PHASE
556 int "LCD panel display clock phase"
557 depends on VIDEO
558 default 1
559 ---help---
560 Select LCD panel display clock phase shift, range 0-3.
561
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100562config VIDEO_LCD_POWER
563 string "LCD panel power enable pin"
564 depends on VIDEO
565 default ""
566 ---help---
567 Set the power enable pin for the LCD panel. This takes a string in the
568 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
569
Hans de Goedece9e3322015-02-16 17:26:41 +0100570config VIDEO_LCD_RESET
571 string "LCD panel reset pin"
572 depends on VIDEO
573 default ""
574 ---help---
575 Set the reset pin for the LCD panel. This takes a string in the format
576 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
577
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100578config VIDEO_LCD_BL_EN
579 string "LCD panel backlight enable pin"
580 depends on VIDEO
581 default ""
582 ---help---
583 Set the backlight enable pin for the LCD panel. This takes a string in the
584 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
585 port H.
586
587config VIDEO_LCD_BL_PWM
588 string "LCD panel backlight pwm pin"
589 depends on VIDEO
590 default ""
591 ---help---
592 Set the backlight pwm pin for the LCD panel. This takes a string in the
593 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200594
Hans de Goede2d5d3022015-01-22 21:02:42 +0100595config VIDEO_LCD_BL_PWM_ACTIVE_LOW
596 bool "LCD panel backlight pwm is inverted"
597 depends on VIDEO
598 default y
599 ---help---
600 Set this if the backlight pwm output is active low.
601
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100602config VIDEO_LCD_PANEL_I2C
603 bool "LCD panel needs to be configured via i2c"
604 depends on VIDEO
Hans de Goede6de9f762015-03-07 12:00:02 +0100605 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200606 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100607 ---help---
608 Say y here if the LCD panel needs to be configured via i2c. This
609 will add a bitbang i2c controller using gpios to talk to the LCD.
610
611config VIDEO_LCD_PANEL_I2C_SDA
612 string "LCD panel i2c interface SDA pin"
613 depends on VIDEO_LCD_PANEL_I2C
614 default "PG12"
615 ---help---
616 Set the SDA pin for the LCD i2c interface. This takes a string in the
617 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
618
619config VIDEO_LCD_PANEL_I2C_SCL
620 string "LCD panel i2c interface SCL pin"
621 depends on VIDEO_LCD_PANEL_I2C
622 default "PG10"
623 ---help---
624 Set the SCL pin for the LCD i2c interface. This takes a string in the
625 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
626
Hans de Goede797a0f52015-01-01 22:04:34 +0100627
628# Note only one of these may be selected at a time! But hidden choices are
629# not supported by Kconfig
630config VIDEO_LCD_IF_PARALLEL
631 bool
632
633config VIDEO_LCD_IF_LVDS
634 bool
635
636
637choice
638 prompt "LCD panel support"
639 depends on VIDEO
640 ---help---
641 Select which type of LCD panel to support.
642
643config VIDEO_LCD_PANEL_PARALLEL
644 bool "Generic parallel interface LCD panel"
645 select VIDEO_LCD_IF_PARALLEL
646
647config VIDEO_LCD_PANEL_LVDS
648 bool "Generic lvds interface LCD panel"
649 select VIDEO_LCD_IF_LVDS
650
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200651config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
652 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
653 select VIDEO_LCD_SSD2828
654 select VIDEO_LCD_IF_PARALLEL
655 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200656 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
657
658config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
659 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
660 select VIDEO_LCD_ANX9804
661 select VIDEO_LCD_IF_PARALLEL
662 select VIDEO_LCD_PANEL_I2C
663 ---help---
664 Select this for eDP LCD panels with 4 lanes running at 1.62G,
665 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200666
Hans de Goede743fb9552015-01-20 09:23:36 +0100667config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
668 bool "Hitachi tx18d42vm LCD panel"
669 select VIDEO_LCD_HITACHI_TX18D42VM
670 select VIDEO_LCD_IF_LVDS
671 ---help---
672 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
673
Hans de Goede613dade2015-02-16 17:49:47 +0100674config VIDEO_LCD_TL059WV5C0
675 bool "tl059wv5c0 LCD panel"
676 select VIDEO_LCD_PANEL_I2C
677 select VIDEO_LCD_IF_PARALLEL
678 ---help---
679 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
680 Aigo M60/M608/M606 tablets.
681
Hans de Goede797a0f52015-01-01 22:04:34 +0100682endchoice
683
684
Hans de Goedebf880fe2015-01-25 12:10:48 +0100685config GMAC_TX_DELAY
686 int "GMAC Transmit Clock Delay Chain"
687 default 0
688 ---help---
689 Set the GMAC Transmit Clock Delay Chain value.
690
Hans de Goede66ab79d2015-09-13 13:02:48 +0200691config SPL_STACK_R_ADDR
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200692 default 0x4fe00000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || MACH_SUN50I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200693 default 0x2fe00000 if MACH_SUN9I
694
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900695endif