blob: a667c9e5c5c115dd7c33a95678888751195ecf0e [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Alexandru Gagniucd5a75992017-04-04 10:02:58 -07006# FIXME: Should not redefine these Kconfig symbols
Simon Glasse304a5e2016-10-17 20:12:36 -06007config PRE_CONSOLE_BUFFER
8 default y
9
Simon Glass0bdfc3e2016-09-12 23:18:39 -060010config SPL_GPIO_SUPPORT
11 default y
12
Simon Glassf2a89462016-09-12 23:18:41 -060013config SPL_LIBCOMMON_SUPPORT
14 default y
15
Simon Glassf6de2572016-09-12 23:18:42 -060016config SPL_LIBDISK_SUPPORT
17 default y
18
Simon Glassb16c92c2016-09-12 23:18:43 -060019config SPL_LIBGENERIC_SUPPORT
20 default y
21
Simon Glassbd58f1d2016-09-12 23:18:44 -060022config SPL_MMC_SUPPORT
Alexandru Gagniucd5a75992017-04-04 10:02:58 -070023 depends on SPL && GENERIC_MMC
Simon Glassbd58f1d2016-09-12 23:18:44 -060024 default y
25
Simon Glass0d7c7e02016-09-12 23:18:54 -060026config SPL_POWER_SUPPORT
27 default y
28
Simon Glasse076d6f2016-09-12 23:18:56 -060029config SPL_SERIAL_SUPPORT
30 default y
31
Andre Przywarade454ec2017-02-16 01:20:23 +000032config SUNXI_HIGH_SRAM
33 bool
34 default n
35 ---help---
36 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
37 with the first SRAM region being located at address 0.
38 Some newer SoCs map the boot ROM at address 0 instead and move the
39 SRAM to 64KB, just behind the mask ROM.
40 Chips using the latter setup are supposed to select this option to
41 adjust the addresses accordingly.
42
Hans de Goedef07872b2015-04-06 20:33:34 +020043# Note only one of these may be selected at a time! But hidden choices are
44# not supported by Kconfig
45config SUNXI_GEN_SUN4I
46 bool
47 ---help---
48 Select this for sunxi SoCs which have resets and clocks set up
49 as the original A10 (mach-sun4i).
50
51config SUNXI_GEN_SUN6I
52 bool
53 ---help---
54 Select this for sunxi SoCs which have sun6i like periphery, like
55 separate ahb reset control registers, custom pmic bus, new style
56 watchdog, etc.
57
58
Andre Przywara5fb97432017-02-16 01:20:27 +000059config MACH_SUNXI_H3_H5
60 bool
61 select SUNXI_GEN_SUN6I
62 select SUPPORT_SPL
63
Ian Campbelld8e69e02014-10-24 21:20:44 +010064choice
65 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +020066 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +010067
Ian Campbell4a24a1c2014-10-24 21:20:45 +010068config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010069 bool "sun4i (Allwinner A10)"
70 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000071 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020072 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010073 select SUPPORT_SPL
74
Ian Campbell4a24a1c2014-10-24 21:20:45 +010075config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +010076 bool "sun5i (Allwinner A13)"
77 select CPU_V7
Andre Przywara4330eb92017-02-16 01:20:21 +000078 select ARM_CORTEX_CPU_IS_UP
Hans de Goedef07872b2015-04-06 20:33:34 +020079 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010080 select SUPPORT_SPL
81
Ian Campbell4a24a1c2014-10-24 21:20:45 +010082config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +010083 bool "sun6i (Allwinner A31)"
84 select CPU_V7
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080085 select CPU_V7_HAS_NONSEC
86 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090087 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020088 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +020089 select SUPPORT_SPL
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +080090 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +010091
Ian Campbell4a24a1c2014-10-24 21:20:45 +010092config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +010093 bool "sun7i (Allwinner A20)"
94 select CPU_V7
Hans de Goede85437352014-11-14 09:34:30 +010095 select CPU_V7_HAS_NONSEC
96 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +090097 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +020098 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +010099 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200100 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100101
Hans de Goedef055ed62015-04-06 20:55:39 +0200102config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100103 bool "sun8i (Allwinner A23)"
104 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800105 select CPU_V7_HAS_NONSEC
106 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900107 select ARCH_SUPPORT_PSCI
Hans de Goedef07872b2015-04-06 20:33:34 +0200108 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100109 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800110 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100111
Vishnu Patekar3702f142015-03-01 23:47:48 +0530112config MACH_SUN8I_A33
113 bool "sun8i (Allwinner A33)"
114 select CPU_V7
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800115 select CPU_V7_HAS_NONSEC
116 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900117 select ARCH_SUPPORT_PSCI
Vishnu Patekar3702f142015-03-01 23:47:48 +0530118 select SUNXI_GEN_SUN6I
119 select SUPPORT_SPL
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800120 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530121
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800122config MACH_SUN8I_A83T
123 bool "sun8i (Allwinner A83T)"
124 select CPU_V7
125 select SUNXI_GEN_SUN6I
126 select SUPPORT_SPL
127
Jens Kuskef9770722015-11-17 15:12:58 +0100128config MACH_SUN8I_H3
129 bool "sun8i (Allwinner H3)"
130 select CPU_V7
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800131 select CPU_V7_HAS_NONSEC
132 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900133 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000134 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800135 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100136
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100137config MACH_SUN9I
138 bool "sun9i (Allwinner A80)"
139 select CPU_V7
Andre Przywarade454ec2017-02-16 01:20:23 +0000140 select SUNXI_HIGH_SRAM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100141 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800142 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100143
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800144config MACH_SUN50I
145 bool "sun50i (Allwinner A64)"
146 select ARM64
147 select SUNXI_GEN_SUN6I
Andre Przywarade454ec2017-02-16 01:20:23 +0000148 select SUNXI_HIGH_SRAM
Andre Przywaraa563adc2017-01-02 11:48:45 +0000149 select SUPPORT_SPL
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800150
Andre Przywara5611a2d2017-02-16 01:20:28 +0000151config MACH_SUN50I_H5
152 bool "sun50i (Allwinner H5)"
153 select ARM64
154 select MACH_SUNXI_H3_H5
155 select SUNXI_HIGH_SRAM
156
Ian Campbelld8e69e02014-10-24 21:20:44 +0100157endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800158
Hans de Goedef055ed62015-04-06 20:55:39 +0200159# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
160config MACH_SUN8I
161 bool
Andre Przywara5fb97432017-02-16 01:20:27 +0000162 default y if MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUNXI_H3_H5 || MACH_SUN8I_A83T
Hans de Goedef055ed62015-04-06 20:55:39 +0200163
Andre Przywara06893b62017-01-02 11:48:35 +0000164config RESERVE_ALLWINNER_BOOT0_HEADER
165 bool "reserve space for Allwinner boot0 header"
166 select ENABLE_ARM_SOC_BOOT0_HOOK
167 ---help---
168 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
169 filled with magic values post build. The Allwinner provided boot0
170 blob relies on this information to load and execute U-Boot.
171 Only needed on 64-bit Allwinner boards so far when using boot0.
172
Andre Przywara46c3d992017-01-02 11:48:36 +0000173config ARM_BOOT_HOOK_RMR
174 bool
175 depends on ARM64
176 default y
177 select ENABLE_ARM_SOC_BOOT0_HOOK
178 ---help---
179 Insert some ARM32 code at the very beginning of the U-Boot binary
180 which uses an RMR register write to bring the core into AArch64 mode.
181 The very first instruction acts as a switch, since it's carefully
182 chosen to be a NOP in one mode and a branch in the other, so the
183 code would only be executed if not already in AArch64.
184 This allows both the SPL and the U-Boot proper to be entered in
185 either mode and switch to AArch64 if needed.
186
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800187config DRAM_TYPE
188 int "sunxi dram type"
189 depends on MACH_SUN8I_A83T
190 default 3
191 ---help---
192 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200193
Hans de Goede3aeaa282014-11-15 19:46:39 +0100194config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100195 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800196 default 792 if MACH_SUN9I
Hans de Goede59d9fc72015-01-17 14:24:55 +0100197 default 312 if MACH_SUN6I || MACH_SUN8I
198 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywaraafd68702017-01-02 11:48:37 +0000199 default 672 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100200 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800201 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
202 must be a multiple of 24. For the sun9i (A80), the tested values
203 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100204
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200205if MACH_SUN5I || MACH_SUN7I
206config DRAM_MBUS_CLK
207 int "sunxi mbus clock speed"
208 default 300
209 ---help---
210 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
211
212endif
213
Hans de Goede3aeaa282014-11-15 19:46:39 +0100214config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100215 int "sunxi dram zq value"
216 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
217 default 127 if MACH_SUN7I
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800218 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000219 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100220 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100221 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100222
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200223config DRAM_ODT_EN
224 bool "sunxi dram odt enable"
225 default n if !MACH_SUN8I_A23
226 default y if MACH_SUN8I_A23
Andre Przywaraa563adc2017-01-02 11:48:45 +0000227 default y if MACH_SUN50I
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200228 ---help---
229 Select this to enable dram odt (on die termination).
230
Hans de Goede59d9fc72015-01-17 14:24:55 +0100231if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
232config DRAM_EMR1
233 int "sunxi dram emr1 value"
234 default 0 if MACH_SUN4I
235 default 4 if MACH_SUN5I || MACH_SUN7I
236 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100237 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200238
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200239config DRAM_TPR3
240 hex "sunxi dram tpr3 value"
241 default 0
242 ---help---
243 Set the dram controller tpr3 parameter. This parameter configures
244 the delay on the command lane and also phase shifts, which are
245 applied for sampling incoming read data. The default value 0
246 means that no phase/delay adjustments are necessary. Properly
247 configuring this parameter increases reliability at high DRAM
248 clock speeds.
249
250config DRAM_DQS_GATING_DELAY
251 hex "sunxi dram dqs_gating_delay value"
252 default 0
253 ---help---
254 Set the dram controller dqs_gating_delay parmeter. Each byte
255 encodes the DQS gating delay for each byte lane. The delay
256 granularity is 1/4 cycle. For example, the value 0x05060606
257 means that the delay is 5 quarter-cycles for one lane (1.25
258 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
259 The default value 0 means autodetection. The results of hardware
260 autodetection are not very reliable and depend on the chip
261 temperature (sometimes producing different results on cold start
262 and warm reboot). But the accuracy of hardware autodetection
263 is usually good enough, unless running at really high DRAM
264 clocks speeds (up to 600MHz). If unsure, keep as 0.
265
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200266choice
267 prompt "sunxi dram timings"
268 default DRAM_TIMINGS_VENDOR_MAGIC
269 ---help---
270 Select the timings of the DDR3 chips.
271
272config DRAM_TIMINGS_VENDOR_MAGIC
273 bool "Magic vendor timings from Android"
274 ---help---
275 The same DRAM timings as in the Allwinner boot0 bootloader.
276
277config DRAM_TIMINGS_DDR3_1066F_1333H
278 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
279 ---help---
280 Use the timings of the standard JEDEC DDR3-1066F speed bin for
281 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
282 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
283 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
284 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
285 that down binning to DDR3-1066F is supported (because DDR3-1066F
286 uses a bit faster timings than DDR3-1333H).
287
288config DRAM_TIMINGS_DDR3_800E_1066G_1333J
289 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
290 ---help---
291 Use the timings of the slowest possible JEDEC speed bin for the
292 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
293 DDR3-800E, DDR3-1066G or DDR3-1333J.
294
295endchoice
296
Hans de Goede3aeaa282014-11-15 19:46:39 +0100297endif
298
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200299if MACH_SUN8I_A23
300config DRAM_ODT_CORRECTION
301 int "sunxi dram odt correction value"
302 default 0
303 ---help---
304 Set the dram odt correction value (range -255 - 255). In allwinner
305 fex files, this option is found in bits 8-15 of the u32 odt_en variable
306 in the [dram] section. When bit 31 of the odt_en variable is set
307 then the correction is negative. Usually the value for this is 0.
308endif
309
Iain Paton630df142015-03-28 10:26:38 +0000310config SYS_CLK_FREQ
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200311 default 816000000 if MACH_SUN50I
Iain Paton630df142015-03-28 10:26:38 +0000312 default 912000000 if MACH_SUN7I
Chen-Yu Tsai40884e62016-10-28 18:21:34 +0800313 default 1008000000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I || MACH_SUN9I
Iain Paton630df142015-03-28 10:26:38 +0000314
Maxime Ripard2c519412014-10-03 20:16:29 +0800315config SYS_CONFIG_NAME
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100316 default "sun4i" if MACH_SUN4I
317 default "sun5i" if MACH_SUN5I
318 default "sun6i" if MACH_SUN6I
319 default "sun7i" if MACH_SUN7I
320 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100321 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200322 default "sun50i" if MACH_SUN50I
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900323
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900324config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900325 default "sunxi"
326
327config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900328 default "sunxi"
329
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200330config UART0_PORT_F
331 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200332 default n
333 ---help---
334 Repurpose the SD card slot for getting access to the UART0 serial
335 console. Primarily useful only for low level u-boot debugging on
336 tablets, where normal UART0 is difficult to access and requires
337 device disassembly and/or soldering. As the SD card can't be used
338 at the same time, the system can be only booted in the FEL mode.
339 Only enable this if you really know what you are doing.
340
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200341config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900342 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200343 default n
344 ---help---
345 Set this to enable various workarounds for old kernels, this results in
346 sub-optimal settings for newer kernels, only enable if needed.
347
Hans de Goede7412ef82014-10-02 20:29:26 +0200348config MMC0_CD_PIN
349 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000350 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200351 default ""
352 ---help---
353 Set the card detect pin for mmc0, leave empty to not use cd. This
354 takes a string in the format understood by sunxi_name_to_gpio, e.g.
355 PH1 for pin 1 of port H.
356
357config MMC1_CD_PIN
358 string "Card detect pin for mmc1"
359 default ""
360 ---help---
361 See MMC0_CD_PIN help text.
362
363config MMC2_CD_PIN
364 string "Card detect pin for mmc2"
365 default ""
366 ---help---
367 See MMC0_CD_PIN help text.
368
369config MMC3_CD_PIN
370 string "Card detect pin for mmc3"
371 default ""
372 ---help---
373 See MMC0_CD_PIN help text.
374
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100375config MMC1_PINS
376 string "Pins for mmc1"
377 default ""
378 ---help---
379 Set the pins used for mmc1, when applicable. This takes a string in the
380 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
381
382config MMC2_PINS
383 string "Pins for mmc2"
384 default ""
385 ---help---
386 See MMC1_PINS help text.
387
388config MMC3_PINS
389 string "Pins for mmc3"
390 default ""
391 ---help---
392 See MMC1_PINS help text.
393
Hans de Goedeaf593e42014-10-02 20:43:50 +0200394config MMC_SUNXI_SLOT_EXTRA
395 int "mmc extra slot number"
396 default -1
397 ---help---
398 sunxi builds always enable mmc0, some boards also have a second sdcard
399 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
400 support for this.
401
Hans de Goede99c9fb02016-04-01 22:39:26 +0200402config INITIAL_USB_SCAN_DELAY
403 int "delay initial usb scan by x ms to allow builtin devices to init"
404 default 0
405 ---help---
406 Some boards have on board usb devices which need longer than the
407 USB spec's 1 second to connect from board powerup. Set this config
408 option to a non 0 value to add an extra delay before the first usb
409 bus scan.
410
Hans de Goedee7b852a2015-01-07 15:26:06 +0100411config USB0_VBUS_PIN
412 string "Vbus enable pin for usb0 (otg)"
413 default ""
414 ---help---
415 Set the Vbus enable pin for usb0 (otg). This takes a string in the
416 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
417
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100418config USB0_VBUS_DET
419 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100420 default ""
421 ---help---
422 Set the Vbus detect pin for usb0 (otg). This takes a string in the
423 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
424
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200425config USB0_ID_DET
426 string "ID detect pin for usb0 (otg)"
427 default ""
428 ---help---
429 Set the ID detect pin for usb0 (otg). This takes a string in the
430 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
431
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100432config USB1_VBUS_PIN
433 string "Vbus enable pin for usb1 (ehci0)"
434 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100435 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100436 ---help---
437 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
438 a string in the format understood by sunxi_name_to_gpio, e.g.
439 PH1 for pin 1 of port H.
440
441config USB2_VBUS_PIN
442 string "Vbus enable pin for usb2 (ehci1)"
443 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100444 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100445 ---help---
446 See USB1_VBUS_PIN help text.
447
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100448config USB3_VBUS_PIN
449 string "Vbus enable pin for usb3 (ehci2)"
450 default ""
451 ---help---
452 See USB1_VBUS_PIN help text.
453
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200454config I2C0_ENABLE
455 bool "Enable I2C/TWI controller 0"
456 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
457 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200458 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200459 ---help---
460 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
461 its clock and setting up the bus. This is especially useful on devices
462 with slaves connected to the bus or with pins exposed through e.g. an
463 expansion port/header.
464
465config I2C1_ENABLE
466 bool "Enable I2C/TWI controller 1"
467 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200468 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200469 ---help---
470 See I2C0_ENABLE help text.
471
472config I2C2_ENABLE
473 bool "Enable I2C/TWI controller 2"
474 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200475 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200476 ---help---
477 See I2C0_ENABLE help text.
478
479if MACH_SUN6I || MACH_SUN7I
480config I2C3_ENABLE
481 bool "Enable I2C/TWI controller 3"
482 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200483 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200484 ---help---
485 See I2C0_ENABLE help text.
486endif
487
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100488if SUNXI_GEN_SUN6I
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100489config R_I2C_ENABLE
490 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100491 # This is used for the pmic on H3
492 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200493 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100494 ---help---
495 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100496endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100497
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200498if MACH_SUN7I
499config I2C4_ENABLE
500 bool "Enable I2C/TWI controller 4"
501 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200502 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200503 ---help---
504 See I2C0_ENABLE help text.
505endif
506
Hans de Goede3ae1d132015-04-25 17:25:14 +0200507config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900508 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede3ae1d132015-04-25 17:25:14 +0200509 default n
510 ---help---
511 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
512
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200513config VIDEO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900514 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Andre Przywara5fb97432017-02-16 01:20:27 +0000515 depends on !MACH_SUN8I_A83T && !MACH_SUNXI_H3_H5 && !MACH_SUN9I && !MACH_SUN50I
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200516 default y
517 ---help---
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100518 Say Y here to add support for using a cfb console on the HDMI, LCD
519 or VGA output found on most sunxi devices. See doc/README.video for
520 info on how to select the video output and mode.
521
Hans de Goedee9544592014-12-23 23:04:35 +0100522config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900523 bool "HDMI output support"
Hans de Goedee9544592014-12-23 23:04:35 +0100524 depends on VIDEO && !MACH_SUN8I
525 default y
526 ---help---
527 Say Y here to add support for outputting video over HDMI.
528
Hans de Goede260f5202014-12-25 13:58:06 +0100529config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900530 bool "VGA output support"
Hans de Goede260f5202014-12-25 13:58:06 +0100531 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
532 default n
533 ---help---
534 Say Y here to add support for outputting video over VGA.
535
Hans de Goedeac1633c2014-12-24 12:17:07 +0100536config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900537 bool "VGA via LCD controller support"
Chen-Yu Tsai39ca4c12015-01-12 18:02:10 +0800538 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100539 default n
540 ---help---
541 Say Y here to add support for external DACs connected to the parallel
542 LCD interface driving a VGA connector, such as found on the
543 Olimex A13 boards.
544
Hans de Goede18366f72015-01-25 15:33:07 +0100545config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900546 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100547 depends on VIDEO_VGA_VIA_LCD
548 default n
549 ---help---
550 Say Y here if you've a board which uses opendrain drivers for the vga
551 hsync and vsync signals. Opendrain drivers cannot generate steep enough
552 positive edges for a stable video output, so on boards with opendrain
553 drivers the sync signals must always be active high.
554
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800555config VIDEO_VGA_EXTERNAL_DAC_EN
556 string "LCD panel power enable pin"
557 depends on VIDEO_VGA_VIA_LCD
558 default ""
559 ---help---
560 Set the enable pin for the external VGA DAC. This takes a string in the
561 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
562
Hans de Goedec06e00e2015-08-03 19:20:26 +0200563config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900564 bool "Composite video output support"
Hans de Goedec06e00e2015-08-03 19:20:26 +0200565 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
566 default n
567 ---help---
568 Say Y here to add support for outputting composite video.
569
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100570config VIDEO_LCD_MODE
571 string "LCD panel timing details"
572 depends on VIDEO
573 default ""
574 ---help---
575 LCD panel timing details string, leave empty if there is no LCD panel.
576 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
577 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200578 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100579
Hans de Goede481b6642015-01-13 13:21:46 +0100580config VIDEO_LCD_DCLK_PHASE
581 int "LCD panel display clock phase"
582 depends on VIDEO
583 default 1
584 ---help---
585 Select LCD panel display clock phase shift, range 0-3.
586
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100587config VIDEO_LCD_POWER
588 string "LCD panel power enable pin"
589 depends on VIDEO
590 default ""
591 ---help---
592 Set the power enable pin for the LCD panel. This takes a string in the
593 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
594
Hans de Goedece9e3322015-02-16 17:26:41 +0100595config VIDEO_LCD_RESET
596 string "LCD panel reset pin"
597 depends on VIDEO
598 default ""
599 ---help---
600 Set the reset pin for the LCD panel. This takes a string in the format
601 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
602
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100603config VIDEO_LCD_BL_EN
604 string "LCD panel backlight enable pin"
605 depends on VIDEO
606 default ""
607 ---help---
608 Set the backlight enable pin for the LCD panel. This takes a string in the
609 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
610 port H.
611
612config VIDEO_LCD_BL_PWM
613 string "LCD panel backlight pwm pin"
614 depends on VIDEO
615 default ""
616 ---help---
617 Set the backlight pwm pin for the LCD panel. This takes a string in the
618 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200619
Hans de Goede2d5d3022015-01-22 21:02:42 +0100620config VIDEO_LCD_BL_PWM_ACTIVE_LOW
621 bool "LCD panel backlight pwm is inverted"
622 depends on VIDEO
623 default y
624 ---help---
625 Set this if the backlight pwm output is active low.
626
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100627config VIDEO_LCD_PANEL_I2C
628 bool "LCD panel needs to be configured via i2c"
629 depends on VIDEO
Hans de Goede6de9f762015-03-07 12:00:02 +0100630 default n
Hans de Goede2c526402016-05-15 13:51:58 +0200631 select CMD_I2C
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100632 ---help---
633 Say y here if the LCD panel needs to be configured via i2c. This
634 will add a bitbang i2c controller using gpios to talk to the LCD.
635
636config VIDEO_LCD_PANEL_I2C_SDA
637 string "LCD panel i2c interface SDA pin"
638 depends on VIDEO_LCD_PANEL_I2C
639 default "PG12"
640 ---help---
641 Set the SDA pin for the LCD i2c interface. This takes a string in the
642 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
643
644config VIDEO_LCD_PANEL_I2C_SCL
645 string "LCD panel i2c interface SCL pin"
646 depends on VIDEO_LCD_PANEL_I2C
647 default "PG10"
648 ---help---
649 Set the SCL pin for the LCD i2c interface. This takes a string in the
650 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
651
Hans de Goede797a0f52015-01-01 22:04:34 +0100652
653# Note only one of these may be selected at a time! But hidden choices are
654# not supported by Kconfig
655config VIDEO_LCD_IF_PARALLEL
656 bool
657
658config VIDEO_LCD_IF_LVDS
659 bool
660
661
662choice
663 prompt "LCD panel support"
664 depends on VIDEO
665 ---help---
666 Select which type of LCD panel to support.
667
668config VIDEO_LCD_PANEL_PARALLEL
669 bool "Generic parallel interface LCD panel"
670 select VIDEO_LCD_IF_PARALLEL
671
672config VIDEO_LCD_PANEL_LVDS
673 bool "Generic lvds interface LCD panel"
674 select VIDEO_LCD_IF_LVDS
675
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200676config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
677 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
678 select VIDEO_LCD_SSD2828
679 select VIDEO_LCD_IF_PARALLEL
680 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200681 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
682
683config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
684 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
685 select VIDEO_LCD_ANX9804
686 select VIDEO_LCD_IF_PARALLEL
687 select VIDEO_LCD_PANEL_I2C
688 ---help---
689 Select this for eDP LCD panels with 4 lanes running at 1.62G,
690 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200691
Hans de Goede743fb9552015-01-20 09:23:36 +0100692config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
693 bool "Hitachi tx18d42vm LCD panel"
694 select VIDEO_LCD_HITACHI_TX18D42VM
695 select VIDEO_LCD_IF_LVDS
696 ---help---
697 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
698
Hans de Goede613dade2015-02-16 17:49:47 +0100699config VIDEO_LCD_TL059WV5C0
700 bool "tl059wv5c0 LCD panel"
701 select VIDEO_LCD_PANEL_I2C
702 select VIDEO_LCD_IF_PARALLEL
703 ---help---
704 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
705 Aigo M60/M608/M606 tablets.
706
Hans de Goede797a0f52015-01-01 22:04:34 +0100707endchoice
708
709
Hans de Goedebf880fe2015-01-25 12:10:48 +0100710config GMAC_TX_DELAY
711 int "GMAC Transmit Clock Delay Chain"
712 default 0
713 ---help---
714 Set the GMAC Transmit Clock Delay Chain value.
715
Hans de Goede66ab79d2015-09-13 13:02:48 +0200716config SPL_STACK_R_ADDR
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200717 default 0x4fe00000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || MACH_SUN50I
Hans de Goede66ab79d2015-09-13 13:02:48 +0200718 default 0x2fe00000 if MACH_SUN9I
719
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900720endif