blob: 003cb25b963122e2d0783d7a090f4f72f92ee8b4 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -050022#include <lib/cpus/cpu_ops.h>
23#include <lib/cpus/errata.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/el3_runtime/context_mgmt.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010025#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/el3_runtime/pubsub_events.h>
27#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060028#include <lib/extensions/brbe.h>
Arvind Ram Prakash05b47632024-05-22 15:24:00 -050029#include <lib/extensions/debug_v8p9.h>
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -050030#include <lib/extensions/fgt2.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000031#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000032#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050033#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000034#include <lib/extensions/spe.h>
35#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010036#include <lib/extensions/sys_reg_trace.h>
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +010037#include <lib/extensions/tcr2.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010038#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010039#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000040#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000041
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010042#if ENABLE_FEAT_TWED
43/* Make sure delay value fits within the range(0-15) */
44CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
45#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000046
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010047per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
48static bool has_secure_perworld_init;
49
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010050static void manage_extensions_common(cpu_context_t *ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +000051static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010052static void manage_extensions_secure(cpu_context_t *ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010053static void manage_extensions_secure_per_world(void);
Zelalem Aweke20126002022-04-08 16:48:05 -050054
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +010055#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
Zelalem Aweke20126002022-04-08 16:48:05 -050056static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
57{
58 u_register_t sctlr_elx, actlr_elx;
59
60 /*
61 * Initialise SCTLR_EL1 to the reset value corresponding to the target
62 * execution state setting all fields rather than relying on the hw.
63 * Some fields have architecturally UNKNOWN reset values and these are
64 * set to zero.
65 *
66 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
67 *
68 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
69 * required by PSCI specification)
70 */
71 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
72 if (GET_RW(ep->spsr) == MODE_RW_64) {
73 sctlr_elx |= SCTLR_EL1_RES1;
74 } else {
75 /*
76 * If the target execution state is AArch32 then the following
77 * fields need to be set.
78 *
79 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
80 * instructions are not trapped to EL1.
81 *
82 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
83 * instructions are not trapped to EL1.
84 *
85 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
86 * CP15DMB, CP15DSB, and CP15ISB instructions.
87 */
88 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
89 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
90 }
91
Zelalem Aweke20126002022-04-08 16:48:05 -050092 /*
93 * If workaround of errata 764081 for Cortex-A75 is used then set
94 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
95 */
Sona Mathewef1b5d82024-07-10 18:04:40 -050096 if (errata_a75_764081_applies()) {
97 sctlr_elx |= SCTLR_IESB_BIT;
98 }
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +010099
Zelalem Aweke20126002022-04-08 16:48:05 -0500100 /* Store the initialised SCTLR_EL1 value in the cpu_context */
Jayanth Dodderi Chidanandaeb82d62024-07-30 17:04:23 +0100101 write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500102
103 /*
104 * Base the context ACTLR_EL1 on the current value, as it is
105 * implementation defined. The context restore process will write
106 * the value from the context to the actual register and can cause
107 * problems for processor cores that don't expect certain bits to
108 * be zero.
109 */
110 actlr_elx = read_actlr_el1();
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100111 write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
Zelalem Aweke20126002022-04-08 16:48:05 -0500112}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100113#endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
Zelalem Aweke20126002022-04-08 16:48:05 -0500114
Zelalem Aweke42401112022-01-05 17:12:24 -0600115/******************************************************************************
116 * This function performs initializations that are specific to SECURE state
117 * and updates the cpu context specified by 'ctx'.
118 *****************************************************************************/
119static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000120{
Zelalem Aweke42401112022-01-05 17:12:24 -0600121 u_register_t scr_el3;
122 el3_state_t *state;
123
124 state = get_el3state_ctx(ctx);
125 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
126
127#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000128 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600129 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
130 * indicated by the interrupt routing model for BL31.
131 */
132 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
133#endif
134
Govindraj Raja73e1d802024-02-28 14:37:09 -0600135 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
136 if (is_feat_mte2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600137 scr_el3 |= SCR_ATA_BIT;
138 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600139
Zelalem Aweke42401112022-01-05 17:12:24 -0600140 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
141
Zelalem Aweke20126002022-04-08 16:48:05 -0500142 /*
143 * Initialize EL1 context registers unless SPMC is running
144 * at S-EL2.
145 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100146#if (!SPMD_SPM_AT_SEL2)
Zelalem Aweke20126002022-04-08 16:48:05 -0500147 setup_el1_context(ctx, ep);
148#endif
149
Zelalem Aweke42401112022-01-05 17:12:24 -0600150 manage_extensions_secure(ctx);
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100151
152 /**
153 * manage_extensions_secure_per_world api has to be executed once,
154 * as the registers getting initialised, maintain constant value across
155 * all the cpus for the secure world.
156 * Henceforth, this check ensures that the registers are initialised once
157 * and avoids re-initialization from multiple cores.
158 */
159 if (!has_secure_perworld_init) {
160 manage_extensions_secure_per_world();
161 }
Achin Gupta7aea9082014-02-01 07:51:28 +0000162}
163
Zelalem Aweke42401112022-01-05 17:12:24 -0600164#if ENABLE_RME
165/******************************************************************************
166 * This function performs initializations that are specific to REALM state
167 * and updates the cpu context specified by 'ctx'.
168 *****************************************************************************/
169static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
170{
171 u_register_t scr_el3;
172 el3_state_t *state;
173
174 state = get_el3state_ctx(ctx);
175 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
176
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000177 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
178
Sona Mathew3b84c962023-10-25 16:48:19 -0500179 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000180 if (is_feat_csv2_2_supported()) {
181 /* Enable access to the SCXTNUM_ELx registers. */
182 scr_el3 |= SCR_EnSCXT_BIT;
183 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600184
185 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
186}
187#endif /* ENABLE_RME */
188
189/******************************************************************************
190 * This function performs initializations that are specific to NON-SECURE state
191 * and updates the cpu context specified by 'ctx'.
192 *****************************************************************************/
193static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
194{
195 u_register_t scr_el3;
196 el3_state_t *state;
197
198 state = get_el3state_ctx(ctx);
199 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
200
201 /* SCR_NS: Set the NS bit */
202 scr_el3 |= SCR_NS_BIT;
203
Govindraj Raja73e1d802024-02-28 14:37:09 -0600204 /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
205 if (is_feat_mte2_supported()) {
206 scr_el3 |= SCR_ATA_BIT;
207 }
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100208
Zelalem Aweke42401112022-01-05 17:12:24 -0600209#if !CTX_INCLUDE_PAUTH_REGS
210 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100211 * Pointer Authentication feature, if present, is always enabled by default
212 * for Non secure lower exception levels. We do not have an explicit
213 * flag to set it.
214 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
215 * exception levels of secure and realm worlds.
Zelalem Aweke42401112022-01-05 17:12:24 -0600216 *
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100217 * To prevent the leakage between the worlds during world switch,
218 * we enable it only for the non-secure world.
219 *
220 * If the Secure/realm world wants to use pointer authentication,
221 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
222 * it will be enabled globally for all the contexts.
223 *
224 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
225 * other than EL3
226 *
227 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
228 * than EL3
Zelalem Aweke42401112022-01-05 17:12:24 -0600229 */
230 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
Zelalem Aweke42401112022-01-05 17:12:24 -0600231
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100232#endif /* CTX_INCLUDE_PAUTH_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600233
Manish Pandey0e3379d2022-10-10 11:43:08 +0100234#if HANDLE_EA_EL3_FIRST_NS
235 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
236 scr_el3 |= SCR_EA_BIT;
237#endif
238
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100239#if RAS_TRAP_NS_ERR_REC_ACCESS
240 /*
241 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
242 * and RAS ERX registers from EL1 and EL2(from any security state)
243 * are trapped to EL3.
244 * Set here to trap only for NS EL1/EL2
245 *
246 */
247 scr_el3 |= SCR_TERR_BIT;
248#endif
249
Sona Mathew3b84c962023-10-25 16:48:19 -0500250 /* CSV2 version 2 and above */
Andre Przywara902c9022022-11-17 17:30:43 +0000251 if (is_feat_csv2_2_supported()) {
252 /* Enable access to the SCXTNUM_ELx registers. */
253 scr_el3 |= SCR_EnSCXT_BIT;
254 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000255
Zelalem Aweke42401112022-01-05 17:12:24 -0600256#ifdef IMAGE_BL31
257 /*
258 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
259 * indicated by the interrupt routing model for BL31.
260 */
261 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
262#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100263
264 if (is_feat_the_supported()) {
265 /* Set the RCWMASKEn bit in SCR_EL3 to enable access to
266 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
267 */
268 scr_el3 |= SCR_RCWMASKEn_BIT;
269 }
270
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100271 if (is_feat_sctlr2_supported()) {
272 /* Set the SCTLR2En bit in SCR_EL3 to enable access to
273 * SCTLR2_ELx registers.
274 */
275 scr_el3 |= SCR_SCTLR2En_BIT;
276 }
277
Zelalem Aweke42401112022-01-05 17:12:24 -0600278 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600279
280 /* Initialize EL2 context registers */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100281#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600282
283 /*
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000284 * Initialize SCTLR_EL2 context register with reset value.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600285 */
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +0000286 write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600287
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600288 if (is_feat_hcx_supported()) {
289 /*
290 * Initialize register HCRX_EL2 with its init value.
291 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
292 * chance that this can lead to unexpected behavior in lower
293 * ELs that have not been updated since the introduction of
294 * this feature if not properly initialized, especially when
295 * it comes to those bits that enable/disable traps.
296 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000297 write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600298 HCRX_EL2_INIT_VAL);
299 }
Juan Pablo Condef7252982023-07-10 16:00:41 -0500300
301 if (is_feat_fgt_supported()) {
302 /*
303 * Initialize HFG*_EL2 registers with a default value so legacy
304 * systems unaware of FEAT_FGT do not get trapped due to their lack
305 * of initialization for this feature.
306 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000307 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500308 HFGITR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000309 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500310 HFGRTR_EL2_INIT_VAL);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000311 write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
Juan Pablo Condef7252982023-07-10 16:00:41 -0500312 HFGWTR_EL2_INIT_VAL);
313 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100314#else
315 /* Initialize EL1 context registers */
316 setup_el1_context(ctx, ep);
317#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000318
319 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600320}
321
Achin Gupta7aea9082014-02-01 07:51:28 +0000322/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600323 * The following function performs initialization of the cpu_context 'ctx'
324 * for first use that is common to all security states, and sets the
325 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100326 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000327 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100328 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100329 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600330static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100331{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000332 u_register_t scr_el3;
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100333 u_register_t mdcr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100334 el3_state_t *state;
335 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100336
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100337 state = get_el3state_ctx(ctx);
338
Andrew Thoelke4e126072014-06-04 21:10:52 +0100339 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000340 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100341
342 /*
Boyan Karatotevef25db32023-05-23 12:04:00 +0100343 * The lower-EL context is zeroed so that no stale values leak to a world.
344 * It is assumed that an all-zero lower-EL context is good enough for it
345 * to boot correctly. However, there are very few registers where this
346 * is not true and some values need to be recreated.
347 */
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100348#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotevef25db32023-05-23 12:04:00 +0100349 el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
350
351 /*
352 * These bits are set in the gicv3 driver. Losing them (especially the
353 * SRE bit) is problematic for all worlds. Henceforth recreate them.
354 */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000355 u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
Boyan Karatotevef25db32023-05-23 12:04:00 +0100356 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000357 write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
Jagdish Gediya0f78f9a2024-07-17 15:52:08 +0100358
359 /*
360 * The actlr_el2 register can be initialized in platform's reset handler
361 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
362 */
363 write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +0100364#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Boyan Karatotevef25db32023-05-23 12:04:00 +0100365
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +0100366 /* Start with a clean SCR_EL3 copy as all relevant values are set */
367 scr_el3 = SCR_RESET_VAL;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500368
David Cunadofee86532017-04-13 22:38:29 +0100369 /*
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100370 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
371 * EL2, EL1 and EL0 are not trapped to EL3.
372 *
373 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
374 * EL2, EL1 and EL0 are not trapped to EL3.
375 *
376 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
377 * both Security states and both Execution states.
378 *
379 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
380 * Non-secure memory.
381 */
382 scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
383
384 scr_el3 |= SCR_SIF_BIT;
385
386 /*
David Cunadofee86532017-04-13 22:38:29 +0100387 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
388 * Exception level as specified by SPSR.
389 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500390 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100391 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500392 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600393
David Cunadofee86532017-04-13 22:38:29 +0100394 /*
395 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500396 * Secure timer registers to EL3, from AArch64 state only, if specified
397 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
398 * bit always behaves as 1 (i.e. secure physical timer register access
399 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100400 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500401 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100402 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500403 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100404
johpow01f91e59f2021-08-04 19:38:18 -0500405 /*
406 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
407 * SCR_EL3.HXEn.
408 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000409 if (is_feat_hcx_supported()) {
410 scr_el3 |= SCR_HXEn_BIT;
411 }
johpow01f91e59f2021-08-04 19:38:18 -0500412
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400413 /*
414 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
415 * registers are trapped to EL3.
416 */
417#if ENABLE_FEAT_RNG_TRAP
418 scr_el3 |= SCR_TRNDR_BIT;
419#endif
420
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000421#if FAULT_INJECTION_SUPPORT
422 /* Enable fault injection from lower ELs */
423 scr_el3 |= SCR_FIEN_BIT;
424#endif
425
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100426#if CTX_INCLUDE_PAUTH_REGS
427 /*
428 * Enable Pointer Authentication globally for all the worlds.
429 *
430 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
431 * other than EL3
432 *
433 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
434 * than EL3
435 */
436 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
437#endif /* CTX_INCLUDE_PAUTH_REGS */
438
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000439 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000440 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
441 */
442 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
443 scr_el3 |= SCR_TCR2EN_BIT;
444 }
445
446 /*
Mark Brown293a6612023-03-14 20:48:43 +0000447 * SCR_EL3.PIEN: Enable permission indirection and overlay
448 * registers for AArch64 if present.
449 */
450 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
451 scr_el3 |= SCR_PIEN_BIT;
452 }
453
454 /*
Mark Brown326f2952023-03-14 21:33:04 +0000455 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
456 */
457 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
458 scr_el3 |= SCR_GCSEn_BIT;
459 }
460
461 /*
David Cunadofee86532017-04-13 22:38:29 +0100462 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
463 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
464 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500465 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
466 * same conditions as HVC instructions and when the processor supports
467 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500468 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
469 * CNTPOFF_EL2 register under the same conditions as HVC instructions
470 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100471 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000472 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
473 || ((GET_RW(ep->spsr) != MODE_RW_64)
474 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100475 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500476
Andre Przywarae8920f62022-11-10 14:28:01 +0000477 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500478 scr_el3 |= SCR_FGTEN_BIT;
479 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500480
Andre Przywarac3464182022-11-17 17:30:43 +0000481 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500482 scr_el3 |= SCR_ECVEN_BIT;
483 }
David Cunadofee86532017-04-13 22:38:29 +0100484 }
485
johpow013e24c162020-04-22 14:05:13 -0500486 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000487 if (is_feat_twed_supported()) {
488 /* Set delay in SCR_EL3 */
489 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
490 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
491 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500492
Andre Przywara0cf77402023-01-27 12:25:49 +0000493 /* Enable WFE delay */
494 scr_el3 |= SCR_TWEDEn_BIT;
495 }
Jayanth Dodderi Chidanandf870cf62023-09-22 15:30:13 +0100496
497#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
498 /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
499 if (is_feat_sel2_supported()) {
500 scr_el3 |= SCR_EEL2_BIT;
501 }
502#endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
johpow013e24c162020-04-22 14:05:13 -0500503
David Cunadofee86532017-04-13 22:38:29 +0100504 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100505 * Populate EL3 state so that we've the right context
506 * before doing ERET
507 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100508 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
509 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
510 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
511
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100512 /* Start with a clean MDCR_EL3 copy as all relevant values are set */
513 mdcr_el3 = MDCR_EL3_RESET_VAL;
514
515 /* ---------------------------------------------------------------------
516 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
517 * Some fields are architecturally UNKNOWN on reset.
518 *
519 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
520 * Debug exceptions, other than Breakpoint Instruction exceptions, are
521 * disabled from all ELs in Secure state.
522 *
523 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
524 * privileged debug from S-EL1.
525 *
526 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
527 * access to the powerdown debug registers do not trap to EL3.
528 *
529 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
530 * debug registers, other than those registers that are controlled by
531 * MDCR_EL3.TDOSA.
532 */
533 mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
534 & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
535 write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
536
537 /*
538 * Configure MDCR_EL3 register as applicable for each world
539 * (NS/Secure/Realm) context.
540 */
541 manage_extensions_common(ctx);
542
Andrew Thoelke4e126072014-06-04 21:10:52 +0100543 /*
544 * Store the X0-X7 value from the entrypoint into the context
545 * Use memcpy as we are in control of the layout of the structures
546 */
547 gp_regs = get_gpregs_ctx(ctx);
548 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
549}
550
551/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600552 * Context management library initialization routine. This library is used by
553 * runtime services to share pointers to 'cpu_context' structures for secure
554 * non-secure and realm states. Management of the structures and their associated
555 * memory is not done by the context management library e.g. the PSCI service
556 * manages the cpu context used for entry from and exit to the non-secure state.
557 * The Secure payload dispatcher service manages the context(s) corresponding to
558 * the secure state. It also uses this library to get access to the non-secure
559 * state cpu context pointers.
560 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
561 * which will be used for programming an entry into a lower EL. The same context
562 * will be used to save state upon exception entry from that EL.
563 ******************************************************************************/
564void __init cm_init(void)
565{
566 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100567 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600568 * that will be done when the BSS is zeroed out.
569 */
570}
571
572/*******************************************************************************
573 * This is the high-level function used to initialize the cpu_context 'ctx' for
574 * first use. It performs initializations that are common to all security states
575 * and initializations specific to the security state specified in 'ep'
576 ******************************************************************************/
577void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
578{
579 unsigned int security_state;
580
581 assert(ctx != NULL);
582
583 /*
584 * Perform initializations that are common
585 * to all security states
586 */
587 setup_context_common(ctx, ep);
588
589 security_state = GET_SECURITY_STATE(ep->h.attr);
590
591 /* Perform security state specific initializations */
592 switch (security_state) {
593 case SECURE:
594 setup_secure_context(ctx, ep);
595 break;
596#if ENABLE_RME
597 case REALM:
598 setup_realm_context(ctx, ep);
599 break;
600#endif
601 case NON_SECURE:
602 setup_ns_context(ctx, ep);
603 break;
604 default:
605 ERROR("Invalid security state\n");
606 panic();
607 break;
608 }
609}
610
611/*******************************************************************************
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000612 * Enable architecture extensions for EL3 execution. This function only updates
613 * registers in-place which are expected to either never change or be
614 * overwritten by el3_exit.
615 ******************************************************************************/
616#if IMAGE_BL31
617void cm_manage_extensions_el3(void)
618{
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100619 if (is_feat_amu_supported()) {
620 amu_init_el3();
621 }
622
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000623 if (is_feat_sme_supported()) {
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000624 sme_init_el3();
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000625 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100626
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000627 pmuv3_init_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000628}
629#endif /* IMAGE_BL31 */
630
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000631/******************************************************************************
632 * Function to initialise the registers with the RESET values in the context
633 * memory, which are maintained per world.
634 ******************************************************************************/
635#if IMAGE_BL31
636void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
637{
638 /*
639 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
640 *
641 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
642 * by Advanced SIMD, floating-point or SVE instructions (if
643 * implemented) do not trap to EL3.
644 *
645 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
646 * CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
647 */
648 uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600649
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000650 per_world_ctx->ctx_cptr_el3 = cptr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600651
652 /*
653 * Initialize MPAM3_EL3 to its default reset value
654 *
655 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
656 * all lower ELn MPAM3_EL3 register access to, trap to EL3
657 */
658
659 per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000660}
661#endif /* IMAGE_BL31 */
662
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000663/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100664 * Initialise per_world_context for Non-Secure world.
665 * This function enables the architecture extensions, which have same value
666 * across the cores for the non-secure world.
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000667 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000668#if IMAGE_BL31
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100669void manage_extensions_nonsecure_per_world(void)
670{
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000671 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
672
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100673 if (is_feat_sme_supported()) {
674 sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100675 }
676
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000677 if (is_feat_sve_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100678 sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
679 }
680
681 if (is_feat_amu_supported()) {
682 amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
683 }
684
685 if (is_feat_sys_reg_trace_supported()) {
686 sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000687 }
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600688
689 if (is_feat_mpam_supported()) {
690 mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
691 }
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100692}
693#endif /* IMAGE_BL31 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000694
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100695/*******************************************************************************
696 * Initialise per_world_context for Secure world.
697 * This function enables the architecture extensions, which have same value
698 * across the cores for the secure world.
699 ******************************************************************************/
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100700static void manage_extensions_secure_per_world(void)
701{
702#if IMAGE_BL31
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000703 cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
704
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000705 if (is_feat_sme_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100706
707 if (ENABLE_SME_FOR_SWD) {
708 /*
709 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
710 * SME, SVE, and FPU/SIMD context properly managed.
711 */
712 sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
713 } else {
714 /*
715 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
716 * world can safely use the associated registers.
717 */
718 sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
719 }
720 }
721 if (is_feat_sve_supported()) {
722 if (ENABLE_SVE_FOR_SWD) {
723 /*
724 * Enable SVE and FPU in secure context, SPM must ensure
725 * that the SVE and FPU register contexts are properly managed.
726 */
727 sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
728 } else {
729 /*
730 * Disable SVE and FPU in secure context so non-secure world
731 * can safely use them.
732 */
733 sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
734 }
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000735 }
736
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100737 /* NS can access this but Secure shouldn't */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000738 if (is_feat_sys_reg_trace_supported()) {
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100739 sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000740 }
741
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100742 has_secure_perworld_init = true;
743#endif /* IMAGE_BL31 */
744}
745
746/*******************************************************************************
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100747 * Enable architecture extensions on first entry to Non-secure world only
748 * and disable for secure world.
749 *
750 * NOTE: Arch features which have been provided with the capability of getting
751 * enabled only for non-secure world and being disabled for secure world are
752 * grouped here, as the MDCR_EL3 context value remains same across the worlds.
753 ******************************************************************************/
754static void manage_extensions_common(cpu_context_t *ctx)
755{
756#if IMAGE_BL31
757 if (is_feat_spe_supported()) {
758 /*
759 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
760 */
761 spe_enable(ctx);
762 }
763
764 if (is_feat_trbe_supported()) {
765 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100766 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100767 * Realm state.
768 */
769 trbe_enable(ctx);
770 }
771
772 if (is_feat_trf_supported()) {
773 /*
Manish Pandey9d806cc2024-07-16 21:47:59 +0100774 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100775 */
776 trf_enable(ctx);
777 }
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +0100778#endif /* IMAGE_BL31 */
779}
780
781/*******************************************************************************
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100782 * Enable architecture extensions on first entry to Non-secure world.
783 ******************************************************************************/
784static void manage_extensions_nonsecure(cpu_context_t *ctx)
785{
786#if IMAGE_BL31
787 if (is_feat_amu_supported()) {
788 amu_enable(ctx);
789 }
790
791 if (is_feat_sme_supported()) {
792 sme_enable(ctx);
793 }
794
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500795 if (is_feat_fgt2_supported()) {
796 fgt2_enable(ctx);
797 }
798
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500799 if (is_feat_debugv8p9_supported()) {
800 debugv8p9_extended_bp_wp_enable(ctx);
801 }
802
Boyan Karatotev066978e2024-10-18 11:02:54 +0100803 if (is_feat_brbe_supported()) {
804 brbe_enable(ctx);
805 }
806
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000807 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000808#endif /* IMAGE_BL31 */
809}
810
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000811/* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
812static __unused void enable_pauth_el2(void)
813{
814 u_register_t hcr_el2 = read_hcr_el2();
815 /*
816 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
817 * accessing key registers or using pointer authentication instructions
818 * from lower ELs.
819 */
820 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
821
822 write_hcr_el2(hcr_el2);
823}
824
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500825#if INIT_UNUSED_NS_EL2
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000826/*******************************************************************************
827 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
828 * world when EL2 is empty and unused.
829 ******************************************************************************/
830static void manage_extensions_nonsecure_el2_unused(void)
831{
832#if IMAGE_BL31
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000833 if (is_feat_spe_supported()) {
834 spe_init_el2_unused();
835 }
836
Boyan Karatotev1e966f32023-03-27 17:02:43 +0100837 if (is_feat_amu_supported()) {
838 amu_init_el2_unused();
839 }
840
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000841 if (is_feat_mpam_supported()) {
842 mpam_init_el2_unused();
843 }
844
845 if (is_feat_trbe_supported()) {
846 trbe_init_el2_unused();
847 }
848
849 if (is_feat_sys_reg_trace_supported()) {
850 sys_reg_trace_init_el2_unused();
851 }
852
853 if (is_feat_trf_supported()) {
854 trf_init_el2_unused();
855 }
856
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000857 pmuv3_init_el2_unused();
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000858
859 if (is_feat_sve_supported()) {
860 sve_init_el2_unused();
861 }
862
863 if (is_feat_sme_supported()) {
864 sme_init_el2_unused();
865 }
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000866
867#if ENABLE_PAUTH
868 enable_pauth_el2();
869#endif /* ENABLE_PAUTH */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000870#endif /* IMAGE_BL31 */
871}
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500872#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000873
874/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100875 * Enable architecture extensions on first entry to Secure world.
876 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500877static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100878{
879#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000880 if (is_feat_sme_supported()) {
881 if (ENABLE_SME_FOR_SWD) {
882 /*
883 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
884 * must ensure SME, SVE, and FPU/SIMD context properly managed.
885 */
Boyan Karatotev6468d4a2023-02-16 15:12:45 +0000886 sme_init_el3();
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000887 sme_enable(ctx);
888 } else {
889 /*
890 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
891 * world can safely use the associated registers.
892 */
893 sme_disable(ctx);
894 }
895 }
johpow019baade32021-07-08 14:14:00 -0500896#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100897}
898
Chris Kay564c2862024-02-06 15:43:40 +0000899#if !IMAGE_BL1
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100900/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100901 * The following function initializes the cpu_context for a CPU specified by
902 * its `cpu_idx` for first use, and sets the initial entrypoint state as
903 * specified by the entry_point_info structure.
904 ******************************************************************************/
905void cm_init_context_by_index(unsigned int cpu_idx,
906 const entry_point_info_t *ep)
907{
908 cpu_context_t *ctx;
909 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100910 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100911}
Chris Kay564c2862024-02-06 15:43:40 +0000912#endif /* !IMAGE_BL1 */
Soby Mathewb0082d22015-04-09 13:40:55 +0100913
914/*******************************************************************************
915 * The following function initializes the cpu_context for the current CPU
916 * for first use, and sets the initial entrypoint state as specified by the
917 * entry_point_info structure.
918 ******************************************************************************/
919void cm_init_my_context(const entry_point_info_t *ep)
920{
921 cpu_context_t *ctx;
922 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100923 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100924}
925
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000926/* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500927static void init_nonsecure_el2_unused(cpu_context_t *ctx)
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000928{
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -0500929#if INIT_UNUSED_NS_EL2
Boyan Karatotevfe1cd942023-03-08 17:04:00 +0000930 u_register_t hcr_el2 = HCR_RESET_VAL;
931 u_register_t mdcr_el2;
932 u_register_t scr_el3;
933
934 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
935
936 /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
937 if ((scr_el3 & SCR_RW_BIT) != 0U) {
938 hcr_el2 |= HCR_RW_BIT;
939 }
940
941 write_hcr_el2(hcr_el2);
942
943 /*
944 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
945 * All fields have architecturally UNKNOWN reset values.
946 */
947 write_cptr_el2(CPTR_EL2_RESET_VAL);
948
949 /*
950 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
951 * reset and are set to zero except for field(s) listed below.
952 *
953 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
954 * Non-secure EL0 and EL1 accesses to the physical timer registers.
955 *
956 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
957 * Non-secure EL0 and EL1 accesses to the physical counter registers.
958 */
959 write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
960
961 /*
962 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
963 * UNKNOWN value.
964 */
965 write_cntvoff_el2(0);
966
967 /*
968 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
969 * respectively.
970 */
971 write_vpidr_el2(read_midr_el1());
972 write_vmpidr_el2(read_mpidr_el1());
973
974 /*
975 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
976 *
977 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
978 * translation is disabled, cache maintenance operations depend on the
979 * VMID.
980 *
981 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
982 * disabled.
983 */
984 write_vttbr_el2(VTTBR_RESET_VAL &
985 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
986 (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
987
988 /*
989 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
990 * Some fields are architecturally UNKNOWN on reset.
991 *
992 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
993 * register accesses to the Debug ROM registers are not trapped to EL2.
994 *
995 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
996 * accesses to the powerdown debug registers are not trapped to EL2.
997 *
998 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
999 * debug registers do not trap to EL2.
1000 *
1001 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1002 * EL2.
1003 */
1004 mdcr_el2 = MDCR_EL2_RESET_VAL &
1005 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1006 MDCR_EL2_TDE_BIT);
1007
1008 write_mdcr_el2(mdcr_el2);
1009
1010 /*
1011 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1012 *
1013 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1014 * EL1 accesses to System registers do not trap to EL2.
1015 */
1016 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1017
1018 /*
1019 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1020 * reset.
1021 *
1022 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1023 * and prevent timer interrupts.
1024 */
1025 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1026
1027 manage_extensions_nonsecure_el2_unused();
Arvind Ram Prakash8bd27c92023-08-15 16:28:06 -05001028#endif /* INIT_UNUSED_NS_EL2 */
Boyan Karatotevfe1cd942023-03-08 17:04:00 +00001029}
1030
Soby Mathewb0082d22015-04-09 13:40:55 +01001031/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001032 * Prepare the CPU system registers for first entry into realm, secure, or
1033 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +01001034 *
1035 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1036 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1037 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1038 * For all entries, the EL1 registers are initialized from the cpu_context
1039 ******************************************************************************/
1040void cm_prepare_el3_exit(uint32_t security_state)
1041{
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001042 u_register_t sctlr_el2, scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +01001043 cpu_context_t *ctx = cm_get_context(security_state);
1044
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001045 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001046
1047 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001048 uint64_t el2_implemented = el_implemented(2);
1049
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001050 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001051 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001052
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001053 if (el2_implemented != EL_IMPL_NONE) {
1054
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001055 /*
1056 * If context is not being used for EL2, initialize
1057 * HCRX_EL2 with its init value here.
1058 */
1059 if (is_feat_hcx_supported()) {
1060 write_hcrx_el2(HCRX_EL2_INIT_VAL);
1061 }
Juan Pablo Condef7252982023-07-10 16:00:41 -05001062
1063 /*
1064 * Initialize Fine-grained trap registers introduced
1065 * by FEAT_FGT so all traps are initially disabled when
1066 * switching to EL2 or a lower EL, preventing undesired
1067 * behavior.
1068 */
1069 if (is_feat_fgt_supported()) {
1070 /*
1071 * Initialize HFG*_EL2 registers with a default
1072 * value so legacy systems unaware of FEAT_FGT
1073 * do not get trapped due to their lack of
1074 * initialization for this feature.
1075 */
1076 write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
1077 write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
1078 write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1079 }
Juan Pablo Conde72e0da12023-02-22 10:09:52 -06001080
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001081 /* Condition to ensure EL2 is being used. */
1082 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001083 /* Initialize SCTLR_EL2 register with reset value. */
1084 sctlr_el2 = SCTLR_EL2_RES1;
Sona Mathewef1b5d82024-07-10 18:04:40 -05001085
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001086 /*
1087 * If workaround of errata 764081 for Cortex-A75
1088 * is used then set SCTLR_EL2.IESB to enable
1089 * Implicit Error Synchronization Barrier.
1090 */
Sona Mathewef1b5d82024-07-10 18:04:40 -05001091 if (errata_a75_764081_applies()) {
1092 sctlr_el2 |= SCTLR_IESB_BIT;
1093 }
1094
Jayanth Dodderi Chidanandaaec9ad2024-03-06 18:46:52 +00001095 write_sctlr_el2(sctlr_el2);
Jayanth Dodderi Chidanand6cab6c02024-03-06 13:31:35 +00001096 } else {
1097 /*
1098 * (scr_el3 & SCR_HCE_BIT==0)
1099 * EL2 implemented but unused.
1100 */
1101 init_nonsecure_el2_unused(ctx);
1102 }
Andrew Thoelke4e126072014-06-04 21:10:52 +01001103 }
1104 }
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001105#if (!CTX_INCLUDE_EL2_REGS)
1106 /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001107 cm_el1_sysregs_context_restore(security_state);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001108#endif
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001109 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001110}
1111
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001112#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001113
1114static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1115{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001116 write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
Andre Przywara8258f142023-02-15 15:56:15 +00001117 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001118 write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001119 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001120 write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1121 write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1122 write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1123 write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001124}
1125
1126static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1127{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001128 write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
Andre Przywara8258f142023-02-15 15:56:15 +00001129 if (is_feat_amu_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001130 write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001131 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001132 write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1133 write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1134 write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1135 write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001136}
1137
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001138static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
1139{
1140 write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
1141 write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
1142 write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
1143 write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
1144 write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
1145}
1146
1147static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
1148{
1149 write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
1150 write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
1151 write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
1152 write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
1153 write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
1154}
1155
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001156static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001157{
1158 u_register_t mpam_idr = read_mpamidr_el1();
1159
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001160 write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001161
1162 /*
1163 * The context registers that we intend to save would be part of the
1164 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
1165 */
1166 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1167 return;
1168 }
1169
1170 /*
1171 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
1172 * MPAMIDR_HAS_HCR_BIT == 1.
1173 */
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001174 write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
1175 write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
1176 write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001177
1178 /*
1179 * The number of MPAMVPM registers is implementation defined, their
1180 * number is stored in the MPAMIDR_EL1 register.
1181 */
1182 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1183 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001184 write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001185 __fallthrough;
1186 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001187 write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001188 __fallthrough;
1189 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001190 write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001191 __fallthrough;
1192 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001193 write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001194 __fallthrough;
1195 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001196 write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001197 __fallthrough;
1198 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001199 write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001200 __fallthrough;
1201 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001202 write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
Andre Przywara84b86532022-11-17 16:42:09 +00001203 break;
1204 }
1205}
1206
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001207static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
Andre Przywara84b86532022-11-17 16:42:09 +00001208{
1209 u_register_t mpam_idr = read_mpamidr_el1();
1210
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001211 write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001212
1213 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
1214 return;
1215 }
1216
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001217 write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
1218 write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
1219 write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001220
1221 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
1222 case 7:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001223 write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001224 __fallthrough;
1225 case 6:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001226 write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001227 __fallthrough;
1228 case 5:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001229 write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001230 __fallthrough;
1231 case 4:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001232 write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001233 __fallthrough;
1234 case 3:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001235 write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001236 __fallthrough;
1237 case 2:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001238 write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001239 __fallthrough;
1240 case 1:
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001241 write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
Andre Przywara84b86532022-11-17 16:42:09 +00001242 break;
1243 }
1244}
1245
Manish Pandey238262f2024-02-05 21:40:21 +00001246/* ---------------------------------------------------------------------------
Boyan Karatoteva6989892023-05-15 15:09:16 +01001247 * The following registers are not added:
Boyan Karatoteva6989892023-05-15 15:09:16 +01001248 * ICH_AP0R<n>_EL2
1249 * ICH_AP1R<n>_EL2
1250 * ICH_LR<n>_EL2
Manish Pandey238262f2024-02-05 21:40:21 +00001251 *
1252 * NOTE: For a system with S-EL2 present but not enabled, accessing
1253 * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1254 * SCR_EL3.NS = 1 before accessing this register.
1255 * ---------------------------------------------------------------------------
1256 */
1257static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1258{
1259#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001260 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001261#else
1262 u_register_t scr_el3 = read_scr_el3();
1263 write_scr_el3(scr_el3 | SCR_NS_BIT);
1264 isb();
1265
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001266 write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001267
1268 write_scr_el3(scr_el3);
1269 isb();
Manish Pandey238262f2024-02-05 21:40:21 +00001270#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001271 write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1272 write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
Manish Pandey238262f2024-02-05 21:40:21 +00001273}
1274
1275static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1276{
1277#if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001278 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001279#else
1280 u_register_t scr_el3 = read_scr_el3();
1281 write_scr_el3(scr_el3 | SCR_NS_BIT);
1282 isb();
1283
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001284 write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001285
1286 write_scr_el3(scr_el3);
1287 isb();
1288#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001289 write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1290 write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
Manish Pandey238262f2024-02-05 21:40:21 +00001291}
1292
1293/* -----------------------------------------------------
1294 * The following registers are not added:
1295 * AMEVCNTVOFF0<n>_EL2
1296 * AMEVCNTVOFF1<n>_EL2
Boyan Karatoteva6989892023-05-15 15:09:16 +01001297 * -----------------------------------------------------
1298 */
1299static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1300{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001301 write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1302 write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1303 write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1304 write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1305 write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1306 write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1307 write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001308 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001309 write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001310 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001311 write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1312 write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1313 write_el2_ctx_common(ctx, far_el2, read_far_el2());
1314 write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1315 write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1316 write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1317 write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1318 write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1319 write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1320 write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1321 write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1322 write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1323 write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1324 write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1325 write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1326 write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1327 write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1328 write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1329 write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1330 write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
Boyan Karatoteva6989892023-05-15 15:09:16 +01001331}
1332
1333static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1334{
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001335 write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1336 write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1337 write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1338 write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1339 write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1340 write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1341 write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001342 if (CTX_INCLUDE_AARCH32_REGS) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001343 write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001344 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001345 write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1346 write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1347 write_far_el2(read_el2_ctx_common(ctx, far_el2));
1348 write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1349 write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1350 write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1351 write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1352 write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1353 write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1354 write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1355 write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1356 write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1357 write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1358 write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1359 write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1360 write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1361 write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1362 write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1363 write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1364 write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
Boyan Karatoteva6989892023-05-15 15:09:16 +01001365}
1366
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001367/*******************************************************************************
1368 * Save EL2 sysreg context
1369 ******************************************************************************/
1370void cm_el2_sysregs_context_save(uint32_t security_state)
1371{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001372 cpu_context_t *ctx;
1373 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001374
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001375 ctx = cm_get_context(security_state);
1376 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001377
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001378 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001379
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001380 el2_sysregs_context_save_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001381 el2_sysregs_context_save_gic(el2_sysregs_ctx);
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001382
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001383 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001384 write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001385 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001386
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001387 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001388 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001389 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001390
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001391 if (is_feat_fgt_supported()) {
1392 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1393 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001394
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001395 if (is_feat_fgt2_supported()) {
1396 el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
1397 }
1398
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001399 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001400 write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001401 }
Andre Przywarac3464182022-11-17 17:30:43 +00001402
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001403 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001404 write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1405 read_contextidr_el2());
1406 write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001407 }
Andre Przywara870627e2023-01-27 12:25:49 +00001408
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001409 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001410 write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1411 write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001412 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001413
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001414 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001415 write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001416 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001417
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001418 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001419 write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001420 }
Andre Przywara902c9022022-11-17 17:30:43 +00001421
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001422 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001423 write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1424 read_scxtnum_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001425 }
Andre Przywara902c9022022-11-17 17:30:43 +00001426
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001427 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001428 write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001429 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001430
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001431 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001432 write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001433 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001434
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001435 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001436 write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1437 write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001438 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001439
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001440 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001441 write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001442 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001443
1444 if (is_feat_s2pie_supported()) {
1445 write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1446 }
1447
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001448 if (is_feat_gcs_supported()) {
Madhukar Pappireddyd1976d52024-04-01 15:51:44 -05001449 write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
1450 write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001451 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001452
1453 if (is_feat_sctlr2_supported()) {
1454 write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
1455 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001456}
1457
1458/*******************************************************************************
1459 * Restore EL2 sysreg context
1460 ******************************************************************************/
1461void cm_el2_sysregs_context_restore(uint32_t security_state)
1462{
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001463 cpu_context_t *ctx;
1464 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001465
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001466 ctx = cm_get_context(security_state);
1467 assert(ctx != NULL);
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001468
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001469 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001470
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001471 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Manish Pandey238262f2024-02-05 21:40:21 +00001472 el2_sysregs_context_restore_gic(el2_sysregs_ctx);
Govindraj Raja77922ca2024-01-25 08:09:39 -06001473
Govindraj Rajac1be66f2024-03-07 14:42:20 -06001474 if (is_feat_mte2_supported()) {
Jayanth Dodderi Chidanandc117dd82024-04-11 14:13:52 +01001475 write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
Govindraj Raja77922ca2024-01-25 08:09:39 -06001476 }
Arvind Ram Prakash4851b492023-10-06 14:35:21 -05001477
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001478 if (is_feat_mpam_supported()) {
Jayanth Dodderi Chidanandc1b41482024-05-28 17:44:10 +01001479 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001480 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001481
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001482 if (is_feat_fgt_supported()) {
1483 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1484 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001485
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -05001486 if (is_feat_fgt2_supported()) {
1487 el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
1488 }
1489
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001490 if (is_feat_ecv_v2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001491 write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001492 }
Andre Przywarac3464182022-11-17 17:30:43 +00001493
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001494 if (is_feat_vhe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001495 write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1496 contextidr_el2));
1497 write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001498 }
Andre Przywara870627e2023-01-27 12:25:49 +00001499
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001500 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001501 write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1502 write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001503 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001504
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001505 if (is_feat_nv2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001506 write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001507 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001508
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001509 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001510 write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001511 }
Andre Przywara902c9022022-11-17 17:30:43 +00001512
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001513 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001514 write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1515 scxtnum_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001516 }
Andre Przywara902c9022022-11-17 17:30:43 +00001517
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001518 if (is_feat_hcx_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001519 write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001520 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001521
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001522 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001523 write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001524 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001525
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001526 if (is_feat_sxpie_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001527 write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1528 write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001529 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001530
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001531 if (is_feat_sxpoe_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001532 write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001533 }
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001534
1535 if (is_feat_s2pie_supported()) {
1536 write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1537 }
1538
Boyan Karatotev2e9e6f02023-05-22 15:53:58 +01001539 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +00001540 write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1541 write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001542 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001543
1544 if (is_feat_sctlr2_supported()) {
1545 write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
1546 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001547}
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001548#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001549
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001550#if IMAGE_BL31
1551/*********************************************************************************
1552* This function allows Architecture features asymmetry among cores.
1553* TF-A assumes that all the cores in the platform has architecture feature parity
1554* and hence the context is setup on different core (e.g. primary sets up the
1555* context for secondary cores).This assumption may not be true for systems where
1556* cores are not conforming to same Arch version or there is CPU Erratum which
1557* requires certain feature to be be disabled only on a given core.
1558*
1559* This function is called on secondary cores to override any disparity in context
1560* setup by primary, this would be called during warmboot path.
1561*********************************************************************************/
1562void cm_handle_asymmetric_features(void)
1563{
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001564 cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
Manish Pandey929e6962024-07-18 16:27:13 +01001565
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001566 assert(ctx != NULL);
Manish Pandey929e6962024-07-18 16:27:13 +01001567
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001568#if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
Manish Pandey929e6962024-07-18 16:27:13 +01001569 if (is_feat_spe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001570 spe_enable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001571 } else {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001572 spe_disable(ctx);
Manish Pandey929e6962024-07-18 16:27:13 +01001573 }
1574#endif
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001575
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001576#if ERRATA_A520_2938996 || ERRATA_X4_2726228
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001577 if (check_if_affected_core() == ERRATA_APPLIES) {
1578 if (is_feat_trbe_supported()) {
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001579 trbe_disable(ctx);
Arvind Ram Prakashdf0b4262024-08-05 16:11:42 -05001580 }
1581 }
1582#endif
Jayanth Dodderi Chidanand34060b42024-09-02 20:55:13 +01001583
1584#if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1585 el3_state_t *el3_state = get_el3state_ctx(ctx);
1586 u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1587
1588 if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1589 tcr2_enable(ctx);
1590 } else {
1591 tcr2_disable(ctx);
1592 }
1593#endif
1594
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001595}
1596#endif
1597
Andrew Thoelke4e126072014-06-04 21:10:52 +01001598/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001599 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1600 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1601 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1602 * cm_prepare_el3_exit function.
1603 ******************************************************************************/
1604void cm_prepare_el3_exit_ns(void)
1605{
Manish Pandey8dc2c8e2024-07-12 12:40:04 +01001606#if IMAGE_BL31
1607 /*
1608 * Check and handle Architecture feature asymmetry among cores.
1609 *
1610 * In warmboot path secondary cores context is initialized on core which
1611 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
1612 * it in this function call.
1613 * For Symmetric cores this is an empty function.
1614 */
1615 cm_handle_asymmetric_features();
1616#endif
1617
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001618#if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001619#if ENABLE_ASSERTIONS
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001620 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1621 assert(ctx != NULL);
1622
Zelalem Aweke20126002022-04-08 16:48:05 -05001623 /* Assert that EL2 is used. */
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001624 u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
Zelalem Aweke20126002022-04-08 16:48:05 -05001625 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1626 (el_implemented(2U) != EL_IMPL_NONE));
Boyan Karatotev1e966f32023-03-27 17:02:43 +01001627#endif /* ENABLE_ASSERTIONS */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001628
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001629 /* Restore EL2 sysreg contexts */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001630 cm_el2_sysregs_context_restore(NON_SECURE);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001631 cm_set_next_eret_context(NON_SECURE);
1632#else
1633 cm_prepare_el3_exit(NON_SECURE);
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001634#endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001635}
1636
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001637#if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1638/*******************************************************************************
1639 * The next set of six functions are used by runtime services to save and restore
1640 * EL1 context on the 'cpu_context' structure for the specified security state.
1641 ******************************************************************************/
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001642static void el1_sysregs_context_save(el1_sysregs_t *ctx)
1643{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001644 write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
1645 write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001646
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001647#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001648 write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
1649 write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001650#endif /* (!ERRATA_SPECULATIVE_AT) */
1651
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001652 write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
1653 write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
1654 write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
1655 write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
1656 write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
1657 write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
1658 write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
1659 write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
1660 write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
1661 write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
1662 write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
1663 write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
1664 write_el1_ctx_common(ctx, par_el1, read_par_el1());
1665 write_el1_ctx_common(ctx, far_el1, read_far_el1());
1666 write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
1667 write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
1668 write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
1669 write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
1670 write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
1671 write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001672
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001673 if (CTX_INCLUDE_AARCH32_REGS) {
1674 /* Save Aarch32 registers */
1675 write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
1676 write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
1677 write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
1678 write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
1679 write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
1680 write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
1681 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001682
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001683 if (NS_TIMER_SWITCH) {
1684 /* Save NS Timer registers */
1685 write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
1686 write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
1687 write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
1688 write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
1689 write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
1690 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001691
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001692 if (is_feat_mte2_supported()) {
1693 write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
1694 write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
1695 write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
1696 write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
1697 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001698
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001699 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001700 write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001701 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001702
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001703 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001704 write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
1705 write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001706 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001707
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001708 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001709 write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001710 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001711
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001712 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001713 write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001714 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001715
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001716 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001717 write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001718 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001719
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001720 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001721 write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001722 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001723
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001724 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001725 write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
1726 write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001727 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001728
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001729 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001730 write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
1731 write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
1732 write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
1733 write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001734 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001735
1736 if (is_feat_the_supported()) {
1737 write_el1_ctx_the(ctx, rcwmask_el1, read_rcwmask_el1());
1738 write_el1_ctx_the(ctx, rcwsmask_el1, read_rcwsmask_el1());
1739 }
1740
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001741 if (is_feat_sctlr2_supported()) {
1742 write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
1743 }
1744
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001745}
1746
1747static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
1748{
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001749 write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
1750 write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001751
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +01001752#if (!ERRATA_SPECULATIVE_AT)
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001753 write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
1754 write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001755#endif /* (!ERRATA_SPECULATIVE_AT) */
1756
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001757 write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
1758 write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
1759 write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
1760 write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
1761 write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
1762 write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
1763 write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
1764 write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
1765 write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
1766 write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
1767 write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
1768 write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
1769 write_par_el1(read_el1_ctx_common(ctx, par_el1));
1770 write_far_el1(read_el1_ctx_common(ctx, far_el1));
1771 write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
1772 write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
1773 write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
1774 write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
1775 write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
1776 write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001777
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001778 if (CTX_INCLUDE_AARCH32_REGS) {
1779 /* Restore Aarch32 registers */
1780 write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
1781 write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
1782 write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
1783 write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
1784 write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
1785 write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
1786 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001787
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001788 if (NS_TIMER_SWITCH) {
1789 /* Restore NS Timer registers */
1790 write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
1791 write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
1792 write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
1793 write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
1794 write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
1795 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001796
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001797 if (is_feat_mte2_supported()) {
1798 write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
1799 write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
1800 write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
1801 write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
1802 }
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001803
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001804 if (is_feat_ras_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001805 write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001806 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001807
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001808 if (is_feat_s1pie_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001809 write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
1810 write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001811 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001812
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001813 if (is_feat_s1poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001814 write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001815 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001816
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001817 if (is_feat_s2poe_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001818 write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001819 }
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001820
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001821 if (is_feat_tcr2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001822 write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -05001823 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001824
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001825 if (is_feat_trf_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001826 write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001827 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001828
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001829 if (is_feat_csv2_2_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001830 write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
1831 write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001832 }
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001833
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001834 if (is_feat_gcs_supported()) {
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +01001835 write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
1836 write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
1837 write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
1838 write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -05001839 }
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +01001840
1841 if (is_feat_the_supported()) {
1842 write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
1843 write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
1844 }
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +01001845
1846 if (is_feat_sctlr2_supported()) {
1847 write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
1848 }
1849
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00001850}
1851
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001852/*******************************************************************************
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001853 * The next couple of functions are used by runtime services to save and restore
1854 * EL1 context on the 'cpu_context' structure for the specified security state.
Achin Gupta7aea9082014-02-01 07:51:28 +00001855 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001856void cm_el1_sysregs_context_save(uint32_t security_state)
1857{
Dan Handleye2712bc2014-04-10 15:37:22 +01001858 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001859
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001860 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001861 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001862
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001863 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001864
1865#if IMAGE_BL31
1866 if (security_state == SECURE)
1867 PUBLISH_EVENT(cm_exited_secure_world);
1868 else
1869 PUBLISH_EVENT(cm_exited_normal_world);
1870#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001871}
1872
1873void cm_el1_sysregs_context_restore(uint32_t security_state)
1874{
Dan Handleye2712bc2014-04-10 15:37:22 +01001875 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001876
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001877 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001878 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001879
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001880 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001881
1882#if IMAGE_BL31
1883 if (security_state == SECURE)
1884 PUBLISH_EVENT(cm_entering_secure_world);
1885 else
1886 PUBLISH_EVENT(cm_entering_normal_world);
1887#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001888}
1889
Jayanth Dodderi Chidanand9abe23b2024-05-07 18:50:57 +01001890#endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1891
Achin Gupta7aea9082014-02-01 07:51:28 +00001892/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001893 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1894 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001895 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001896void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001897{
Dan Handleye2712bc2014-04-10 15:37:22 +01001898 cpu_context_t *ctx;
1899 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001900
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001901 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001902 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001903
Andrew Thoelke4e126072014-06-04 21:10:52 +01001904 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001905 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001906 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001907}
1908
1909/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001910 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1911 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001912 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001913void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001914 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001915{
Dan Handleye2712bc2014-04-10 15:37:22 +01001916 cpu_context_t *ctx;
1917 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001918
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001919 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001920 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001921
1922 /* Populate EL3 state so that ERET jumps to the correct entry */
1923 state = get_el3state_ctx(ctx);
1924 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001925 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001926}
1927
1928/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001929 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1930 * pertaining to the given security state using the value and bit position
1931 * specified in the parameters. It preserves all other bits.
1932 ******************************************************************************/
1933void cm_write_scr_el3_bit(uint32_t security_state,
1934 uint32_t bit_pos,
1935 uint32_t value)
1936{
1937 cpu_context_t *ctx;
1938 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001939 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001940
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001941 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001942 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001943
1944 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001945 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001946
1947 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001948 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001949
1950 /*
1951 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1952 * and set it to its new value.
1953 */
1954 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001955 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001956 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001957 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001958 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1959}
1960
1961/*******************************************************************************
1962 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1963 * given security state.
1964 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001965u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001966{
1967 cpu_context_t *ctx;
1968 el3_state_t *state;
1969
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001970 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001971 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001972
1973 /* Populate EL3 state so that ERET jumps to the correct entry */
1974 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001975 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001976}
1977
1978/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001979 * This function is used to program the context that's used for exception
1980 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1981 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001982 ******************************************************************************/
1983void cm_set_next_eret_context(uint32_t security_state)
1984{
Dan Handleye2712bc2014-04-10 15:37:22 +01001985 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001986
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001987 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001988 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001989
Andrew Thoelke4e126072014-06-04 21:10:52 +01001990 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001991}