blob: 449f120a5795dc60af5f73e4d6fbfaddfaf57660 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Zelalem Aweke42401112022-01-05 17:12:24 -06002 * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <stdbool.h>
9#include <string.h>
10
11#include <platform_def.h>
12
Achin Gupta27b895e2014-05-04 18:38:28 +010013#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000014#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010015#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <bl31/interrupt_mgmt.h>
17#include <common/bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010018#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060019#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <lib/el3_runtime/context_mgmt.h>
21#include <lib/el3_runtime/pubsub_events.h>
22#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060023#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <lib/extensions/mpam.h>
johpow019baade32021-07-08 14:14:00 -050025#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/extensions/spe.h>
27#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010028#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010029#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010030#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000031#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000032
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010033#if ENABLE_FEAT_TWED
34/* Make sure delay value fits within the range(0-15) */
35CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
36#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000037
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010038static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -060039/******************************************************************************
40 * This function performs initializations that are specific to SECURE state
41 * and updates the cpu context specified by 'ctx'.
42 *****************************************************************************/
43static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +000044{
Zelalem Aweke42401112022-01-05 17:12:24 -060045 u_register_t scr_el3;
46 el3_state_t *state;
47
48 state = get_el3state_ctx(ctx);
49 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
50
51#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +000052 /*
Zelalem Aweke42401112022-01-05 17:12:24 -060053 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
54 * indicated by the interrupt routing model for BL31.
55 */
56 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
57#endif
58
59#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
60 /* Get Memory Tagging Extension support level */
61 unsigned int mte = get_armv8_5_mte_support();
62#endif
63 /*
64 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
65 * is set, or when MTE is only implemented at EL0.
Achin Gupta7aea9082014-02-01 07:51:28 +000066 */
Zelalem Aweke42401112022-01-05 17:12:24 -060067#if CTX_INCLUDE_MTE_REGS
68 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
69 scr_el3 |= SCR_ATA_BIT;
70#else
71 if (mte == MTE_IMPLEMENTED_EL0) {
72 scr_el3 |= SCR_ATA_BIT;
73 }
74#endif /* CTX_INCLUDE_MTE_REGS */
75
76 /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
77 if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) {
78 if (GET_RW(ep->spsr) != MODE_RW_64) {
79 ERROR("S-EL2 can not be used in AArch32\n.");
80 panic();
81 }
82
83 scr_el3 |= SCR_EEL2_BIT;
84 }
85
86 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
87
88 manage_extensions_secure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +000089}
90
Zelalem Aweke42401112022-01-05 17:12:24 -060091#if ENABLE_RME
92/******************************************************************************
93 * This function performs initializations that are specific to REALM state
94 * and updates the cpu context specified by 'ctx'.
95 *****************************************************************************/
96static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
97{
98 u_register_t scr_el3;
99 el3_state_t *state;
100
101 state = get_el3state_ctx(ctx);
102 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
103
104 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
105
106 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
107}
108#endif /* ENABLE_RME */
109
110/******************************************************************************
111 * This function performs initializations that are specific to NON-SECURE state
112 * and updates the cpu context specified by 'ctx'.
113 *****************************************************************************/
114static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
115{
116 u_register_t scr_el3;
117 el3_state_t *state;
118
119 state = get_el3state_ctx(ctx);
120 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
121
122 /* SCR_NS: Set the NS bit */
123 scr_el3 |= SCR_NS_BIT;
124
125#if !CTX_INCLUDE_PAUTH_REGS
126 /*
127 * If the pointer authentication registers aren't saved during world
128 * switches the value of the registers can be leaked from the Secure to
129 * the Non-secure world. To prevent this, rather than enabling pointer
130 * authentication everywhere, we only enable it in the Non-secure world.
131 *
132 * If the Secure world wants to use pointer authentication,
133 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
134 */
135 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
136#endif /* !CTX_INCLUDE_PAUTH_REGS */
137
138 /* Allow access to Allocation Tags when MTE is implemented. */
139 scr_el3 |= SCR_ATA_BIT;
140
141#ifdef IMAGE_BL31
142 /*
143 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
144 * indicated by the interrupt routing model for BL31.
145 */
146 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
147#endif
148 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600149
150 /* Initialize EL2 context registers */
151#if CTX_INCLUDE_EL2_REGS
152
153 /*
154 * Initialize SCTLR_EL2 context register using Endianness value
155 * taken from the entrypoint attribute.
156 */
157 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
158 sctlr_el2 |= SCTLR_EL2_RES1;
159 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
160 sctlr_el2);
161
162 /*
163 * The GICv3 driver initializes the ICC_SRE_EL2 register during
164 * platform setup. Use the same setting for the corresponding
165 * context register to make sure the correct bits are set when
166 * restoring NS context.
167 */
168 u_register_t icc_sre_el2 = read_icc_sre_el2();
169 icc_sre_el2 |= (ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT);
170 icc_sre_el2 |= (ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT);
171 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
172 icc_sre_el2);
173#endif /* CTX_INCLUDE_EL2_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600174}
175
Achin Gupta7aea9082014-02-01 07:51:28 +0000176/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600177 * The following function performs initialization of the cpu_context 'ctx'
178 * for first use that is common to all security states, and sets the
179 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100180 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000181 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100182 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100183 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600184static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100185{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000186 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100187 el3_state_t *state;
188 gp_regs_t *gp_regs;
Deepika Bhavnanib0f26022019-09-03 21:08:51 +0300189 u_register_t sctlr_elx, actlr_elx;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100190
Andrew Thoelke4e126072014-06-04 21:10:52 +0100191 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000192 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100193
194 /*
David Cunadofee86532017-04-13 22:38:29 +0100195 * SCR_EL3 was initialised during reset sequence in macro
196 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
197 * affect the next EL.
198 *
199 * The following fields are initially set to zero and then updated to
200 * the required value depending on the state of the SPSR_EL3 and the
201 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100202 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000203 scr_el3 = read_scr();
Andrew Thoelke4e126072014-06-04 21:10:52 +0100204 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
Zelalem Aweke42401112022-01-05 17:12:24 -0600205 SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500206
David Cunadofee86532017-04-13 22:38:29 +0100207 /*
208 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
209 * Exception level as specified by SPSR.
210 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500211 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100212 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500213 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600214
David Cunadofee86532017-04-13 22:38:29 +0100215 /*
216 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
217 * Secure timer registers to EL3, from AArch64 state only, if specified
218 * by the entrypoint attributes.
219 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500220 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100221 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500222 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100223
johpow01f91e59f2021-08-04 19:38:18 -0500224 /*
225 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
226 * SCR_EL3.HXEn.
227 */
228#if ENABLE_FEAT_HCX
229 scr_el3 |= SCR_HXEn_BIT;
230#endif
231
Varun Wadekar92234852020-06-12 10:11:28 -0700232#if RAS_TRAP_LOWER_EL_ERR_ACCESS
233 /*
234 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
235 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
236 */
237 scr_el3 |= SCR_TERR_BIT;
238#endif
239
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700240#if !HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100241 /*
242 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
Zelalem Aweke42401112022-01-05 17:12:24 -0600243 * to EL3 when executing at a lower EL. When executing at EL3, External
244 * Aborts are taken to EL3.
David Cunadofee86532017-04-13 22:38:29 +0100245 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100246 scr_el3 &= ~SCR_EA_BIT;
247#endif
248
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000249#if FAULT_INJECTION_SUPPORT
250 /* Enable fault injection from lower ELs */
251 scr_el3 |= SCR_FIEN_BIT;
252#endif
253
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000254 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600255 * CPTR_EL3 was initialized out of reset, copy that value to the
256 * context register.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000257 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100258 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsovc4502772021-03-22 11:59:37 +0000259
Andrew Thoelke4e126072014-06-04 21:10:52 +0100260 /*
David Cunadofee86532017-04-13 22:38:29 +0100261 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
262 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
263 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500264 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
265 * same conditions as HVC instructions and when the processor supports
266 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500267 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
268 * CNTPOFF_EL2 register under the same conditions as HVC instructions
269 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100270 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000271 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
272 || ((GET_RW(ep->spsr) != MODE_RW_64)
273 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100274 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500275
276 if (is_armv8_6_fgt_present()) {
277 scr_el3 |= SCR_FGTEN_BIT;
278 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500279
280 if (get_armv8_6_ecv_support()
281 == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
282 scr_el3 |= SCR_ECVEN_BIT;
283 }
David Cunadofee86532017-04-13 22:38:29 +0100284 }
285
286 /*
johpow01fa59c6f2020-10-02 13:41:11 -0500287 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3
288 * and EL2, when clear, this bit traps accesses from EL2 so we set it
289 * to 1 when EL2 is present.
290 */
291 if (is_armv8_6_feat_amuv1p1_present() &&
292 (el_implemented(2) != EL_IMPL_NONE)) {
293 scr_el3 |= SCR_AMVOFFEN_BIT;
294 }
295
296 /*
David Cunadofee86532017-04-13 22:38:29 +0100297 * Initialise SCTLR_EL1 to the reset value corresponding to the target
298 * execution state setting all fields rather than relying of the hw.
299 * Some fields have architecturally UNKNOWN reset values and these are
300 * set to zero.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100301 *
David Cunadofee86532017-04-13 22:38:29 +0100302 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100303 *
David Cunadofee86532017-04-13 22:38:29 +0100304 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
305 * required by PSCI specification)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100306 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000307 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500308 if (GET_RW(ep->spsr) == MODE_RW_64) {
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200309 sctlr_elx |= SCTLR_EL1_RES1;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500310 } else {
Soby Mathewa993c422016-09-29 14:15:57 +0100311 /*
David Cunadofee86532017-04-13 22:38:29 +0100312 * If the target execution state is AArch32 then the following
313 * fields need to be set.
314 *
315 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
316 * instructions are not trapped to EL1.
317 *
318 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
319 * instructions are not trapped to EL1.
320 *
321 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
322 * CP15DMB, CP15DSB, and CP15ISB instructions.
Soby Mathewa993c422016-09-29 14:15:57 +0100323 */
David Cunadofee86532017-04-13 22:38:29 +0100324 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
325 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
Soby Mathewa993c422016-09-29 14:15:57 +0100326 }
327
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000328#if ERRATA_A75_764081
329 /*
330 * If workaround of errata 764081 for Cortex-A75 is used then set
331 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
332 */
333 sctlr_elx |= SCTLR_IESB_BIT;
334#endif
335
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100336#if ENABLE_FEAT_TWED
johpow013e24c162020-04-22 14:05:13 -0500337 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100338 /* Set delay in SCR_EL3 */
339 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
340 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
341 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500342
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100343 /* Enable WFE delay */
344 scr_el3 |= SCR_TWEDEn_BIT;
345#endif /* ENABLE_FEAT_TWED */
johpow013e24c162020-04-22 14:05:13 -0500346
David Cunadofee86532017-04-13 22:38:29 +0100347 /*
348 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
Olivier Deprez7d0299f2021-05-25 12:06:03 +0200349 * and other EL2 registers are set up by cm_prepare_el3_exit() as they
David Cunadofee86532017-04-13 22:38:29 +0100350 * are not part of the stored cpu_context.
351 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000352 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100353
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700354 /*
355 * Base the context ACTLR_EL1 on the current value, as it is
356 * implementation defined. The context restore process will write
357 * the value from the context to the actual register and can cause
358 * problems for processor cores that don't expect certain bits to
359 * be zero.
360 */
361 actlr_elx = read_actlr_el1();
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000362 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700363
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100364 /*
365 * Populate EL3 state so that we've the right context
366 * before doing ERET
367 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100368 state = get_el3state_ctx(ctx);
369 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
370 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
371 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
372
373 /*
374 * Store the X0-X7 value from the entrypoint into the context
375 * Use memcpy as we are in control of the layout of the structures
376 */
377 gp_regs = get_gpregs_ctx(ctx);
378 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
379}
380
381/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600382 * Context management library initialization routine. This library is used by
383 * runtime services to share pointers to 'cpu_context' structures for secure
384 * non-secure and realm states. Management of the structures and their associated
385 * memory is not done by the context management library e.g. the PSCI service
386 * manages the cpu context used for entry from and exit to the non-secure state.
387 * The Secure payload dispatcher service manages the context(s) corresponding to
388 * the secure state. It also uses this library to get access to the non-secure
389 * state cpu context pointers.
390 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
391 * which will be used for programming an entry into a lower EL. The same context
392 * will be used to save state upon exception entry from that EL.
393 ******************************************************************************/
394void __init cm_init(void)
395{
396 /*
397 * The context management library has only global data to intialize, but
398 * that will be done when the BSS is zeroed out.
399 */
400}
401
402/*******************************************************************************
403 * This is the high-level function used to initialize the cpu_context 'ctx' for
404 * first use. It performs initializations that are common to all security states
405 * and initializations specific to the security state specified in 'ep'
406 ******************************************************************************/
407void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
408{
409 unsigned int security_state;
410
411 assert(ctx != NULL);
412
413 /*
414 * Perform initializations that are common
415 * to all security states
416 */
417 setup_context_common(ctx, ep);
418
419 security_state = GET_SECURITY_STATE(ep->h.attr);
420
421 /* Perform security state specific initializations */
422 switch (security_state) {
423 case SECURE:
424 setup_secure_context(ctx, ep);
425 break;
426#if ENABLE_RME
427 case REALM:
428 setup_realm_context(ctx, ep);
429 break;
430#endif
431 case NON_SECURE:
432 setup_ns_context(ctx, ep);
433 break;
434 default:
435 ERROR("Invalid security state\n");
436 panic();
437 break;
438 }
439}
440
441/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000442 * Enable architecture extensions on first entry to Non-secure world.
443 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
444 * it is zero.
445 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500446static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000447{
448#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100449#if ENABLE_SPE_FOR_LOWER_ELS
450 spe_enable(el2_unused);
451#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100452
453#if ENABLE_AMU
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100454 amu_enable(el2_unused, ctx);
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100455#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100456
johpow019baade32021-07-08 14:14:00 -0500457#if ENABLE_SME_FOR_NS
458 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */
459 sme_enable(ctx);
460#elif ENABLE_SVE_FOR_NS
461 /* Enable SVE and FPU/SIMD for non-secure world. */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100462 sve_enable(ctx);
463#endif
464
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100465#if ENABLE_MPAM_FOR_LOWER_ELS
466 mpam_enable(el2_unused);
467#endif
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100468
469#if ENABLE_TRBE_FOR_NS
470 trbe_enable();
471#endif /* ENABLE_TRBE_FOR_NS */
472
johpow0181865962022-01-28 17:06:20 -0600473#if ENABLE_BRBE_FOR_NS
474 brbe_enable();
475#endif /* ENABLE_BRBE_FOR_NS */
476
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100477#if ENABLE_SYS_REG_TRACE_FOR_NS
478 sys_reg_trace_enable(ctx);
479#endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
480
Manish V Badarkhe51a97112021-07-08 09:33:18 +0100481#if ENABLE_TRF_FOR_NS
482 trf_enable();
483#endif /* ENABLE_TRF_FOR_NS */
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000484#endif
485}
486
487/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100488 * Enable architecture extensions on first entry to Secure world.
489 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500490static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100491{
492#if IMAGE_BL31
johpow019baade32021-07-08 14:14:00 -0500493 #if ENABLE_SME_FOR_NS
494 #if ENABLE_SME_FOR_SWD
495 /*
496 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
497 * ensure SME, SVE, and FPU/SIMD context properly managed.
498 */
499 sme_enable(ctx);
500 #else /* ENABLE_SME_FOR_SWD */
501 /*
502 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
503 * safely use the associated registers.
504 */
505 sme_disable(ctx);
506 #endif /* ENABLE_SME_FOR_SWD */
507 #elif ENABLE_SVE_FOR_NS
508 #if ENABLE_SVE_FOR_SWD
509 /*
510 * Enable SVE and FPU in secure context, secure manager must ensure that
511 * the SVE and FPU register contexts are properly managed.
512 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100513 sve_enable(ctx);
johpow019baade32021-07-08 14:14:00 -0500514 #else /* ENABLE_SVE_FOR_SWD */
515 /*
516 * Disable SVE and FPU in secure context so non-secure world can safely
517 * use them.
518 */
519 sve_disable(ctx);
520 #endif /* ENABLE_SVE_FOR_SWD */
521 #endif /* ENABLE_SVE_FOR_NS */
522#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100523}
524
525/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100526 * The following function initializes the cpu_context for a CPU specified by
527 * its `cpu_idx` for first use, and sets the initial entrypoint state as
528 * specified by the entry_point_info structure.
529 ******************************************************************************/
530void cm_init_context_by_index(unsigned int cpu_idx,
531 const entry_point_info_t *ep)
532{
533 cpu_context_t *ctx;
534 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100535 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100536}
537
538/*******************************************************************************
539 * The following function initializes the cpu_context for the current CPU
540 * for first use, and sets the initial entrypoint state as specified by the
541 * entry_point_info structure.
542 ******************************************************************************/
543void cm_init_my_context(const entry_point_info_t *ep)
544{
545 cpu_context_t *ctx;
546 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100547 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100548}
549
550/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500551 * Prepare the CPU system registers for first entry into realm, secure, or
552 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100553 *
554 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
555 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
556 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
557 * For all entries, the EL1 registers are initialized from the cpu_context
558 ******************************************************************************/
559void cm_prepare_el3_exit(uint32_t security_state)
560{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000561 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100562 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100563 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000564 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100565
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000566 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100567
568 if (security_state == NON_SECURE) {
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000569 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000570 CTX_SCR_EL3);
571 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100572 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000573 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000574 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800575 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100576 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000577#if ERRATA_A75_764081
578 /*
579 * If workaround of errata 764081 for Cortex-A75 is used
580 * then set SCTLR_EL2.IESB to enable Implicit Error
581 * Synchronization Barrier.
582 */
583 sctlr_elx |= SCTLR_IESB_BIT;
584#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100585 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000586 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100587 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000588
David Cunadofee86532017-04-13 22:38:29 +0100589 /*
590 * EL2 present but unused, need to disable safely.
591 * SCTLR_EL2 can be ignored in this case.
592 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100593 * Set EL2 register width appropriately: Set HCR_EL2
594 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100595 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000596 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100597 hcr_el2 |= HCR_RW_BIT;
598
599 /*
600 * For Armv8.3 pointer authentication feature, disable
601 * traps to EL2 when accessing key registers or using
602 * pointer authentication instructions from lower ELs.
603 */
604 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
605
606 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100607
David Cunadofee86532017-04-13 22:38:29 +0100608 /*
609 * Initialise CPTR_EL2 setting all fields rather than
610 * relying on the hw. All fields have architecturally
611 * UNKNOWN reset values.
612 *
613 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
614 * accesses to the CPACR_EL1 or CPACR from both
615 * Execution states do not trap to EL2.
616 *
617 * CPTR_EL2.TTA: Set to zero so that Non-secure System
618 * register accesses to the trace registers from both
619 * Execution states do not trap to EL2.
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100620 * If PE trace unit System registers are not implemented
621 * then this bit is reserved, and must be set to zero.
David Cunadofee86532017-04-13 22:38:29 +0100622 *
623 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
624 * to SIMD and floating-point functionality from both
625 * Execution states do not trap to EL2.
626 */
627 write_cptr_el2(CPTR_EL2_RESET_VAL &
628 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
629 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100630
David Cunadofee86532017-04-13 22:38:29 +0100631 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000632 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100633 * architecturally UNKNOWN on reset and are set to zero
634 * except for field(s) listed below.
635 *
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500636 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
David Cunadofee86532017-04-13 22:38:29 +0100637 * Hyp mode of Non-secure EL0 and EL1 accesses to the
638 * physical timer registers.
639 *
640 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
641 * Hyp mode of Non-secure EL0 and EL1 accesses to the
642 * physical counter registers.
643 */
644 write_cnthctl_el2(CNTHCTL_RESET_VAL |
645 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100646
David Cunadofee86532017-04-13 22:38:29 +0100647 /*
648 * Initialise CNTVOFF_EL2 to zero as it resets to an
649 * architecturally UNKNOWN value.
650 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100651 write_cntvoff_el2(0);
652
David Cunadofee86532017-04-13 22:38:29 +0100653 /*
654 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
655 * MPIDR_EL1 respectively.
656 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100657 write_vpidr_el2(read_midr_el1());
658 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000659
660 /*
David Cunadofee86532017-04-13 22:38:29 +0100661 * Initialise VTTBR_EL2. All fields are architecturally
662 * UNKNOWN on reset.
663 *
664 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
665 * 2 address translation is disabled, cache maintenance
666 * operations depend on the VMID.
667 *
668 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
669 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000670 */
David Cunadofee86532017-04-13 22:38:29 +0100671 write_vttbr_el2(VTTBR_RESET_VAL &
672 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
673 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
674
David Cunado5f55e282016-10-31 17:37:34 +0000675 /*
David Cunadofee86532017-04-13 22:38:29 +0100676 * Initialise MDCR_EL2, setting all fields rather than
677 * relying on hw. Some fields are architecturally
678 * UNKNOWN on reset.
679 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100680 * MDCR_EL2.HLP: Set to one so that event counter
681 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
682 * occurs on the increment that changes
683 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
684 * implemented. This bit is RES0 in versions of the
685 * architecture earlier than ARMv8.5, setting it to 1
686 * doesn't have any effect on them.
687 *
688 * MDCR_EL2.TTRF: Set to zero so that access to Trace
689 * Filter Control register TRFCR_EL1 at EL1 is not
690 * trapped to EL2. This bit is RES0 in versions of
691 * the architecture earlier than ARMv8.4.
692 *
693 * MDCR_EL2.HPMD: Set to one so that event counting is
694 * prohibited at EL2. This bit is RES0 in versions of
695 * the architecture earlier than ARMv8.1, setting it
696 * to 1 doesn't have any effect on them.
697 *
698 * MDCR_EL2.TPMS: Set to zero so that accesses to
699 * Statistical Profiling control registers from EL1
700 * do not trap to EL2. This bit is RES0 when SPE is
701 * not implemented.
702 *
David Cunadofee86532017-04-13 22:38:29 +0100703 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
704 * EL1 System register accesses to the Debug ROM
705 * registers are not trapped to EL2.
706 *
707 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
708 * System register accesses to the powerdown debug
709 * registers are not trapped to EL2.
710 *
711 * MDCR_EL2.TDA: Set to zero so that System register
712 * accesses to the debug registers do not trap to EL2.
713 *
714 * MDCR_EL2.TDE: Set to zero so that debug exceptions
715 * are not routed to EL2.
716 *
717 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
718 * Monitors.
719 *
720 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
721 * EL1 accesses to all Performance Monitors registers
722 * are not trapped to EL2.
723 *
724 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
725 * and EL1 accesses to the PMCR_EL0 or PMCR are not
726 * trapped to EL2.
727 *
728 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
729 * architecturally-defined reset value.
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100730 *
731 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
732 * owning exception level is NS-EL1 and, tracing is
733 * prohibited at NS-EL2. These bits are RES0 when
734 * FEAT_TRBE is not implemented.
David Cunado5f55e282016-10-31 17:37:34 +0000735 */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100736 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
737 MDCR_EL2_HPMD) |
738 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
739 >> PMCR_EL0_N_SHIFT)) &
740 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
741 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
742 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
743 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100744 MDCR_EL2_TPMCR_BIT |
745 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armee3457b2017-05-23 09:32:49 +0100746
dp-armee3457b2017-05-23 09:32:49 +0100747 write_mdcr_el2(mdcr_el2);
748
David Cunadoc14b08e2016-11-25 00:21:59 +0000749 /*
David Cunadofee86532017-04-13 22:38:29 +0100750 * Initialise HSTR_EL2. All fields are architecturally
751 * UNKNOWN on reset.
752 *
753 * HSTR_EL2.T<n>: Set all these fields to zero so that
754 * Non-secure EL0 or EL1 accesses to System registers
755 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000756 */
David Cunadofee86532017-04-13 22:38:29 +0100757 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000758 /*
David Cunadofee86532017-04-13 22:38:29 +0100759 * Initialise CNTHP_CTL_EL2. All fields are
760 * architecturally UNKNOWN on reset.
761 *
762 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
763 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000764 */
David Cunadofee86532017-04-13 22:38:29 +0100765 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
766 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100767 }
johpow019baade32021-07-08 14:14:00 -0500768 manage_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100769 }
770
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100771 cm_el1_sysregs_context_restore(security_state);
772 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100773}
774
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000775#if CTX_INCLUDE_EL2_REGS
776/*******************************************************************************
777 * Save EL2 sysreg context
778 ******************************************************************************/
779void cm_el2_sysregs_context_save(uint32_t security_state)
780{
781 u_register_t scr_el3 = read_scr();
782
783 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500784 * Always save the non-secure and realm EL2 context, only save the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000785 * S-EL2 context if S-EL2 is enabled.
786 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500787 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100788 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000789 cpu_context_t *ctx;
790
791 ctx = cm_get_context(security_state);
792 assert(ctx != NULL);
793
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000794 el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000795 }
796}
797
798/*******************************************************************************
799 * Restore EL2 sysreg context
800 ******************************************************************************/
801void cm_el2_sysregs_context_restore(uint32_t security_state)
802{
803 u_register_t scr_el3 = read_scr();
804
805 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500806 * Always restore the non-secure and realm EL2 context, only restore the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000807 * S-EL2 context if S-EL2 is enabled.
808 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500809 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100810 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000811 cpu_context_t *ctx;
812
813 ctx = cm_get_context(security_state);
814 assert(ctx != NULL);
815
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000816 el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000817 }
818}
819#endif /* CTX_INCLUDE_EL2_REGS */
820
Andrew Thoelke4e126072014-06-04 21:10:52 +0100821/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600822 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
823 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
824 * updating EL1 and EL2 registers. Otherwise, it calls the generic
825 * cm_prepare_el3_exit function.
826 ******************************************************************************/
827void cm_prepare_el3_exit_ns(void)
828{
829#if CTX_INCLUDE_EL2_REGS
830 cpu_context_t *ctx = cm_get_context(NON_SECURE);
831 assert(ctx != NULL);
832
833 /*
834 * Currently some extensions are configured using
835 * direct register updates. Therefore, do this here
836 * instead of when setting up context.
837 */
838 manage_extensions_nonsecure(0, ctx);
839
840 /*
841 * Set the NS bit to be able to access the ICC_SRE_EL2
842 * register when restoring context.
843 */
844 write_scr_el3(read_scr_el3() | SCR_NS_BIT);
845
846 /* Restore EL2 and EL1 sysreg contexts */
847 cm_el2_sysregs_context_restore(NON_SECURE);
848 cm_el1_sysregs_context_restore(NON_SECURE);
849 cm_set_next_eret_context(NON_SECURE);
850#else
851 cm_prepare_el3_exit(NON_SECURE);
852#endif /* CTX_INCLUDE_EL2_REGS */
853}
854
855/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100856 * The next four functions are used by runtime services to save and restore
857 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000858 * state.
859 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000860void cm_el1_sysregs_context_save(uint32_t security_state)
861{
Dan Handleye2712bc2014-04-10 15:37:22 +0100862 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000863
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100864 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000865 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000866
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000867 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100868
869#if IMAGE_BL31
870 if (security_state == SECURE)
871 PUBLISH_EVENT(cm_exited_secure_world);
872 else
873 PUBLISH_EVENT(cm_exited_normal_world);
874#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000875}
876
877void cm_el1_sysregs_context_restore(uint32_t security_state)
878{
Dan Handleye2712bc2014-04-10 15:37:22 +0100879 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000880
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100881 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000882 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000883
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000884 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100885
886#if IMAGE_BL31
887 if (security_state == SECURE)
888 PUBLISH_EVENT(cm_entering_secure_world);
889 else
890 PUBLISH_EVENT(cm_entering_normal_world);
891#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000892}
893
894/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100895 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
896 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000897 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100898void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000899{
Dan Handleye2712bc2014-04-10 15:37:22 +0100900 cpu_context_t *ctx;
901 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000902
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100903 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000904 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000905
Andrew Thoelke4e126072014-06-04 21:10:52 +0100906 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000907 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000908 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000909}
910
911/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100912 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
913 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +0000914 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +0100915void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100916 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +0000917{
Dan Handleye2712bc2014-04-10 15:37:22 +0100918 cpu_context_t *ctx;
919 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +0000920
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100921 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000922 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +0000923
924 /* Populate EL3 state so that ERET jumps to the correct entry */
925 state = get_el3state_ctx(ctx);
926 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100927 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +0000928}
929
930/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +0100931 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
932 * pertaining to the given security state using the value and bit position
933 * specified in the parameters. It preserves all other bits.
934 ******************************************************************************/
935void cm_write_scr_el3_bit(uint32_t security_state,
936 uint32_t bit_pos,
937 uint32_t value)
938{
939 cpu_context_t *ctx;
940 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000941 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +0100942
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100943 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000944 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100945
946 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -0500947 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100948
949 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000950 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100951
952 /*
953 * Get the SCR_EL3 value from the cpu context, clear the desired bit
954 * and set it to its new value.
955 */
956 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000957 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -0500958 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000959 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +0100960 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
961}
962
963/*******************************************************************************
964 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
965 * given security state.
966 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000967u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +0100968{
969 cpu_context_t *ctx;
970 el3_state_t *state;
971
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100972 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000973 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100974
975 /* Populate EL3 state so that ERET jumps to the correct entry */
976 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000977 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +0100978}
979
980/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000981 * This function is used to program the context that's used for exception
982 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
983 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +0000984 ******************************************************************************/
985void cm_set_next_eret_context(uint32_t security_state)
986{
Dan Handleye2712bc2014-04-10 15:37:22 +0100987 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000988
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100989 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000990 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000991
Andrew Thoelke4e126072014-06-04 21:10:52 +0100992 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000993}