blob: 7c6f953b2630f86d9da34a9546ffb887dc6be9d4 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
johpow01fa59c6f2020-10-02 13:41:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <stdbool.h>
9#include <string.h>
10
11#include <platform_def.h>
12
Achin Gupta27b895e2014-05-04 18:38:28 +010013#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000014#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010015#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <bl31/interrupt_mgmt.h>
17#include <common/bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010018#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/el3_runtime/pubsub_events.h>
21#include <lib/extensions/amu.h>
22#include <lib/extensions/mpam.h>
23#include <lib/extensions/spe.h>
24#include <lib/extensions/sve.h>
johpow013e24c162020-04-22 14:05:13 -050025#include <lib/extensions/twed.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000027
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +010028static void enable_extensions_secure(cpu_context_t *ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +000029
30/*******************************************************************************
31 * Context management library initialisation routine. This library is used by
32 * runtime services to share pointers to 'cpu_context' structures for the secure
33 * and non-secure states. Management of the structures and their associated
34 * memory is not done by the context management library e.g. the PSCI service
35 * manages the cpu context used for entry from and exit to the non-secure state.
36 * The Secure payload dispatcher service manages the context(s) corresponding to
37 * the secure state. It also uses this library to get access to the non-secure
38 * state cpu context pointers.
39 * Lastly, this library provides the api to make SP_EL3 point to the cpu context
40 * which will used for programming an entry into a lower EL. The same context
41 * will used to save state upon exception entry from that EL.
42 ******************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +010043void __init cm_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000044{
45 /*
46 * The context management library has only global data to intialize, but
47 * that will be done when the BSS is zeroed out
48 */
49}
50
51/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +010052 * The following function initializes the cpu_context 'ctx' for
Andrew Thoelke4e126072014-06-04 21:10:52 +010053 * first use, and sets the initial entrypoint state as specified by the
54 * entry_point_info structure.
55 *
56 * The security state to initialize is determined by the SECURE attribute
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +010057 * of the entry_point_info.
Andrew Thoelke4e126072014-06-04 21:10:52 +010058 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +000059 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +010060 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +010061 *
62 * To prepare the register state for entry call cm_prepare_el3_exit() and
63 * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
Olivier Deprez7d0299f2021-05-25 12:06:03 +020064 * cm_el1_sysregs_context_restore().
Andrew Thoelke4e126072014-06-04 21:10:52 +010065 ******************************************************************************/
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +010066void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +010067{
Soby Mathewb0082d22015-04-09 13:40:55 +010068 unsigned int security_state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +000069 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +010070 el3_state_t *state;
71 gp_regs_t *gp_regs;
Deepika Bhavnanib0f26022019-09-03 21:08:51 +030072 u_register_t sctlr_elx, actlr_elx;
Andrew Thoelke4e126072014-06-04 21:10:52 +010073
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000074 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +010075
Soby Mathewb0082d22015-04-09 13:40:55 +010076 security_state = GET_SECURITY_STATE(ep->h.attr);
77
Andrew Thoelke4e126072014-06-04 21:10:52 +010078 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +000079 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +010080
81 /*
David Cunadofee86532017-04-13 22:38:29 +010082 * SCR_EL3 was initialised during reset sequence in macro
83 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
84 * affect the next EL.
85 *
86 * The following fields are initially set to zero and then updated to
87 * the required value depending on the state of the SPSR_EL3 and the
88 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +010089 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +000090 scr_el3 = read_scr();
Andrew Thoelke4e126072014-06-04 21:10:52 +010091 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
92 SCR_ST_BIT | SCR_HCE_BIT);
David Cunadofee86532017-04-13 22:38:29 +010093 /*
94 * SCR_NS: Set the security state of the next EL.
95 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010096 if (security_state != SECURE)
97 scr_el3 |= SCR_NS_BIT;
David Cunadofee86532017-04-13 22:38:29 +010098 /*
99 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
100 * Exception level as specified by SPSR.
101 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100102 if (GET_RW(ep->spsr) == MODE_RW_64)
103 scr_el3 |= SCR_RW_BIT;
David Cunadofee86532017-04-13 22:38:29 +0100104 /*
105 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
106 * Secure timer registers to EL3, from AArch64 state only, if specified
107 * by the entrypoint attributes.
108 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000109 if (EP_GET_ST(ep->h.attr) != 0U)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100110 scr_el3 |= SCR_ST_BIT;
111
Varun Wadekar92234852020-06-12 10:11:28 -0700112#if RAS_TRAP_LOWER_EL_ERR_ACCESS
113 /*
114 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
115 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
116 */
117 scr_el3 |= SCR_TERR_BIT;
118#endif
119
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700120#if !HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100121 /*
122 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
123 * to EL3 when executing at a lower EL. When executing at EL3, External
124 * Aborts are taken to EL3.
125 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100126 scr_el3 &= ~SCR_EA_BIT;
127#endif
128
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000129#if FAULT_INJECTION_SUPPORT
130 /* Enable fault injection from lower ELs */
131 scr_el3 |= SCR_FIEN_BIT;
132#endif
133
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000134#if !CTX_INCLUDE_PAUTH_REGS
135 /*
136 * If the pointer authentication registers aren't saved during world
137 * switches the value of the registers can be leaked from the Secure to
138 * the Non-secure world. To prevent this, rather than enabling pointer
139 * authentication everywhere, we only enable it in the Non-secure world.
140 *
141 * If the Secure world wants to use pointer authentication,
142 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
143 */
144 if (security_state == NON_SECURE)
145 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
146#endif /* !CTX_INCLUDE_PAUTH_REGS */
147
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000148#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
149 /* Get Memory Tagging Extension support level */
150 unsigned int mte = get_armv8_5_mte_support();
151#endif
Soby Mathew830f0ad2019-07-12 09:23:38 +0100152 /*
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100153 * Enable MTE support. Support is enabled unilaterally for the normal
154 * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is
155 * set.
Soby Mathew830f0ad2019-07-12 09:23:38 +0100156 */
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100157#if CTX_INCLUDE_MTE_REGS
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000158 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100159 scr_el3 |= SCR_ATA_BIT;
160#else
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000161 /*
162 * When MTE is only implemented at EL0, it can be enabled
163 * across both worlds as no MTE registers are used.
164 */
165 if ((mte == MTE_IMPLEMENTED_EL0) ||
166 /*
167 * When MTE is implemented at all ELs, it can be only enabled
168 * in Non-Secure world without register saving.
169 */
170 (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) &&
171 (security_state == NON_SECURE))) {
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100172 scr_el3 |= SCR_ATA_BIT;
Soby Mathew830f0ad2019-07-12 09:23:38 +0100173 }
Alexei Fedorovaf54f6e2020-12-01 13:22:25 +0000174#endif /* CTX_INCLUDE_MTE_REGS */
Soby Mathew830f0ad2019-07-12 09:23:38 +0100175
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900176#ifdef IMAGE_BL31
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100177 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000178 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
David Cunadofee86532017-04-13 22:38:29 +0100179 * indicated by the interrupt routing model for BL31.
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100180 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100181 scr_el3 |= get_scr_el3_from_routing_model(security_state);
Max Shvetsovc4502772021-03-22 11:59:37 +0000182#endif
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100183
184 /* Save the initialized value of CPTR_EL3 register */
185 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsovc4502772021-03-22 11:59:37 +0000186 if (security_state == SECURE) {
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100187 enable_extensions_secure(ctx);
Max Shvetsovc4502772021-03-22 11:59:37 +0000188 }
Max Shvetsovc4502772021-03-22 11:59:37 +0000189
Andrew Thoelke4e126072014-06-04 21:10:52 +0100190 /*
David Cunadofee86532017-04-13 22:38:29 +0100191 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
192 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
193 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500194 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
195 * same conditions as HVC instructions and when the processor supports
196 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500197 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
198 * CNTPOFF_EL2 register under the same conditions as HVC instructions
199 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100200 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000201 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
202 || ((GET_RW(ep->spsr) != MODE_RW_64)
203 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100204 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500205
206 if (is_armv8_6_fgt_present()) {
207 scr_el3 |= SCR_FGTEN_BIT;
208 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500209
210 if (get_armv8_6_ecv_support()
211 == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
212 scr_el3 |= SCR_ECVEN_BIT;
213 }
David Cunadofee86532017-04-13 22:38:29 +0100214 }
215
Achin Gupta023c1552019-10-11 14:44:05 +0100216 /* Enable S-EL2 if the next EL is EL2 and security state is secure */
Artsem Artsemenkaa5334472019-11-26 16:40:31 +0000217 if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) {
218 if (GET_RW(ep->spsr) != MODE_RW_64) {
219 ERROR("S-EL2 can not be used in AArch32.");
220 panic();
221 }
222
Achin Gupta023c1552019-10-11 14:44:05 +0100223 scr_el3 |= SCR_EEL2_BIT;
Artsem Artsemenkaa5334472019-11-26 16:40:31 +0000224 }
Achin Gupta023c1552019-10-11 14:44:05 +0100225
David Cunadofee86532017-04-13 22:38:29 +0100226 /*
johpow01fa59c6f2020-10-02 13:41:11 -0500227 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3
228 * and EL2, when clear, this bit traps accesses from EL2 so we set it
229 * to 1 when EL2 is present.
230 */
231 if (is_armv8_6_feat_amuv1p1_present() &&
232 (el_implemented(2) != EL_IMPL_NONE)) {
233 scr_el3 |= SCR_AMVOFFEN_BIT;
234 }
235
236 /*
David Cunadofee86532017-04-13 22:38:29 +0100237 * Initialise SCTLR_EL1 to the reset value corresponding to the target
238 * execution state setting all fields rather than relying of the hw.
239 * Some fields have architecturally UNKNOWN reset values and these are
240 * set to zero.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100241 *
David Cunadofee86532017-04-13 22:38:29 +0100242 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100243 *
David Cunadofee86532017-04-13 22:38:29 +0100244 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
245 * required by PSCI specification)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100246 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000247 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200248 if (GET_RW(ep->spsr) == MODE_RW_64)
249 sctlr_elx |= SCTLR_EL1_RES1;
Soby Mathewa993c422016-09-29 14:15:57 +0100250 else {
Soby Mathewa993c422016-09-29 14:15:57 +0100251 /*
David Cunadofee86532017-04-13 22:38:29 +0100252 * If the target execution state is AArch32 then the following
253 * fields need to be set.
254 *
255 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
256 * instructions are not trapped to EL1.
257 *
258 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
259 * instructions are not trapped to EL1.
260 *
261 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
262 * CP15DMB, CP15DSB, and CP15ISB instructions.
Soby Mathewa993c422016-09-29 14:15:57 +0100263 */
David Cunadofee86532017-04-13 22:38:29 +0100264 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
265 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
Soby Mathewa993c422016-09-29 14:15:57 +0100266 }
267
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000268#if ERRATA_A75_764081
269 /*
270 * If workaround of errata 764081 for Cortex-A75 is used then set
271 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
272 */
273 sctlr_elx |= SCTLR_IESB_BIT;
274#endif
275
johpow013e24c162020-04-22 14:05:13 -0500276 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
277 if (is_armv8_6_twed_present()) {
278 uint32_t delay = plat_arm_set_twedel_scr_el3();
279
280 if (delay != TWED_DISABLED) {
281 /* Make sure delay value fits */
282 assert((delay & ~SCR_TWEDEL_MASK) == 0U);
283
284 /* Set delay in SCR_EL3 */
285 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
286 scr_el3 |= ((delay & SCR_TWEDEL_MASK)
287 << SCR_TWEDEL_SHIFT);
288
289 /* Enable WFE delay */
290 scr_el3 |= SCR_TWEDEn_BIT;
291 }
292 }
293
David Cunadofee86532017-04-13 22:38:29 +0100294 /*
295 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
Olivier Deprez7d0299f2021-05-25 12:06:03 +0200296 * and other EL2 registers are set up by cm_prepare_el3_exit() as they
David Cunadofee86532017-04-13 22:38:29 +0100297 * are not part of the stored cpu_context.
298 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000299 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100300
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700301 /*
302 * Base the context ACTLR_EL1 on the current value, as it is
303 * implementation defined. The context restore process will write
304 * the value from the context to the actual register and can cause
305 * problems for processor cores that don't expect certain bits to
306 * be zero.
307 */
308 actlr_elx = read_actlr_el1();
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000309 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700310
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100311 /*
312 * Populate EL3 state so that we've the right context
313 * before doing ERET
314 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100315 state = get_el3state_ctx(ctx);
316 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
317 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
318 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
319
320 /*
321 * Store the X0-X7 value from the entrypoint into the context
322 * Use memcpy as we are in control of the layout of the structures
323 */
324 gp_regs = get_gpregs_ctx(ctx);
325 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
326}
327
328/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000329 * Enable architecture extensions on first entry to Non-secure world.
330 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
331 * it is zero.
332 ******************************************************************************/
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100333static void enable_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000334{
335#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100336#if ENABLE_SPE_FOR_LOWER_ELS
337 spe_enable(el2_unused);
338#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100339
340#if ENABLE_AMU
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100341 amu_enable(el2_unused, ctx);
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100342#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100343
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100344#if ENABLE_SVE_FOR_NS
345 sve_enable(ctx);
346#endif
347
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100348#if ENABLE_MPAM_FOR_LOWER_ELS
349 mpam_enable(el2_unused);
350#endif
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000351#endif
352}
353
354/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100355 * Enable architecture extensions on first entry to Secure world.
356 ******************************************************************************/
357static void enable_extensions_secure(cpu_context_t *ctx)
358{
359#if IMAGE_BL31
360#if ENABLE_SVE_FOR_SWD
361 sve_enable(ctx);
362#endif
363#endif
364}
365
366/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100367 * The following function initializes the cpu_context for a CPU specified by
368 * its `cpu_idx` for first use, and sets the initial entrypoint state as
369 * specified by the entry_point_info structure.
370 ******************************************************************************/
371void cm_init_context_by_index(unsigned int cpu_idx,
372 const entry_point_info_t *ep)
373{
374 cpu_context_t *ctx;
375 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100376 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100377}
378
379/*******************************************************************************
380 * The following function initializes the cpu_context for the current CPU
381 * for first use, and sets the initial entrypoint state as specified by the
382 * entry_point_info structure.
383 ******************************************************************************/
384void cm_init_my_context(const entry_point_info_t *ep)
385{
386 cpu_context_t *ctx;
387 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100388 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100389}
390
391/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100392 * Prepare the CPU system registers for first entry into secure or normal world
393 *
394 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
395 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
396 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
397 * For all entries, the EL1 registers are initialized from the cpu_context
398 ******************************************************************************/
399void cm_prepare_el3_exit(uint32_t security_state)
400{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000401 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100402 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100403 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000404 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100405
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000406 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100407
408 if (security_state == NON_SECURE) {
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000409 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000410 CTX_SCR_EL3);
411 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100412 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000413 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000414 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800415 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100416 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000417#if ERRATA_A75_764081
418 /*
419 * If workaround of errata 764081 for Cortex-A75 is used
420 * then set SCTLR_EL2.IESB to enable Implicit Error
421 * Synchronization Barrier.
422 */
423 sctlr_elx |= SCTLR_IESB_BIT;
424#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100425 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000426 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100427 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000428
David Cunadofee86532017-04-13 22:38:29 +0100429 /*
430 * EL2 present but unused, need to disable safely.
431 * SCTLR_EL2 can be ignored in this case.
432 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100433 * Set EL2 register width appropriately: Set HCR_EL2
434 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100435 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000436 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100437 hcr_el2 |= HCR_RW_BIT;
438
439 /*
440 * For Armv8.3 pointer authentication feature, disable
441 * traps to EL2 when accessing key registers or using
442 * pointer authentication instructions from lower ELs.
443 */
444 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
445
446 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100447
David Cunadofee86532017-04-13 22:38:29 +0100448 /*
449 * Initialise CPTR_EL2 setting all fields rather than
450 * relying on the hw. All fields have architecturally
451 * UNKNOWN reset values.
452 *
453 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
454 * accesses to the CPACR_EL1 or CPACR from both
455 * Execution states do not trap to EL2.
456 *
457 * CPTR_EL2.TTA: Set to zero so that Non-secure System
458 * register accesses to the trace registers from both
459 * Execution states do not trap to EL2.
460 *
461 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
462 * to SIMD and floating-point functionality from both
463 * Execution states do not trap to EL2.
464 */
465 write_cptr_el2(CPTR_EL2_RESET_VAL &
466 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
467 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100468
David Cunadofee86532017-04-13 22:38:29 +0100469 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000470 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100471 * architecturally UNKNOWN on reset and are set to zero
472 * except for field(s) listed below.
473 *
474 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
475 * Hyp mode of Non-secure EL0 and EL1 accesses to the
476 * physical timer registers.
477 *
478 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
479 * Hyp mode of Non-secure EL0 and EL1 accesses to the
480 * physical counter registers.
481 */
482 write_cnthctl_el2(CNTHCTL_RESET_VAL |
483 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100484
David Cunadofee86532017-04-13 22:38:29 +0100485 /*
486 * Initialise CNTVOFF_EL2 to zero as it resets to an
487 * architecturally UNKNOWN value.
488 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100489 write_cntvoff_el2(0);
490
David Cunadofee86532017-04-13 22:38:29 +0100491 /*
492 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
493 * MPIDR_EL1 respectively.
494 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100495 write_vpidr_el2(read_midr_el1());
496 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000497
498 /*
David Cunadofee86532017-04-13 22:38:29 +0100499 * Initialise VTTBR_EL2. All fields are architecturally
500 * UNKNOWN on reset.
501 *
502 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
503 * 2 address translation is disabled, cache maintenance
504 * operations depend on the VMID.
505 *
506 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
507 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000508 */
David Cunadofee86532017-04-13 22:38:29 +0100509 write_vttbr_el2(VTTBR_RESET_VAL &
510 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
511 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
512
David Cunado5f55e282016-10-31 17:37:34 +0000513 /*
David Cunadofee86532017-04-13 22:38:29 +0100514 * Initialise MDCR_EL2, setting all fields rather than
515 * relying on hw. Some fields are architecturally
516 * UNKNOWN on reset.
517 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100518 * MDCR_EL2.HLP: Set to one so that event counter
519 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
520 * occurs on the increment that changes
521 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
522 * implemented. This bit is RES0 in versions of the
523 * architecture earlier than ARMv8.5, setting it to 1
524 * doesn't have any effect on them.
525 *
526 * MDCR_EL2.TTRF: Set to zero so that access to Trace
527 * Filter Control register TRFCR_EL1 at EL1 is not
528 * trapped to EL2. This bit is RES0 in versions of
529 * the architecture earlier than ARMv8.4.
530 *
531 * MDCR_EL2.HPMD: Set to one so that event counting is
532 * prohibited at EL2. This bit is RES0 in versions of
533 * the architecture earlier than ARMv8.1, setting it
534 * to 1 doesn't have any effect on them.
535 *
536 * MDCR_EL2.TPMS: Set to zero so that accesses to
537 * Statistical Profiling control registers from EL1
538 * do not trap to EL2. This bit is RES0 when SPE is
539 * not implemented.
540 *
David Cunadofee86532017-04-13 22:38:29 +0100541 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
542 * EL1 System register accesses to the Debug ROM
543 * registers are not trapped to EL2.
544 *
545 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
546 * System register accesses to the powerdown debug
547 * registers are not trapped to EL2.
548 *
549 * MDCR_EL2.TDA: Set to zero so that System register
550 * accesses to the debug registers do not trap to EL2.
551 *
552 * MDCR_EL2.TDE: Set to zero so that debug exceptions
553 * are not routed to EL2.
554 *
555 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
556 * Monitors.
557 *
558 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
559 * EL1 accesses to all Performance Monitors registers
560 * are not trapped to EL2.
561 *
562 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
563 * and EL1 accesses to the PMCR_EL0 or PMCR are not
564 * trapped to EL2.
565 *
566 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
567 * architecturally-defined reset value.
David Cunado5f55e282016-10-31 17:37:34 +0000568 */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100569 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
570 MDCR_EL2_HPMD) |
571 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
572 >> PMCR_EL0_N_SHIFT)) &
573 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
574 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
575 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
576 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
577 MDCR_EL2_TPMCR_BIT);
dp-armee3457b2017-05-23 09:32:49 +0100578
dp-armee3457b2017-05-23 09:32:49 +0100579 write_mdcr_el2(mdcr_el2);
580
David Cunadoc14b08e2016-11-25 00:21:59 +0000581 /*
David Cunadofee86532017-04-13 22:38:29 +0100582 * Initialise HSTR_EL2. All fields are architecturally
583 * UNKNOWN on reset.
584 *
585 * HSTR_EL2.T<n>: Set all these fields to zero so that
586 * Non-secure EL0 or EL1 accesses to System registers
587 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000588 */
David Cunadofee86532017-04-13 22:38:29 +0100589 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000590 /*
David Cunadofee86532017-04-13 22:38:29 +0100591 * Initialise CNTHP_CTL_EL2. All fields are
592 * architecturally UNKNOWN on reset.
593 *
594 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
595 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000596 */
David Cunadofee86532017-04-13 22:38:29 +0100597 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
598 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100599 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100600 enable_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100601 }
602
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100603 cm_el1_sysregs_context_restore(security_state);
604 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100605}
606
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000607#if CTX_INCLUDE_EL2_REGS
608/*******************************************************************************
609 * Save EL2 sysreg context
610 ******************************************************************************/
611void cm_el2_sysregs_context_save(uint32_t security_state)
612{
613 u_register_t scr_el3 = read_scr();
614
615 /*
616 * Always save the non-secure EL2 context, only save the
617 * S-EL2 context if S-EL2 is enabled.
618 */
619 if ((security_state == NON_SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100620 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000621 cpu_context_t *ctx;
622
623 ctx = cm_get_context(security_state);
624 assert(ctx != NULL);
625
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000626 el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000627 }
628}
629
630/*******************************************************************************
631 * Restore EL2 sysreg context
632 ******************************************************************************/
633void cm_el2_sysregs_context_restore(uint32_t security_state)
634{
635 u_register_t scr_el3 = read_scr();
636
637 /*
638 * Always restore the non-secure EL2 context, only restore the
639 * S-EL2 context if S-EL2 is enabled.
640 */
641 if ((security_state == NON_SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100642 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000643 cpu_context_t *ctx;
644
645 ctx = cm_get_context(security_state);
646 assert(ctx != NULL);
647
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000648 el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000649 }
650}
651#endif /* CTX_INCLUDE_EL2_REGS */
652
Andrew Thoelke4e126072014-06-04 21:10:52 +0100653/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100654 * The next four functions are used by runtime services to save and restore
655 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000656 * state.
657 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000658void cm_el1_sysregs_context_save(uint32_t security_state)
659{
Dan Handleye2712bc2014-04-10 15:37:22 +0100660 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000661
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100662 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000663 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000664
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000665 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100666
667#if IMAGE_BL31
668 if (security_state == SECURE)
669 PUBLISH_EVENT(cm_exited_secure_world);
670 else
671 PUBLISH_EVENT(cm_exited_normal_world);
672#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000673}
674
675void cm_el1_sysregs_context_restore(uint32_t security_state)
676{
Dan Handleye2712bc2014-04-10 15:37:22 +0100677 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000678
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100679 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000680 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000681
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000682 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100683
684#if IMAGE_BL31
685 if (security_state == SECURE)
686 PUBLISH_EVENT(cm_entering_secure_world);
687 else
688 PUBLISH_EVENT(cm_entering_normal_world);
689#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000690}
691
692/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100693 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
694 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000695 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100696void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000697{
Dan Handleye2712bc2014-04-10 15:37:22 +0100698 cpu_context_t *ctx;
699 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000700
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100701 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000702 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000703
Andrew Thoelke4e126072014-06-04 21:10:52 +0100704 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000705 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000706 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000707}
708
709/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100710 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
711 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +0000712 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +0100713void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100714 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +0000715{
Dan Handleye2712bc2014-04-10 15:37:22 +0100716 cpu_context_t *ctx;
717 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +0000718
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100719 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000720 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +0000721
722 /* Populate EL3 state so that ERET jumps to the correct entry */
723 state = get_el3state_ctx(ctx);
724 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100725 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +0000726}
727
728/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +0100729 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
730 * pertaining to the given security state using the value and bit position
731 * specified in the parameters. It preserves all other bits.
732 ******************************************************************************/
733void cm_write_scr_el3_bit(uint32_t security_state,
734 uint32_t bit_pos,
735 uint32_t value)
736{
737 cpu_context_t *ctx;
738 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000739 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +0100740
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100741 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000742 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100743
744 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -0500745 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100746
747 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000748 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +0100749
750 /*
751 * Get the SCR_EL3 value from the cpu context, clear the desired bit
752 * and set it to its new value.
753 */
754 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000755 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -0500756 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000757 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +0100758 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
759}
760
761/*******************************************************************************
762 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
763 * given security state.
764 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000765u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +0100766{
767 cpu_context_t *ctx;
768 el3_state_t *state;
769
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100770 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000771 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +0100772
773 /* Populate EL3 state so that ERET jumps to the correct entry */
774 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000775 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +0100776}
777
778/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000779 * This function is used to program the context that's used for exception
780 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
781 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +0000782 ******************************************************************************/
783void cm_set_next_eret_context(uint32_t security_state)
784{
Dan Handleye2712bc2014-04-10 15:37:22 +0100785 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000786
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100787 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000788 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000789
Andrew Thoelke4e126072014-06-04 21:10:52 +0100790 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000791}