blob: 64340e667b7811f4fbf0cae00ed987e1b57e7d87 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00005 */
6
Dimitris Papastamose08005a2017-10-12 13:02:29 +01007#include <amu.h>
Achin Gupta27b895e2014-05-04 18:38:28 +01008#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +00009#include <arch_helpers.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010010#include <assert.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000011#include <bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010012#include <context.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000013#include <context_mgmt.h>
Achin Gupta191e86e2014-05-09 10:03:15 +010014#include <interrupt_mgmt.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010015#include <platform.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010016#include <platform_def.h>
Dimitris Papastamosa7921b92017-10-13 15:27:58 +010017#include <pubsub_events.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000018#include <smccc_helpers.h>
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010019#include <spe.h>
Andrew Thoelke4e126072014-06-04 21:10:52 +010020#include <string.h>
David Cunadoce88eee2017-10-20 11:30:57 +010021#include <sve.h>
Douglas Raillarda8954fc2017-01-26 15:54:44 +000022#include <utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000023
Achin Gupta7aea9082014-02-01 07:51:28 +000024
25/*******************************************************************************
26 * Context management library initialisation routine. This library is used by
27 * runtime services to share pointers to 'cpu_context' structures for the secure
28 * and non-secure states. Management of the structures and their associated
29 * memory is not done by the context management library e.g. the PSCI service
30 * manages the cpu context used for entry from and exit to the non-secure state.
31 * The Secure payload dispatcher service manages the context(s) corresponding to
32 * the secure state. It also uses this library to get access to the non-secure
33 * state cpu context pointers.
34 * Lastly, this library provides the api to make SP_EL3 point to the cpu context
35 * which will used for programming an entry into a lower EL. The same context
36 * will used to save state upon exception entry from that EL.
37 ******************************************************************************/
Juan Castillo2d552402014-06-13 17:05:10 +010038void cm_init(void)
Achin Gupta7aea9082014-02-01 07:51:28 +000039{
40 /*
41 * The context management library has only global data to intialize, but
42 * that will be done when the BSS is zeroed out
43 */
44}
45
46/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +010047 * The following function initializes the cpu_context 'ctx' for
Andrew Thoelke4e126072014-06-04 21:10:52 +010048 * first use, and sets the initial entrypoint state as specified by the
49 * entry_point_info structure.
50 *
51 * The security state to initialize is determined by the SECURE attribute
52 * of the entry_point_info. The function returns a pointer to the initialized
53 * context and sets this as the next context to return to.
54 *
55 * The EE and ST attributes are used to configure the endianess and secure
Soby Mathewb0082d22015-04-09 13:40:55 +010056 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +010057 *
58 * To prepare the register state for entry call cm_prepare_el3_exit() and
59 * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
60 * cm_e1_sysreg_context_restore().
61 ******************************************************************************/
Soby Mathewb0082d22015-04-09 13:40:55 +010062static void cm_init_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +010063{
Soby Mathewb0082d22015-04-09 13:40:55 +010064 unsigned int security_state;
David Cunado4168f2f2017-10-02 17:41:39 +010065 uint32_t scr_el3, pmcr_el0;
Andrew Thoelke4e126072014-06-04 21:10:52 +010066 el3_state_t *state;
67 gp_regs_t *gp_regs;
Varun Wadekarb6dd0b32018-05-08 10:52:36 -070068 unsigned long sctlr_elx, actlr_elx;
Andrew Thoelke4e126072014-06-04 21:10:52 +010069
Andrew Thoelke4e126072014-06-04 21:10:52 +010070 assert(ctx);
71
Soby Mathewb0082d22015-04-09 13:40:55 +010072 security_state = GET_SECURITY_STATE(ep->h.attr);
73
Andrew Thoelke4e126072014-06-04 21:10:52 +010074 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +000075 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +010076
77 /*
David Cunadofee86532017-04-13 22:38:29 +010078 * SCR_EL3 was initialised during reset sequence in macro
79 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
80 * affect the next EL.
81 *
82 * The following fields are initially set to zero and then updated to
83 * the required value depending on the state of the SPSR_EL3 and the
84 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +010085 */
86 scr_el3 = read_scr();
87 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
88 SCR_ST_BIT | SCR_HCE_BIT);
David Cunadofee86532017-04-13 22:38:29 +010089 /*
90 * SCR_NS: Set the security state of the next EL.
91 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010092 if (security_state != SECURE)
93 scr_el3 |= SCR_NS_BIT;
David Cunadofee86532017-04-13 22:38:29 +010094 /*
95 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
96 * Exception level as specified by SPSR.
97 */
Andrew Thoelke4e126072014-06-04 21:10:52 +010098 if (GET_RW(ep->spsr) == MODE_RW_64)
99 scr_el3 |= SCR_RW_BIT;
David Cunadofee86532017-04-13 22:38:29 +0100100 /*
101 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
102 * Secure timer registers to EL3, from AArch64 state only, if specified
103 * by the entrypoint attributes.
104 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100105 if (EP_GET_ST(ep->h.attr))
106 scr_el3 |= SCR_ST_BIT;
107
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100108#ifndef HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100109 /*
110 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
111 * to EL3 when executing at a lower EL. When executing at EL3, External
112 * Aborts are taken to EL3.
113 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100114 scr_el3 &= ~SCR_EA_BIT;
115#endif
116
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900117#ifdef IMAGE_BL31
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100118 /*
David Cunadofee86532017-04-13 22:38:29 +0100119 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ rounting as
120 * indicated by the interrupt routing model for BL31.
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100121 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100122 scr_el3 |= get_scr_el3_from_routing_model(security_state);
Yatharth Kochar6c0566c2015-10-02 17:56:48 +0100123#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100124
125 /*
David Cunadofee86532017-04-13 22:38:29 +0100126 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
127 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
128 * next mode is Hyp.
129 */
130 if ((GET_RW(ep->spsr) == MODE_RW_64
131 && GET_EL(ep->spsr) == MODE_EL2)
132 || (GET_RW(ep->spsr) != MODE_RW_64
133 && GET_M32(ep->spsr) == MODE32_hyp)) {
134 scr_el3 |= SCR_HCE_BIT;
135 }
136
137 /*
138 * Initialise SCTLR_EL1 to the reset value corresponding to the target
139 * execution state setting all fields rather than relying of the hw.
140 * Some fields have architecturally UNKNOWN reset values and these are
141 * set to zero.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100142 *
David Cunadofee86532017-04-13 22:38:29 +0100143 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100144 *
David Cunadofee86532017-04-13 22:38:29 +0100145 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
146 * required by PSCI specification)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100147 */
148 sctlr_elx = EP_GET_EE(ep->h.attr) ? SCTLR_EE_BIT : 0;
Jens Wiklanderc93c9df2014-09-04 10:23:27 +0200149 if (GET_RW(ep->spsr) == MODE_RW_64)
150 sctlr_elx |= SCTLR_EL1_RES1;
Soby Mathewa993c422016-09-29 14:15:57 +0100151 else {
Soby Mathewa993c422016-09-29 14:15:57 +0100152 /*
David Cunadofee86532017-04-13 22:38:29 +0100153 * If the target execution state is AArch32 then the following
154 * fields need to be set.
155 *
156 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
157 * instructions are not trapped to EL1.
158 *
159 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
160 * instructions are not trapped to EL1.
161 *
162 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
163 * CP15DMB, CP15DSB, and CP15ISB instructions.
Soby Mathewa993c422016-09-29 14:15:57 +0100164 */
David Cunadofee86532017-04-13 22:38:29 +0100165 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
166 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
Soby Mathewa993c422016-09-29 14:15:57 +0100167 }
168
David Cunadofee86532017-04-13 22:38:29 +0100169 /*
170 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
David Cunado4168f2f2017-10-02 17:41:39 +0100171 * and other EL2 registers are set up by cm_preapre_ns_entry() as they
David Cunadofee86532017-04-13 22:38:29 +0100172 * are not part of the stored cpu_context.
173 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100174 write_ctx_reg(get_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
175
Varun Wadekarb6dd0b32018-05-08 10:52:36 -0700176 /*
177 * Base the context ACTLR_EL1 on the current value, as it is
178 * implementation defined. The context restore process will write
179 * the value from the context to the actual register and can cause
180 * problems for processor cores that don't expect certain bits to
181 * be zero.
182 */
183 actlr_elx = read_actlr_el1();
184 write_ctx_reg((get_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
185
David Cunado4168f2f2017-10-02 17:41:39 +0100186 if (security_state == SECURE) {
187 /*
188 * Initialise PMCR_EL0 for secure context only, setting all
189 * fields rather than relying on hw. Some fields are
190 * architecturally UNKNOWN on reset.
191 *
192 * PMCR_EL0.LC: Set to one so that cycle counter overflow, that
193 * is recorded in PMOVSCLR_EL0[31], occurs on the increment
194 * that changes PMCCNTR_EL0[63] from 1 to 0.
195 *
196 * PMCR_EL0.DP: Set to one so that the cycle counter,
197 * PMCCNTR_EL0 does not count when event counting is prohibited.
198 *
199 * PMCR_EL0.X: Set to zero to disable export of events.
200 *
201 * PMCR_EL0.D: Set to zero so that, when enabled, PMCCNTR_EL0
202 * counts on every clock cycle.
203 */
204 pmcr_el0 = ((PMCR_EL0_RESET_VAL | PMCR_EL0_LC_BIT
205 | PMCR_EL0_DP_BIT)
206 & ~(PMCR_EL0_X_BIT | PMCR_EL0_D_BIT));
207 write_ctx_reg(get_sysregs_ctx(ctx), CTX_PMCR_EL0, pmcr_el0);
208 }
209
Andrew Thoelke4e126072014-06-04 21:10:52 +0100210 /* Populate EL3 state so that we've the right context before doing ERET */
211 state = get_el3state_ctx(ctx);
212 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
213 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
214 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
215
216 /*
217 * Store the X0-X7 value from the entrypoint into the context
218 * Use memcpy as we are in control of the layout of the structures
219 */
220 gp_regs = get_gpregs_ctx(ctx);
221 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
222}
223
224/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000225 * Enable architecture extensions on first entry to Non-secure world.
226 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
227 * it is zero.
228 ******************************************************************************/
229static void enable_extensions_nonsecure(int el2_unused)
230{
231#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100232#if ENABLE_SPE_FOR_LOWER_ELS
233 spe_enable(el2_unused);
234#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100235
236#if ENABLE_AMU
237 amu_enable(el2_unused);
238#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100239
240#if ENABLE_SVE_FOR_NS
241 sve_enable(el2_unused);
242#endif
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000243#endif
244}
245
246/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100247 * The following function initializes the cpu_context for a CPU specified by
248 * its `cpu_idx` for first use, and sets the initial entrypoint state as
249 * specified by the entry_point_info structure.
250 ******************************************************************************/
251void cm_init_context_by_index(unsigned int cpu_idx,
252 const entry_point_info_t *ep)
253{
254 cpu_context_t *ctx;
255 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
256 cm_init_context_common(ctx, ep);
257}
258
259/*******************************************************************************
260 * The following function initializes the cpu_context for the current CPU
261 * for first use, and sets the initial entrypoint state as specified by the
262 * entry_point_info structure.
263 ******************************************************************************/
264void cm_init_my_context(const entry_point_info_t *ep)
265{
266 cpu_context_t *ctx;
267 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
268 cm_init_context_common(ctx, ep);
269}
270
271/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100272 * Prepare the CPU system registers for first entry into secure or normal world
273 *
274 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
275 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
276 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
277 * For all entries, the EL1 registers are initialized from the cpu_context
278 ******************************************************************************/
279void cm_prepare_el3_exit(uint32_t security_state)
280{
dp-armee3457b2017-05-23 09:32:49 +0100281 uint32_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100282 cpu_context_t *ctx = cm_get_context(security_state);
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000283 int el2_unused = 0;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100284
285 assert(ctx);
286
287 if (security_state == NON_SECURE) {
288 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
289 if (scr_el3 & SCR_HCE_BIT) {
290 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
291 sctlr_elx = read_ctx_reg(get_sysregs_ctx(ctx),
292 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800293 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100294 sctlr_elx |= SCTLR_EL2_RES1;
295 write_sctlr_el2(sctlr_elx);
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000296 } else if (EL_IMPLEMENTED(2)) {
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000297 el2_unused = 1;
298
David Cunadofee86532017-04-13 22:38:29 +0100299 /*
300 * EL2 present but unused, need to disable safely.
301 * SCTLR_EL2 can be ignored in this case.
302 *
303 * Initialise all fields in HCR_EL2, except HCR_EL2.RW,
304 * to zero so that Non-secure operations do not trap to
305 * EL2.
306 *
307 * HCR_EL2.RW: Set this field to match SCR_EL3.RW
308 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100309 write_hcr_el2((scr_el3 & SCR_RW_BIT) ? HCR_RW_BIT : 0);
310
David Cunadofee86532017-04-13 22:38:29 +0100311 /*
312 * Initialise CPTR_EL2 setting all fields rather than
313 * relying on the hw. All fields have architecturally
314 * UNKNOWN reset values.
315 *
316 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
317 * accesses to the CPACR_EL1 or CPACR from both
318 * Execution states do not trap to EL2.
319 *
320 * CPTR_EL2.TTA: Set to zero so that Non-secure System
321 * register accesses to the trace registers from both
322 * Execution states do not trap to EL2.
323 *
324 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
325 * to SIMD and floating-point functionality from both
326 * Execution states do not trap to EL2.
327 */
328 write_cptr_el2(CPTR_EL2_RESET_VAL &
329 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
330 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100331
David Cunadofee86532017-04-13 22:38:29 +0100332 /*
333 * Initiliase CNTHCTL_EL2. All fields are
334 * architecturally UNKNOWN on reset and are set to zero
335 * except for field(s) listed below.
336 *
337 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
338 * Hyp mode of Non-secure EL0 and EL1 accesses to the
339 * physical timer registers.
340 *
341 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
342 * Hyp mode of Non-secure EL0 and EL1 accesses to the
343 * physical counter registers.
344 */
345 write_cnthctl_el2(CNTHCTL_RESET_VAL |
346 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100347
David Cunadofee86532017-04-13 22:38:29 +0100348 /*
349 * Initialise CNTVOFF_EL2 to zero as it resets to an
350 * architecturally UNKNOWN value.
351 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100352 write_cntvoff_el2(0);
353
David Cunadofee86532017-04-13 22:38:29 +0100354 /*
355 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
356 * MPIDR_EL1 respectively.
357 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100358 write_vpidr_el2(read_midr_el1());
359 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000360
361 /*
David Cunadofee86532017-04-13 22:38:29 +0100362 * Initialise VTTBR_EL2. All fields are architecturally
363 * UNKNOWN on reset.
364 *
365 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
366 * 2 address translation is disabled, cache maintenance
367 * operations depend on the VMID.
368 *
369 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
370 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000371 */
David Cunadofee86532017-04-13 22:38:29 +0100372 write_vttbr_el2(VTTBR_RESET_VAL &
373 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
374 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
375
David Cunado5f55e282016-10-31 17:37:34 +0000376 /*
David Cunadofee86532017-04-13 22:38:29 +0100377 * Initialise MDCR_EL2, setting all fields rather than
378 * relying on hw. Some fields are architecturally
379 * UNKNOWN on reset.
380 *
381 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
382 * EL1 System register accesses to the Debug ROM
383 * registers are not trapped to EL2.
384 *
385 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
386 * System register accesses to the powerdown debug
387 * registers are not trapped to EL2.
388 *
389 * MDCR_EL2.TDA: Set to zero so that System register
390 * accesses to the debug registers do not trap to EL2.
391 *
392 * MDCR_EL2.TDE: Set to zero so that debug exceptions
393 * are not routed to EL2.
394 *
395 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
396 * Monitors.
397 *
398 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
399 * EL1 accesses to all Performance Monitors registers
400 * are not trapped to EL2.
401 *
402 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
403 * and EL1 accesses to the PMCR_EL0 or PMCR are not
404 * trapped to EL2.
405 *
406 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
407 * architecturally-defined reset value.
David Cunado5f55e282016-10-31 17:37:34 +0000408 */
dp-armee3457b2017-05-23 09:32:49 +0100409 mdcr_el2 = ((MDCR_EL2_RESET_VAL |
David Cunadofee86532017-04-13 22:38:29 +0100410 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
411 >> PMCR_EL0_N_SHIFT)) &
412 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT
413 | MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT
414 | MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT
415 | MDCR_EL2_TPMCR_BIT));
dp-armee3457b2017-05-23 09:32:49 +0100416
dp-armee3457b2017-05-23 09:32:49 +0100417 write_mdcr_el2(mdcr_el2);
418
David Cunadoc14b08e2016-11-25 00:21:59 +0000419 /*
David Cunadofee86532017-04-13 22:38:29 +0100420 * Initialise HSTR_EL2. All fields are architecturally
421 * UNKNOWN on reset.
422 *
423 * HSTR_EL2.T<n>: Set all these fields to zero so that
424 * Non-secure EL0 or EL1 accesses to System registers
425 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000426 */
David Cunadofee86532017-04-13 22:38:29 +0100427 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000428 /*
David Cunadofee86532017-04-13 22:38:29 +0100429 * Initialise CNTHP_CTL_EL2. All fields are
430 * architecturally UNKNOWN on reset.
431 *
432 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
433 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000434 */
David Cunadofee86532017-04-13 22:38:29 +0100435 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
436 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100437 }
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000438 enable_extensions_nonsecure(el2_unused);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100439 }
440
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100441 cm_el1_sysregs_context_restore(security_state);
442 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100443}
444
445/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100446 * The next four functions are used by runtime services to save and restore
447 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000448 * state.
449 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000450void cm_el1_sysregs_context_save(uint32_t security_state)
451{
Dan Handleye2712bc2014-04-10 15:37:22 +0100452 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000453
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100454 ctx = cm_get_context(security_state);
Achin Gupta7aea9082014-02-01 07:51:28 +0000455 assert(ctx);
456
457 el1_sysregs_context_save(get_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100458
459#if IMAGE_BL31
460 if (security_state == SECURE)
461 PUBLISH_EVENT(cm_exited_secure_world);
462 else
463 PUBLISH_EVENT(cm_exited_normal_world);
464#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000465}
466
467void cm_el1_sysregs_context_restore(uint32_t security_state)
468{
Dan Handleye2712bc2014-04-10 15:37:22 +0100469 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000470
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100471 ctx = cm_get_context(security_state);
Achin Gupta7aea9082014-02-01 07:51:28 +0000472 assert(ctx);
473
474 el1_sysregs_context_restore(get_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100475
476#if IMAGE_BL31
477 if (security_state == SECURE)
478 PUBLISH_EVENT(cm_entering_secure_world);
479 else
480 PUBLISH_EVENT(cm_entering_normal_world);
481#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000482}
483
484/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100485 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
486 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000487 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100488void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000489{
Dan Handleye2712bc2014-04-10 15:37:22 +0100490 cpu_context_t *ctx;
491 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000492
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100493 ctx = cm_get_context(security_state);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000494 assert(ctx);
495
Andrew Thoelke4e126072014-06-04 21:10:52 +0100496 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000497 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000498 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000499}
500
501/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100502 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
503 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +0000504 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +0100505void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100506 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +0000507{
Dan Handleye2712bc2014-04-10 15:37:22 +0100508 cpu_context_t *ctx;
509 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +0000510
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100511 ctx = cm_get_context(security_state);
Achin Gupta607084e2014-02-09 18:24:19 +0000512 assert(ctx);
513
514 /* Populate EL3 state so that ERET jumps to the correct entry */
515 state = get_el3state_ctx(ctx);
516 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100517 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +0000518}
519
520/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +0100521 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
522 * pertaining to the given security state using the value and bit position
523 * specified in the parameters. It preserves all other bits.
524 ******************************************************************************/
525void cm_write_scr_el3_bit(uint32_t security_state,
526 uint32_t bit_pos,
527 uint32_t value)
528{
529 cpu_context_t *ctx;
530 el3_state_t *state;
531 uint32_t scr_el3;
532
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100533 ctx = cm_get_context(security_state);
Achin Gupta27b895e2014-05-04 18:38:28 +0100534 assert(ctx);
535
536 /* Ensure that the bit position is a valid one */
537 assert((1 << bit_pos) & SCR_VALID_BIT_MASK);
538
539 /* Ensure that the 'value' is only a bit wide */
540 assert(value <= 1);
541
542 /*
543 * Get the SCR_EL3 value from the cpu context, clear the desired bit
544 * and set it to its new value.
545 */
546 state = get_el3state_ctx(ctx);
547 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
548 scr_el3 &= ~(1 << bit_pos);
549 scr_el3 |= value << bit_pos;
550 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
551}
552
553/*******************************************************************************
554 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
555 * given security state.
556 ******************************************************************************/
557uint32_t cm_get_scr_el3(uint32_t security_state)
558{
559 cpu_context_t *ctx;
560 el3_state_t *state;
561
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100562 ctx = cm_get_context(security_state);
Achin Gupta27b895e2014-05-04 18:38:28 +0100563 assert(ctx);
564
565 /* Populate EL3 state so that ERET jumps to the correct entry */
566 state = get_el3state_ctx(ctx);
567 return read_ctx_reg(state, CTX_SCR_EL3);
568}
569
570/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000571 * This function is used to program the context that's used for exception
572 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
573 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +0000574 ******************************************************************************/
575void cm_set_next_eret_context(uint32_t security_state)
576{
Dan Handleye2712bc2014-04-10 15:37:22 +0100577 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000578
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100579 ctx = cm_get_context(security_state);
Achin Gupta7aea9082014-02-01 07:51:28 +0000580 assert(ctx);
581
Andrew Thoelke4e126072014-06-04 21:10:52 +0100582 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000583}