blob: 8430c06e8a15bf15b07aad46f14a170a5d1f0540 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
23#include <lib/el3_runtime/pubsub_events.h>
24#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060025#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/extensions/mpam.h>
johpow019baade32021-07-08 14:14:00 -050027#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <lib/extensions/spe.h>
29#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010030#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010031#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010032#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000033#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000034
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010035#if ENABLE_FEAT_TWED
36/* Make sure delay value fits within the range(0-15) */
37CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
38#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000039
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010040static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Aweke20126002022-04-08 16:48:05 -050041
42static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
43{
44 u_register_t sctlr_elx, actlr_elx;
45
46 /*
47 * Initialise SCTLR_EL1 to the reset value corresponding to the target
48 * execution state setting all fields rather than relying on the hw.
49 * Some fields have architecturally UNKNOWN reset values and these are
50 * set to zero.
51 *
52 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
53 *
54 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
55 * required by PSCI specification)
56 */
57 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
58 if (GET_RW(ep->spsr) == MODE_RW_64) {
59 sctlr_elx |= SCTLR_EL1_RES1;
60 } else {
61 /*
62 * If the target execution state is AArch32 then the following
63 * fields need to be set.
64 *
65 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
66 * instructions are not trapped to EL1.
67 *
68 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
69 * instructions are not trapped to EL1.
70 *
71 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
72 * CP15DMB, CP15DSB, and CP15ISB instructions.
73 */
74 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
75 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
76 }
77
78#if ERRATA_A75_764081
79 /*
80 * If workaround of errata 764081 for Cortex-A75 is used then set
81 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
82 */
83 sctlr_elx |= SCTLR_IESB_BIT;
84#endif
85 /* Store the initialised SCTLR_EL1 value in the cpu_context */
86 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
87
88 /*
89 * Base the context ACTLR_EL1 on the current value, as it is
90 * implementation defined. The context restore process will write
91 * the value from the context to the actual register and can cause
92 * problems for processor cores that don't expect certain bits to
93 * be zero.
94 */
95 actlr_elx = read_actlr_el1();
96 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
97}
98
Zelalem Aweke42401112022-01-05 17:12:24 -060099/******************************************************************************
100 * This function performs initializations that are specific to SECURE state
101 * and updates the cpu context specified by 'ctx'.
102 *****************************************************************************/
103static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000104{
Zelalem Aweke42401112022-01-05 17:12:24 -0600105 u_register_t scr_el3;
106 el3_state_t *state;
107
108 state = get_el3state_ctx(ctx);
109 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
110
111#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000112 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600113 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
114 * indicated by the interrupt routing model for BL31.
115 */
116 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
117#endif
118
119#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
120 /* Get Memory Tagging Extension support level */
121 unsigned int mte = get_armv8_5_mte_support();
122#endif
123 /*
124 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
125 * is set, or when MTE is only implemented at EL0.
Achin Gupta7aea9082014-02-01 07:51:28 +0000126 */
Zelalem Aweke42401112022-01-05 17:12:24 -0600127#if CTX_INCLUDE_MTE_REGS
128 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
129 scr_el3 |= SCR_ATA_BIT;
130#else
131 if (mte == MTE_IMPLEMENTED_EL0) {
132 scr_el3 |= SCR_ATA_BIT;
133 }
134#endif /* CTX_INCLUDE_MTE_REGS */
135
136 /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
137 if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) {
138 if (GET_RW(ep->spsr) != MODE_RW_64) {
139 ERROR("S-EL2 can not be used in AArch32\n.");
140 panic();
141 }
142
143 scr_el3 |= SCR_EEL2_BIT;
144 }
145
146 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
147
Zelalem Aweke20126002022-04-08 16:48:05 -0500148 /*
149 * Initialize EL1 context registers unless SPMC is running
150 * at S-EL2.
151 */
152#if !SPMD_SPM_AT_SEL2
153 setup_el1_context(ctx, ep);
154#endif
155
Zelalem Aweke42401112022-01-05 17:12:24 -0600156 manage_extensions_secure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000157}
158
Zelalem Aweke42401112022-01-05 17:12:24 -0600159#if ENABLE_RME
160/******************************************************************************
161 * This function performs initializations that are specific to REALM state
162 * and updates the cpu context specified by 'ctx'.
163 *****************************************************************************/
164static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
165{
166 u_register_t scr_el3;
167 el3_state_t *state;
168
169 state = get_el3state_ctx(ctx);
170 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
171
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000172 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
173
Andre Przywara902c9022022-11-17 17:30:43 +0000174 if (is_feat_csv2_2_supported()) {
175 /* Enable access to the SCXTNUM_ELx registers. */
176 scr_el3 |= SCR_EnSCXT_BIT;
177 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600178
179 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
180}
181#endif /* ENABLE_RME */
182
183/******************************************************************************
184 * This function performs initializations that are specific to NON-SECURE state
185 * and updates the cpu context specified by 'ctx'.
186 *****************************************************************************/
187static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
188{
189 u_register_t scr_el3;
190 el3_state_t *state;
191
192 state = get_el3state_ctx(ctx);
193 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
194
195 /* SCR_NS: Set the NS bit */
196 scr_el3 |= SCR_NS_BIT;
197
198#if !CTX_INCLUDE_PAUTH_REGS
199 /*
200 * If the pointer authentication registers aren't saved during world
201 * switches the value of the registers can be leaked from the Secure to
202 * the Non-secure world. To prevent this, rather than enabling pointer
203 * authentication everywhere, we only enable it in the Non-secure world.
204 *
205 * If the Secure world wants to use pointer authentication,
206 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
207 */
208 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
209#endif /* !CTX_INCLUDE_PAUTH_REGS */
210
211 /* Allow access to Allocation Tags when MTE is implemented. */
212 scr_el3 |= SCR_ATA_BIT;
213
Manish Pandey0e3379d2022-10-10 11:43:08 +0100214#if HANDLE_EA_EL3_FIRST_NS
215 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
216 scr_el3 |= SCR_EA_BIT;
217#endif
218
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100219#if RAS_TRAP_NS_ERR_REC_ACCESS
220 /*
221 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
222 * and RAS ERX registers from EL1 and EL2(from any security state)
223 * are trapped to EL3.
224 * Set here to trap only for NS EL1/EL2
225 *
226 */
227 scr_el3 |= SCR_TERR_BIT;
228#endif
229
Andre Przywara902c9022022-11-17 17:30:43 +0000230 if (is_feat_csv2_2_supported()) {
231 /* Enable access to the SCXTNUM_ELx registers. */
232 scr_el3 |= SCR_EnSCXT_BIT;
233 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000234
Zelalem Aweke42401112022-01-05 17:12:24 -0600235#ifdef IMAGE_BL31
236 /*
237 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
238 * indicated by the interrupt routing model for BL31.
239 */
240 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
241#endif
242 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600243
Zelalem Aweke20126002022-04-08 16:48:05 -0500244 /* Initialize EL1 context registers */
245 setup_el1_context(ctx, ep);
246
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600247 /* Initialize EL2 context registers */
248#if CTX_INCLUDE_EL2_REGS
249
250 /*
251 * Initialize SCTLR_EL2 context register using Endianness value
252 * taken from the entrypoint attribute.
253 */
254 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
255 sctlr_el2 |= SCTLR_EL2_RES1;
256 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
257 sctlr_el2);
258
259 /*
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100260 * Program the ICC_SRE_EL2 to make sure the correct bits are set
261 * when restoring NS context.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600262 */
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100263 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
264 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600265 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
266 icc_sre_el2);
Boyan Karatotevecd9f082022-10-26 15:10:39 +0100267
268 /*
269 * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't
270 * throw anyone off who expects this to be sensible.
271 * TODO: A similar thing happens in cm_prepare_el3_exit. They should be
272 * unified with the proper PMU implementation
273 */
274 u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) &
275 PMCR_EL0_N_MASK);
276 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600277#endif /* CTX_INCLUDE_EL2_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600278}
279
Achin Gupta7aea9082014-02-01 07:51:28 +0000280/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600281 * The following function performs initialization of the cpu_context 'ctx'
282 * for first use that is common to all security states, and sets the
283 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100284 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000285 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100286 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100287 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600288static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100289{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000290 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100291 el3_state_t *state;
292 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100293
Andrew Thoelke4e126072014-06-04 21:10:52 +0100294 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000295 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100296
297 /*
David Cunadofee86532017-04-13 22:38:29 +0100298 * SCR_EL3 was initialised during reset sequence in macro
299 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
300 * affect the next EL.
301 *
302 * The following fields are initially set to zero and then updated to
303 * the required value depending on the state of the SPSR_EL3 and the
304 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100305 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000306 scr_el3 = read_scr();
Manish Pandey0e3379d2022-10-10 11:43:08 +0100307 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
Zelalem Aweke42401112022-01-05 17:12:24 -0600308 SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500309
David Cunadofee86532017-04-13 22:38:29 +0100310 /*
311 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
312 * Exception level as specified by SPSR.
313 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500314 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100315 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500316 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600317
David Cunadofee86532017-04-13 22:38:29 +0100318 /*
319 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500320 * Secure timer registers to EL3, from AArch64 state only, if specified
321 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
322 * bit always behaves as 1 (i.e. secure physical timer register access
323 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100324 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500325 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100326 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500327 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100328
johpow01f91e59f2021-08-04 19:38:18 -0500329 /*
330 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
331 * SCR_EL3.HXEn.
332 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000333 if (is_feat_hcx_supported()) {
334 scr_el3 |= SCR_HXEn_BIT;
335 }
johpow01f91e59f2021-08-04 19:38:18 -0500336
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400337 /*
338 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
339 * registers are trapped to EL3.
340 */
341#if ENABLE_FEAT_RNG_TRAP
342 scr_el3 |= SCR_TRNDR_BIT;
343#endif
344
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000345#if FAULT_INJECTION_SUPPORT
346 /* Enable fault injection from lower ELs */
347 scr_el3 |= SCR_FIEN_BIT;
348#endif
349
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000350 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000351 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
352 */
353 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
354 scr_el3 |= SCR_TCR2EN_BIT;
355 }
356
357 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600358 * CPTR_EL3 was initialized out of reset, copy that value to the
359 * context register.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000360 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100361 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsovc4502772021-03-22 11:59:37 +0000362
Andrew Thoelke4e126072014-06-04 21:10:52 +0100363 /*
David Cunadofee86532017-04-13 22:38:29 +0100364 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
365 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
366 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500367 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
368 * same conditions as HVC instructions and when the processor supports
369 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500370 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
371 * CNTPOFF_EL2 register under the same conditions as HVC instructions
372 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100373 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000374 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
375 || ((GET_RW(ep->spsr) != MODE_RW_64)
376 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100377 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500378
Andre Przywarae8920f62022-11-10 14:28:01 +0000379 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500380 scr_el3 |= SCR_FGTEN_BIT;
381 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500382
Andre Przywarac3464182022-11-17 17:30:43 +0000383 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500384 scr_el3 |= SCR_ECVEN_BIT;
385 }
David Cunadofee86532017-04-13 22:38:29 +0100386 }
387
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100388#if ENABLE_FEAT_TWED
johpow013e24c162020-04-22 14:05:13 -0500389 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100390 /* Set delay in SCR_EL3 */
391 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
392 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
393 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500394
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100395 /* Enable WFE delay */
396 scr_el3 |= SCR_TWEDEn_BIT;
397#endif /* ENABLE_FEAT_TWED */
johpow013e24c162020-04-22 14:05:13 -0500398
David Cunadofee86532017-04-13 22:38:29 +0100399 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100400 * Populate EL3 state so that we've the right context
401 * before doing ERET
402 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100403 state = get_el3state_ctx(ctx);
404 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
405 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
406 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
407
408 /*
409 * Store the X0-X7 value from the entrypoint into the context
410 * Use memcpy as we are in control of the layout of the structures
411 */
412 gp_regs = get_gpregs_ctx(ctx);
413 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
414}
415
416/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600417 * Context management library initialization routine. This library is used by
418 * runtime services to share pointers to 'cpu_context' structures for secure
419 * non-secure and realm states. Management of the structures and their associated
420 * memory is not done by the context management library e.g. the PSCI service
421 * manages the cpu context used for entry from and exit to the non-secure state.
422 * The Secure payload dispatcher service manages the context(s) corresponding to
423 * the secure state. It also uses this library to get access to the non-secure
424 * state cpu context pointers.
425 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
426 * which will be used for programming an entry into a lower EL. The same context
427 * will be used to save state upon exception entry from that EL.
428 ******************************************************************************/
429void __init cm_init(void)
430{
431 /*
432 * The context management library has only global data to intialize, but
433 * that will be done when the BSS is zeroed out.
434 */
435}
436
437/*******************************************************************************
438 * This is the high-level function used to initialize the cpu_context 'ctx' for
439 * first use. It performs initializations that are common to all security states
440 * and initializations specific to the security state specified in 'ep'
441 ******************************************************************************/
442void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
443{
444 unsigned int security_state;
445
446 assert(ctx != NULL);
447
448 /*
449 * Perform initializations that are common
450 * to all security states
451 */
452 setup_context_common(ctx, ep);
453
454 security_state = GET_SECURITY_STATE(ep->h.attr);
455
456 /* Perform security state specific initializations */
457 switch (security_state) {
458 case SECURE:
459 setup_secure_context(ctx, ep);
460 break;
461#if ENABLE_RME
462 case REALM:
463 setup_realm_context(ctx, ep);
464 break;
465#endif
466 case NON_SECURE:
467 setup_ns_context(ctx, ep);
468 break;
469 default:
470 ERROR("Invalid security state\n");
471 panic();
472 break;
473 }
474}
475
476/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000477 * Enable architecture extensions on first entry to Non-secure world.
478 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
479 * it is zero.
480 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500481static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000482{
483#if IMAGE_BL31
Andre Przywaraf3e8cfc2022-11-17 16:42:09 +0000484 if (is_feat_spe_supported()) {
485 spe_enable(el2_unused);
486 }
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100487
488#if ENABLE_AMU
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100489 amu_enable(el2_unused, ctx);
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100490#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100491
johpow019baade32021-07-08 14:14:00 -0500492#if ENABLE_SME_FOR_NS
493 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */
494 sme_enable(ctx);
495#elif ENABLE_SVE_FOR_NS
496 /* Enable SVE and FPU/SIMD for non-secure world. */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100497 sve_enable(ctx);
498#endif
499
Andre Przywara84b86532022-11-17 16:42:09 +0000500 if (is_feat_mpam_supported()) {
501 mpam_enable(el2_unused);
502 }
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100503
Andre Przywara191eff62022-11-17 16:42:09 +0000504 if (is_feat_trbe_supported()) {
505 trbe_enable();
506 }
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100507
Andre Przywarac97c5512022-11-17 16:42:09 +0000508 if (is_feat_brbe_supported()) {
509 brbe_enable();
510 }
johpow0181865962022-01-28 17:06:20 -0600511
Andre Przywara44e33e02022-11-17 16:42:09 +0000512 if (is_feat_sys_reg_trace_supported()) {
513 sys_reg_trace_enable(ctx);
514 }
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100515
Andre Przywara06ea44e2022-11-17 17:30:43 +0000516 if (is_feat_trf_supported()) {
517 trf_enable();
518 }
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000519#endif
520}
521
522/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100523 * Enable architecture extensions on first entry to Secure world.
524 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500525static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100526{
527#if IMAGE_BL31
johpow019baade32021-07-08 14:14:00 -0500528 #if ENABLE_SME_FOR_NS
529 #if ENABLE_SME_FOR_SWD
530 /*
531 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
532 * ensure SME, SVE, and FPU/SIMD context properly managed.
533 */
534 sme_enable(ctx);
535 #else /* ENABLE_SME_FOR_SWD */
536 /*
537 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
538 * safely use the associated registers.
539 */
540 sme_disable(ctx);
541 #endif /* ENABLE_SME_FOR_SWD */
542 #elif ENABLE_SVE_FOR_NS
543 #if ENABLE_SVE_FOR_SWD
544 /*
545 * Enable SVE and FPU in secure context, secure manager must ensure that
546 * the SVE and FPU register contexts are properly managed.
547 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100548 sve_enable(ctx);
johpow019baade32021-07-08 14:14:00 -0500549 #else /* ENABLE_SVE_FOR_SWD */
550 /*
551 * Disable SVE and FPU in secure context so non-secure world can safely
552 * use them.
553 */
554 sve_disable(ctx);
555 #endif /* ENABLE_SVE_FOR_SWD */
556 #endif /* ENABLE_SVE_FOR_NS */
557#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100558}
559
560/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100561 * The following function initializes the cpu_context for a CPU specified by
562 * its `cpu_idx` for first use, and sets the initial entrypoint state as
563 * specified by the entry_point_info structure.
564 ******************************************************************************/
565void cm_init_context_by_index(unsigned int cpu_idx,
566 const entry_point_info_t *ep)
567{
568 cpu_context_t *ctx;
569 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100570 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100571}
572
573/*******************************************************************************
574 * The following function initializes the cpu_context for the current CPU
575 * for first use, and sets the initial entrypoint state as specified by the
576 * entry_point_info structure.
577 ******************************************************************************/
578void cm_init_my_context(const entry_point_info_t *ep)
579{
580 cpu_context_t *ctx;
581 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100582 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100583}
584
585/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500586 * Prepare the CPU system registers for first entry into realm, secure, or
587 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100588 *
589 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
590 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
591 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
592 * For all entries, the EL1 registers are initialized from the cpu_context
593 ******************************************************************************/
594void cm_prepare_el3_exit(uint32_t security_state)
595{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000596 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100597 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100598 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000599 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100600
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000601 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100602
603 if (security_state == NON_SECURE) {
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000604 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000605 CTX_SCR_EL3);
606 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100607 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000608 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000609 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800610 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100611 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000612#if ERRATA_A75_764081
613 /*
614 * If workaround of errata 764081 for Cortex-A75 is used
615 * then set SCTLR_EL2.IESB to enable Implicit Error
616 * Synchronization Barrier.
617 */
618 sctlr_elx |= SCTLR_IESB_BIT;
619#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100620 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000621 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100622 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000623
David Cunadofee86532017-04-13 22:38:29 +0100624 /*
625 * EL2 present but unused, need to disable safely.
626 * SCTLR_EL2 can be ignored in this case.
627 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100628 * Set EL2 register width appropriately: Set HCR_EL2
629 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100630 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000631 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100632 hcr_el2 |= HCR_RW_BIT;
633
634 /*
635 * For Armv8.3 pointer authentication feature, disable
636 * traps to EL2 when accessing key registers or using
637 * pointer authentication instructions from lower ELs.
638 */
639 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
640
641 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100642
David Cunadofee86532017-04-13 22:38:29 +0100643 /*
644 * Initialise CPTR_EL2 setting all fields rather than
645 * relying on the hw. All fields have architecturally
646 * UNKNOWN reset values.
647 *
648 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
649 * accesses to the CPACR_EL1 or CPACR from both
650 * Execution states do not trap to EL2.
651 *
652 * CPTR_EL2.TTA: Set to zero so that Non-secure System
653 * register accesses to the trace registers from both
654 * Execution states do not trap to EL2.
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100655 * If PE trace unit System registers are not implemented
656 * then this bit is reserved, and must be set to zero.
David Cunadofee86532017-04-13 22:38:29 +0100657 *
658 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
659 * to SIMD and floating-point functionality from both
660 * Execution states do not trap to EL2.
661 */
662 write_cptr_el2(CPTR_EL2_RESET_VAL &
663 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
664 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100665
David Cunadofee86532017-04-13 22:38:29 +0100666 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000667 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100668 * architecturally UNKNOWN on reset and are set to zero
669 * except for field(s) listed below.
670 *
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500671 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
David Cunadofee86532017-04-13 22:38:29 +0100672 * Hyp mode of Non-secure EL0 and EL1 accesses to the
673 * physical timer registers.
674 *
675 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
676 * Hyp mode of Non-secure EL0 and EL1 accesses to the
677 * physical counter registers.
678 */
679 write_cnthctl_el2(CNTHCTL_RESET_VAL |
680 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100681
David Cunadofee86532017-04-13 22:38:29 +0100682 /*
683 * Initialise CNTVOFF_EL2 to zero as it resets to an
684 * architecturally UNKNOWN value.
685 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100686 write_cntvoff_el2(0);
687
David Cunadofee86532017-04-13 22:38:29 +0100688 /*
689 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
690 * MPIDR_EL1 respectively.
691 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100692 write_vpidr_el2(read_midr_el1());
693 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000694
695 /*
David Cunadofee86532017-04-13 22:38:29 +0100696 * Initialise VTTBR_EL2. All fields are architecturally
697 * UNKNOWN on reset.
698 *
699 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
700 * 2 address translation is disabled, cache maintenance
701 * operations depend on the VMID.
702 *
703 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
704 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000705 */
David Cunadofee86532017-04-13 22:38:29 +0100706 write_vttbr_el2(VTTBR_RESET_VAL &
707 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
708 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
709
David Cunado5f55e282016-10-31 17:37:34 +0000710 /*
David Cunadofee86532017-04-13 22:38:29 +0100711 * Initialise MDCR_EL2, setting all fields rather than
712 * relying on hw. Some fields are architecturally
713 * UNKNOWN on reset.
714 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100715 * MDCR_EL2.HLP: Set to one so that event counter
716 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
717 * occurs on the increment that changes
718 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
719 * implemented. This bit is RES0 in versions of the
720 * architecture earlier than ARMv8.5, setting it to 1
721 * doesn't have any effect on them.
722 *
723 * MDCR_EL2.TTRF: Set to zero so that access to Trace
724 * Filter Control register TRFCR_EL1 at EL1 is not
725 * trapped to EL2. This bit is RES0 in versions of
726 * the architecture earlier than ARMv8.4.
727 *
728 * MDCR_EL2.HPMD: Set to one so that event counting is
729 * prohibited at EL2. This bit is RES0 in versions of
730 * the architecture earlier than ARMv8.1, setting it
731 * to 1 doesn't have any effect on them.
732 *
733 * MDCR_EL2.TPMS: Set to zero so that accesses to
734 * Statistical Profiling control registers from EL1
735 * do not trap to EL2. This bit is RES0 when SPE is
736 * not implemented.
737 *
David Cunadofee86532017-04-13 22:38:29 +0100738 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
739 * EL1 System register accesses to the Debug ROM
740 * registers are not trapped to EL2.
741 *
742 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
743 * System register accesses to the powerdown debug
744 * registers are not trapped to EL2.
745 *
746 * MDCR_EL2.TDA: Set to zero so that System register
747 * accesses to the debug registers do not trap to EL2.
748 *
749 * MDCR_EL2.TDE: Set to zero so that debug exceptions
750 * are not routed to EL2.
751 *
752 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
753 * Monitors.
754 *
755 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
756 * EL1 accesses to all Performance Monitors registers
757 * are not trapped to EL2.
758 *
759 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
760 * and EL1 accesses to the PMCR_EL0 or PMCR are not
761 * trapped to EL2.
762 *
763 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
764 * architecturally-defined reset value.
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100765 *
766 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
767 * owning exception level is NS-EL1 and, tracing is
768 * prohibited at NS-EL2. These bits are RES0 when
769 * FEAT_TRBE is not implemented.
David Cunado5f55e282016-10-31 17:37:34 +0000770 */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100771 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
772 MDCR_EL2_HPMD) |
773 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
774 >> PMCR_EL0_N_SHIFT)) &
775 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
776 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
777 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
778 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100779 MDCR_EL2_TPMCR_BIT |
780 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armee3457b2017-05-23 09:32:49 +0100781
dp-armee3457b2017-05-23 09:32:49 +0100782 write_mdcr_el2(mdcr_el2);
783
David Cunadoc14b08e2016-11-25 00:21:59 +0000784 /*
David Cunadofee86532017-04-13 22:38:29 +0100785 * Initialise HSTR_EL2. All fields are architecturally
786 * UNKNOWN on reset.
787 *
788 * HSTR_EL2.T<n>: Set all these fields to zero so that
789 * Non-secure EL0 or EL1 accesses to System registers
790 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000791 */
David Cunadofee86532017-04-13 22:38:29 +0100792 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000793 /*
David Cunadofee86532017-04-13 22:38:29 +0100794 * Initialise CNTHP_CTL_EL2. All fields are
795 * architecturally UNKNOWN on reset.
796 *
797 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
798 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000799 */
David Cunadofee86532017-04-13 22:38:29 +0100800 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
801 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100802 }
johpow019baade32021-07-08 14:14:00 -0500803 manage_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100804 }
805
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100806 cm_el1_sysregs_context_restore(security_state);
807 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100808}
809
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000810#if CTX_INCLUDE_EL2_REGS
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000811
812static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
813{
Andre Przywara8258f142023-02-15 15:56:15 +0000814 write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2());
815 if (is_feat_amu_supported()) {
816 write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000817 }
Andre Przywara8258f142023-02-15 15:56:15 +0000818 write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2());
819 write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2());
820 write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2());
821 write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000822}
823
824static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
825{
Andre Przywara8258f142023-02-15 15:56:15 +0000826 write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2));
827 if (is_feat_amu_supported()) {
828 write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000829 }
Andre Przywara8258f142023-02-15 15:56:15 +0000830 write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2));
831 write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2));
832 write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2));
833 write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000834}
835
Andre Przywara84b86532022-11-17 16:42:09 +0000836static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
837{
838 u_register_t mpam_idr = read_mpamidr_el1();
839
840 write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2());
841
842 /*
843 * The context registers that we intend to save would be part of the
844 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
845 */
846 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
847 return;
848 }
849
850 /*
851 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
852 * MPAMIDR_HAS_HCR_BIT == 1.
853 */
854 write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2());
855 write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2());
856 write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2());
857
858 /*
859 * The number of MPAMVPM registers is implementation defined, their
860 * number is stored in the MPAMIDR_EL1 register.
861 */
862 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
863 case 7:
864 write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2());
865 __fallthrough;
866 case 6:
867 write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2());
868 __fallthrough;
869 case 5:
870 write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2());
871 __fallthrough;
872 case 4:
873 write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2());
874 __fallthrough;
875 case 3:
876 write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2());
877 __fallthrough;
878 case 2:
879 write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2());
880 __fallthrough;
881 case 1:
882 write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2());
883 break;
884 }
885}
886
887static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
888{
889 u_register_t mpam_idr = read_mpamidr_el1();
890
891 write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2));
892
893 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
894 return;
895 }
896
897 write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2));
898 write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2));
899 write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2));
900
901 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
902 case 7:
903 write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2));
904 __fallthrough;
905 case 6:
906 write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2));
907 __fallthrough;
908 case 5:
909 write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2));
910 __fallthrough;
911 case 4:
912 write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2));
913 __fallthrough;
914 case 3:
915 write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2));
916 __fallthrough;
917 case 2:
918 write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2));
919 __fallthrough;
920 case 1:
921 write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2));
922 break;
923 }
924}
925
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000926/*******************************************************************************
927 * Save EL2 sysreg context
928 ******************************************************************************/
929void cm_el2_sysregs_context_save(uint32_t security_state)
930{
931 u_register_t scr_el3 = read_scr();
932
933 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500934 * Always save the non-secure and realm EL2 context, only save the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000935 * S-EL2 context if S-EL2 is enabled.
936 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500937 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100938 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000939 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500940 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000941
942 ctx = cm_get_context(security_state);
943 assert(ctx != NULL);
944
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500945 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
946
947 el2_sysregs_context_save_common(el2_sysregs_ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500948#if CTX_INCLUDE_MTE_REGS
949 el2_sysregs_context_save_mte(el2_sysregs_ctx);
950#endif
Andre Przywara84b86532022-11-17 16:42:09 +0000951 if (is_feat_mpam_supported()) {
952 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
953 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000954
Andre Przywara8258f142023-02-15 15:56:15 +0000955 if (is_feat_fgt_supported()) {
956 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
957 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000958
Andre Przywarac3464182022-11-17 17:30:43 +0000959 if (is_feat_ecv_v2_supported()) {
960 write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2,
961 read_cntpoff_el2());
962 }
963
Andre Przywara98908b32022-11-17 16:42:09 +0000964 if (is_feat_vhe_supported()) {
965 write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2,
966 read_contextidr_el2());
967 write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2,
968 read_ttbr1_el2());
969 }
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500970#if RAS_EXTENSION
971 el2_sysregs_context_save_ras(el2_sysregs_ctx);
972#endif
973#if CTX_INCLUDE_NEVE_REGS
974 el2_sysregs_context_save_nv2(el2_sysregs_ctx);
975#endif
Andre Przywara06ea44e2022-11-17 17:30:43 +0000976 if (is_feat_trf_supported()) {
977 write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2());
978 }
Andre Przywara902c9022022-11-17 17:30:43 +0000979
980 if (is_feat_csv2_2_supported()) {
981 write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2,
982 read_scxtnum_el2());
983 }
984
Andre Przywara1d8795e2022-11-15 11:45:19 +0000985 if (is_feat_hcx_supported()) {
986 write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2());
987 }
Mark Brownc37eee72023-03-14 20:13:03 +0000988 if (is_feat_tcr2_supported()) {
989 write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2());
990 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000991 }
992}
993
994/*******************************************************************************
995 * Restore EL2 sysreg context
996 ******************************************************************************/
997void cm_el2_sysregs_context_restore(uint32_t security_state)
998{
999 u_register_t scr_el3 = read_scr();
1000
1001 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001002 * Always restore the non-secure and realm EL2 context, only restore the
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001003 * S-EL2 context if S-EL2 is enabled.
1004 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001005 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +01001006 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001007 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001008 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001009
1010 ctx = cm_get_context(security_state);
1011 assert(ctx != NULL);
1012
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001013 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1014
1015 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001016#if CTX_INCLUDE_MTE_REGS
1017 el2_sysregs_context_restore_mte(el2_sysregs_ctx);
1018#endif
Andre Przywara84b86532022-11-17 16:42:09 +00001019 if (is_feat_mpam_supported()) {
1020 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
1021 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001022
Andre Przywara8258f142023-02-15 15:56:15 +00001023 if (is_feat_fgt_supported()) {
1024 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1025 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001026
Andre Przywarac3464182022-11-17 17:30:43 +00001027 if (is_feat_ecv_v2_supported()) {
1028 write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx,
1029 CTX_CNTPOFF_EL2));
1030 }
1031
Andre Przywara98908b32022-11-17 16:42:09 +00001032 if (is_feat_vhe_supported()) {
1033 write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2));
1034 write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2));
1035 }
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001036#if RAS_EXTENSION
1037 el2_sysregs_context_restore_ras(el2_sysregs_ctx);
1038#endif
1039#if CTX_INCLUDE_NEVE_REGS
1040 el2_sysregs_context_restore_nv2(el2_sysregs_ctx);
1041#endif
Andre Przywara06ea44e2022-11-17 17:30:43 +00001042 if (is_feat_trf_supported()) {
1043 write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2));
1044 }
Andre Przywara902c9022022-11-17 17:30:43 +00001045
1046 if (is_feat_csv2_2_supported()) {
1047 write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx,
1048 CTX_SCXTNUM_EL2));
1049 }
1050
Andre Przywara1d8795e2022-11-15 11:45:19 +00001051 if (is_feat_hcx_supported()) {
1052 write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2));
1053 }
Mark Brownc37eee72023-03-14 20:13:03 +00001054 if (is_feat_tcr2_supported()) {
1055 write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2));
1056 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001057 }
1058}
1059#endif /* CTX_INCLUDE_EL2_REGS */
1060
Andrew Thoelke4e126072014-06-04 21:10:52 +01001061/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001062 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1063 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1064 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1065 * cm_prepare_el3_exit function.
1066 ******************************************************************************/
1067void cm_prepare_el3_exit_ns(void)
1068{
1069#if CTX_INCLUDE_EL2_REGS
1070 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1071 assert(ctx != NULL);
1072
Zelalem Aweke20126002022-04-08 16:48:05 -05001073 /* Assert that EL2 is used. */
1074#if ENABLE_ASSERTIONS
1075 el3_state_t *state = get_el3state_ctx(ctx);
1076 u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1077#endif
1078 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1079 (el_implemented(2U) != EL_IMPL_NONE));
1080
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001081 /*
1082 * Currently some extensions are configured using
1083 * direct register updates. Therefore, do this here
1084 * instead of when setting up context.
1085 */
1086 manage_extensions_nonsecure(0, ctx);
1087
1088 /*
1089 * Set the NS bit to be able to access the ICC_SRE_EL2
1090 * register when restoring context.
1091 */
1092 write_scr_el3(read_scr_el3() | SCR_NS_BIT);
1093
Olivier Depreze4793dd2022-05-09 17:34:02 +02001094 /*
1095 * Ensure the NS bit change is committed before the EL2/EL1
1096 * state restoration.
1097 */
1098 isb();
1099
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001100 /* Restore EL2 and EL1 sysreg contexts */
1101 cm_el2_sysregs_context_restore(NON_SECURE);
1102 cm_el1_sysregs_context_restore(NON_SECURE);
1103 cm_set_next_eret_context(NON_SECURE);
1104#else
1105 cm_prepare_el3_exit(NON_SECURE);
1106#endif /* CTX_INCLUDE_EL2_REGS */
1107}
1108
1109/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +01001110 * The next four functions are used by runtime services to save and restore
1111 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001112 * state.
1113 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001114void cm_el1_sysregs_context_save(uint32_t security_state)
1115{
Dan Handleye2712bc2014-04-10 15:37:22 +01001116 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001117
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001118 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001119 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001120
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001121 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001122
1123#if IMAGE_BL31
1124 if (security_state == SECURE)
1125 PUBLISH_EVENT(cm_exited_secure_world);
1126 else
1127 PUBLISH_EVENT(cm_exited_normal_world);
1128#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001129}
1130
1131void cm_el1_sysregs_context_restore(uint32_t security_state)
1132{
Dan Handleye2712bc2014-04-10 15:37:22 +01001133 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001134
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001135 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001136 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001137
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001138 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001139
1140#if IMAGE_BL31
1141 if (security_state == SECURE)
1142 PUBLISH_EVENT(cm_entering_secure_world);
1143 else
1144 PUBLISH_EVENT(cm_entering_normal_world);
1145#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001146}
1147
1148/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001149 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1150 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001151 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001152void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001153{
Dan Handleye2712bc2014-04-10 15:37:22 +01001154 cpu_context_t *ctx;
1155 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001156
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001157 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001158 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001159
Andrew Thoelke4e126072014-06-04 21:10:52 +01001160 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001161 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001162 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001163}
1164
1165/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001166 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1167 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001168 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001169void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001170 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001171{
Dan Handleye2712bc2014-04-10 15:37:22 +01001172 cpu_context_t *ctx;
1173 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001174
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001175 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001176 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001177
1178 /* Populate EL3 state so that ERET jumps to the correct entry */
1179 state = get_el3state_ctx(ctx);
1180 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001181 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001182}
1183
1184/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001185 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1186 * pertaining to the given security state using the value and bit position
1187 * specified in the parameters. It preserves all other bits.
1188 ******************************************************************************/
1189void cm_write_scr_el3_bit(uint32_t security_state,
1190 uint32_t bit_pos,
1191 uint32_t value)
1192{
1193 cpu_context_t *ctx;
1194 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001195 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001196
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001197 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001198 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001199
1200 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001201 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001202
1203 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001204 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001205
1206 /*
1207 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1208 * and set it to its new value.
1209 */
1210 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001211 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001212 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001213 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001214 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1215}
1216
1217/*******************************************************************************
1218 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1219 * given security state.
1220 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001221u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001222{
1223 cpu_context_t *ctx;
1224 el3_state_t *state;
1225
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001226 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001227 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001228
1229 /* Populate EL3 state so that ERET jumps to the correct entry */
1230 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001231 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001232}
1233
1234/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001235 * This function is used to program the context that's used for exception
1236 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1237 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001238 ******************************************************************************/
1239void cm_set_next_eret_context(uint32_t security_state)
1240{
Dan Handleye2712bc2014-04-10 15:37:22 +01001241 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001242
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001243 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001244 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001245
Andrew Thoelke4e126072014-06-04 21:10:52 +01001246 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001247}