blob: 4355b128c2688874665d08e54c1d7d3a966a86c0 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Zelalem Aweke5362beb2022-04-04 17:42:48 -05002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010019#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060020#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <lib/el3_runtime/context_mgmt.h>
22#include <lib/el3_runtime/pubsub_events.h>
23#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060024#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025#include <lib/extensions/mpam.h>
johpow019baade32021-07-08 14:14:00 -050026#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000027#include <lib/extensions/spe.h>
28#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010029#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010030#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010031#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000032#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000033
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010034#if ENABLE_FEAT_TWED
35/* Make sure delay value fits within the range(0-15) */
36CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
37#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000038
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010039static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Aweke20126002022-04-08 16:48:05 -050040
41static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
42{
43 u_register_t sctlr_elx, actlr_elx;
44
45 /*
46 * Initialise SCTLR_EL1 to the reset value corresponding to the target
47 * execution state setting all fields rather than relying on the hw.
48 * Some fields have architecturally UNKNOWN reset values and these are
49 * set to zero.
50 *
51 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
52 *
53 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
54 * required by PSCI specification)
55 */
56 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
57 if (GET_RW(ep->spsr) == MODE_RW_64) {
58 sctlr_elx |= SCTLR_EL1_RES1;
59 } else {
60 /*
61 * If the target execution state is AArch32 then the following
62 * fields need to be set.
63 *
64 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
65 * instructions are not trapped to EL1.
66 *
67 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
68 * instructions are not trapped to EL1.
69 *
70 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
71 * CP15DMB, CP15DSB, and CP15ISB instructions.
72 */
73 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
74 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
75 }
76
77#if ERRATA_A75_764081
78 /*
79 * If workaround of errata 764081 for Cortex-A75 is used then set
80 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
81 */
82 sctlr_elx |= SCTLR_IESB_BIT;
83#endif
84 /* Store the initialised SCTLR_EL1 value in the cpu_context */
85 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
86
87 /*
88 * Base the context ACTLR_EL1 on the current value, as it is
89 * implementation defined. The context restore process will write
90 * the value from the context to the actual register and can cause
91 * problems for processor cores that don't expect certain bits to
92 * be zero.
93 */
94 actlr_elx = read_actlr_el1();
95 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
96}
97
Zelalem Aweke42401112022-01-05 17:12:24 -060098/******************************************************************************
99 * This function performs initializations that are specific to SECURE state
100 * and updates the cpu context specified by 'ctx'.
101 *****************************************************************************/
102static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000103{
Zelalem Aweke42401112022-01-05 17:12:24 -0600104 u_register_t scr_el3;
105 el3_state_t *state;
106
107 state = get_el3state_ctx(ctx);
108 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
109
110#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000111 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600112 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
113 * indicated by the interrupt routing model for BL31.
114 */
115 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
116#endif
117
118#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
119 /* Get Memory Tagging Extension support level */
120 unsigned int mte = get_armv8_5_mte_support();
121#endif
122 /*
123 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
124 * is set, or when MTE is only implemented at EL0.
Achin Gupta7aea9082014-02-01 07:51:28 +0000125 */
Zelalem Aweke42401112022-01-05 17:12:24 -0600126#if CTX_INCLUDE_MTE_REGS
127 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
128 scr_el3 |= SCR_ATA_BIT;
129#else
130 if (mte == MTE_IMPLEMENTED_EL0) {
131 scr_el3 |= SCR_ATA_BIT;
132 }
133#endif /* CTX_INCLUDE_MTE_REGS */
134
135 /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
136 if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) {
137 if (GET_RW(ep->spsr) != MODE_RW_64) {
138 ERROR("S-EL2 can not be used in AArch32\n.");
139 panic();
140 }
141
142 scr_el3 |= SCR_EEL2_BIT;
143 }
144
145 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
146
Zelalem Aweke20126002022-04-08 16:48:05 -0500147 /*
148 * Initialize EL1 context registers unless SPMC is running
149 * at S-EL2.
150 */
151#if !SPMD_SPM_AT_SEL2
152 setup_el1_context(ctx, ep);
153#endif
154
Zelalem Aweke42401112022-01-05 17:12:24 -0600155 manage_extensions_secure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000156}
157
Zelalem Aweke42401112022-01-05 17:12:24 -0600158#if ENABLE_RME
159/******************************************************************************
160 * This function performs initializations that are specific to REALM state
161 * and updates the cpu context specified by 'ctx'.
162 *****************************************************************************/
163static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
164{
165 u_register_t scr_el3;
166 el3_state_t *state;
167
168 state = get_el3state_ctx(ctx);
169 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
170
171 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
172
173 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
174}
175#endif /* ENABLE_RME */
176
177/******************************************************************************
178 * This function performs initializations that are specific to NON-SECURE state
179 * and updates the cpu context specified by 'ctx'.
180 *****************************************************************************/
181static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
182{
183 u_register_t scr_el3;
184 el3_state_t *state;
185
186 state = get_el3state_ctx(ctx);
187 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
188
189 /* SCR_NS: Set the NS bit */
190 scr_el3 |= SCR_NS_BIT;
191
192#if !CTX_INCLUDE_PAUTH_REGS
193 /*
194 * If the pointer authentication registers aren't saved during world
195 * switches the value of the registers can be leaked from the Secure to
196 * the Non-secure world. To prevent this, rather than enabling pointer
197 * authentication everywhere, we only enable it in the Non-secure world.
198 *
199 * If the Secure world wants to use pointer authentication,
200 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
201 */
202 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
203#endif /* !CTX_INCLUDE_PAUTH_REGS */
204
205 /* Allow access to Allocation Tags when MTE is implemented. */
206 scr_el3 |= SCR_ATA_BIT;
207
208#ifdef IMAGE_BL31
209 /*
210 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
211 * indicated by the interrupt routing model for BL31.
212 */
213 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
214#endif
215 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600216
Zelalem Aweke20126002022-04-08 16:48:05 -0500217 /* Initialize EL1 context registers */
218 setup_el1_context(ctx, ep);
219
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600220 /* Initialize EL2 context registers */
221#if CTX_INCLUDE_EL2_REGS
222
223 /*
224 * Initialize SCTLR_EL2 context register using Endianness value
225 * taken from the entrypoint attribute.
226 */
227 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
228 sctlr_el2 |= SCTLR_EL2_RES1;
229 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
230 sctlr_el2);
231
232 /*
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100233 * Program the ICC_SRE_EL2 to make sure the correct bits are set
234 * when restoring NS context.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600235 */
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100236 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
237 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600238 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
239 icc_sre_el2);
240#endif /* CTX_INCLUDE_EL2_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600241}
242
Achin Gupta7aea9082014-02-01 07:51:28 +0000243/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600244 * The following function performs initialization of the cpu_context 'ctx'
245 * for first use that is common to all security states, and sets the
246 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100247 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000248 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100249 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100250 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600251static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100252{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000253 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100254 el3_state_t *state;
255 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100256
Andrew Thoelke4e126072014-06-04 21:10:52 +0100257 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000258 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100259
260 /*
David Cunadofee86532017-04-13 22:38:29 +0100261 * SCR_EL3 was initialised during reset sequence in macro
262 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
263 * affect the next EL.
264 *
265 * The following fields are initially set to zero and then updated to
266 * the required value depending on the state of the SPSR_EL3 and the
267 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100268 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000269 scr_el3 = read_scr();
Andrew Thoelke4e126072014-06-04 21:10:52 +0100270 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
Zelalem Aweke42401112022-01-05 17:12:24 -0600271 SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500272
David Cunadofee86532017-04-13 22:38:29 +0100273 /*
274 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
275 * Exception level as specified by SPSR.
276 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500277 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100278 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500279 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600280
David Cunadofee86532017-04-13 22:38:29 +0100281 /*
282 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500283 * Secure timer registers to EL3, from AArch64 state only, if specified
284 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
285 * bit always behaves as 1 (i.e. secure physical timer register access
286 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100287 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500288 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100289 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500290 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100291
johpow01f91e59f2021-08-04 19:38:18 -0500292 /*
293 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
294 * SCR_EL3.HXEn.
295 */
296#if ENABLE_FEAT_HCX
297 scr_el3 |= SCR_HXEn_BIT;
298#endif
299
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400300 /*
301 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
302 * registers are trapped to EL3.
303 */
304#if ENABLE_FEAT_RNG_TRAP
305 scr_el3 |= SCR_TRNDR_BIT;
306#endif
307
Varun Wadekar92234852020-06-12 10:11:28 -0700308#if RAS_TRAP_LOWER_EL_ERR_ACCESS
309 /*
310 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
311 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
312 */
313 scr_el3 |= SCR_TERR_BIT;
314#endif
315
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700316#if !HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100317 /*
318 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
Zelalem Aweke42401112022-01-05 17:12:24 -0600319 * to EL3 when executing at a lower EL. When executing at EL3, External
320 * Aborts are taken to EL3.
David Cunadofee86532017-04-13 22:38:29 +0100321 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100322 scr_el3 &= ~SCR_EA_BIT;
323#endif
324
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000325#if FAULT_INJECTION_SUPPORT
326 /* Enable fault injection from lower ELs */
327 scr_el3 |= SCR_FIEN_BIT;
328#endif
329
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000330 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600331 * CPTR_EL3 was initialized out of reset, copy that value to the
332 * context register.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000333 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100334 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsovc4502772021-03-22 11:59:37 +0000335
Andrew Thoelke4e126072014-06-04 21:10:52 +0100336 /*
David Cunadofee86532017-04-13 22:38:29 +0100337 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
338 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
339 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500340 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
341 * same conditions as HVC instructions and when the processor supports
342 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500343 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
344 * CNTPOFF_EL2 register under the same conditions as HVC instructions
345 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100346 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000347 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
348 || ((GET_RW(ep->spsr) != MODE_RW_64)
349 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100350 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500351
352 if (is_armv8_6_fgt_present()) {
353 scr_el3 |= SCR_FGTEN_BIT;
354 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500355
356 if (get_armv8_6_ecv_support()
357 == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
358 scr_el3 |= SCR_ECVEN_BIT;
359 }
David Cunadofee86532017-04-13 22:38:29 +0100360 }
361
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100362#if ENABLE_FEAT_TWED
johpow013e24c162020-04-22 14:05:13 -0500363 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100364 /* Set delay in SCR_EL3 */
365 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
366 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
367 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500368
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100369 /* Enable WFE delay */
370 scr_el3 |= SCR_TWEDEn_BIT;
371#endif /* ENABLE_FEAT_TWED */
johpow013e24c162020-04-22 14:05:13 -0500372
David Cunadofee86532017-04-13 22:38:29 +0100373 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100374 * Populate EL3 state so that we've the right context
375 * before doing ERET
376 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100377 state = get_el3state_ctx(ctx);
378 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
379 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
380 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
381
382 /*
383 * Store the X0-X7 value from the entrypoint into the context
384 * Use memcpy as we are in control of the layout of the structures
385 */
386 gp_regs = get_gpregs_ctx(ctx);
387 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
388}
389
390/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600391 * Context management library initialization routine. This library is used by
392 * runtime services to share pointers to 'cpu_context' structures for secure
393 * non-secure and realm states. Management of the structures and their associated
394 * memory is not done by the context management library e.g. the PSCI service
395 * manages the cpu context used for entry from and exit to the non-secure state.
396 * The Secure payload dispatcher service manages the context(s) corresponding to
397 * the secure state. It also uses this library to get access to the non-secure
398 * state cpu context pointers.
399 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
400 * which will be used for programming an entry into a lower EL. The same context
401 * will be used to save state upon exception entry from that EL.
402 ******************************************************************************/
403void __init cm_init(void)
404{
405 /*
406 * The context management library has only global data to intialize, but
407 * that will be done when the BSS is zeroed out.
408 */
409}
410
411/*******************************************************************************
412 * This is the high-level function used to initialize the cpu_context 'ctx' for
413 * first use. It performs initializations that are common to all security states
414 * and initializations specific to the security state specified in 'ep'
415 ******************************************************************************/
416void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
417{
418 unsigned int security_state;
419
420 assert(ctx != NULL);
421
422 /*
423 * Perform initializations that are common
424 * to all security states
425 */
426 setup_context_common(ctx, ep);
427
428 security_state = GET_SECURITY_STATE(ep->h.attr);
429
430 /* Perform security state specific initializations */
431 switch (security_state) {
432 case SECURE:
433 setup_secure_context(ctx, ep);
434 break;
435#if ENABLE_RME
436 case REALM:
437 setup_realm_context(ctx, ep);
438 break;
439#endif
440 case NON_SECURE:
441 setup_ns_context(ctx, ep);
442 break;
443 default:
444 ERROR("Invalid security state\n");
445 panic();
446 break;
447 }
448}
449
450/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000451 * Enable architecture extensions on first entry to Non-secure world.
452 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
453 * it is zero.
454 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500455static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000456{
457#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100458#if ENABLE_SPE_FOR_LOWER_ELS
459 spe_enable(el2_unused);
460#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100461
462#if ENABLE_AMU
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100463 amu_enable(el2_unused, ctx);
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100464#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100465
johpow019baade32021-07-08 14:14:00 -0500466#if ENABLE_SME_FOR_NS
467 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */
468 sme_enable(ctx);
469#elif ENABLE_SVE_FOR_NS
470 /* Enable SVE and FPU/SIMD for non-secure world. */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100471 sve_enable(ctx);
472#endif
473
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100474#if ENABLE_MPAM_FOR_LOWER_ELS
475 mpam_enable(el2_unused);
476#endif
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100477
478#if ENABLE_TRBE_FOR_NS
479 trbe_enable();
480#endif /* ENABLE_TRBE_FOR_NS */
481
johpow0181865962022-01-28 17:06:20 -0600482#if ENABLE_BRBE_FOR_NS
483 brbe_enable();
484#endif /* ENABLE_BRBE_FOR_NS */
485
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100486#if ENABLE_SYS_REG_TRACE_FOR_NS
487 sys_reg_trace_enable(ctx);
488#endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
489
Manish V Badarkhe51a97112021-07-08 09:33:18 +0100490#if ENABLE_TRF_FOR_NS
491 trf_enable();
492#endif /* ENABLE_TRF_FOR_NS */
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000493#endif
494}
495
496/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100497 * Enable architecture extensions on first entry to Secure world.
498 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500499static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100500{
501#if IMAGE_BL31
johpow019baade32021-07-08 14:14:00 -0500502 #if ENABLE_SME_FOR_NS
503 #if ENABLE_SME_FOR_SWD
504 /*
505 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
506 * ensure SME, SVE, and FPU/SIMD context properly managed.
507 */
508 sme_enable(ctx);
509 #else /* ENABLE_SME_FOR_SWD */
510 /*
511 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
512 * safely use the associated registers.
513 */
514 sme_disable(ctx);
515 #endif /* ENABLE_SME_FOR_SWD */
516 #elif ENABLE_SVE_FOR_NS
517 #if ENABLE_SVE_FOR_SWD
518 /*
519 * Enable SVE and FPU in secure context, secure manager must ensure that
520 * the SVE and FPU register contexts are properly managed.
521 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100522 sve_enable(ctx);
johpow019baade32021-07-08 14:14:00 -0500523 #else /* ENABLE_SVE_FOR_SWD */
524 /*
525 * Disable SVE and FPU in secure context so non-secure world can safely
526 * use them.
527 */
528 sve_disable(ctx);
529 #endif /* ENABLE_SVE_FOR_SWD */
530 #endif /* ENABLE_SVE_FOR_NS */
531#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100532}
533
534/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100535 * The following function initializes the cpu_context for a CPU specified by
536 * its `cpu_idx` for first use, and sets the initial entrypoint state as
537 * specified by the entry_point_info structure.
538 ******************************************************************************/
539void cm_init_context_by_index(unsigned int cpu_idx,
540 const entry_point_info_t *ep)
541{
542 cpu_context_t *ctx;
543 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100544 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100545}
546
547/*******************************************************************************
548 * The following function initializes the cpu_context for the current CPU
549 * for first use, and sets the initial entrypoint state as specified by the
550 * entry_point_info structure.
551 ******************************************************************************/
552void cm_init_my_context(const entry_point_info_t *ep)
553{
554 cpu_context_t *ctx;
555 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100556 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100557}
558
559/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500560 * Prepare the CPU system registers for first entry into realm, secure, or
561 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100562 *
563 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
564 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
565 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
566 * For all entries, the EL1 registers are initialized from the cpu_context
567 ******************************************************************************/
568void cm_prepare_el3_exit(uint32_t security_state)
569{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000570 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100571 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100572 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000573 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100574
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000575 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100576
577 if (security_state == NON_SECURE) {
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000578 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000579 CTX_SCR_EL3);
580 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100581 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000582 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000583 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800584 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100585 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000586#if ERRATA_A75_764081
587 /*
588 * If workaround of errata 764081 for Cortex-A75 is used
589 * then set SCTLR_EL2.IESB to enable Implicit Error
590 * Synchronization Barrier.
591 */
592 sctlr_elx |= SCTLR_IESB_BIT;
593#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100594 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000595 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100596 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000597
David Cunadofee86532017-04-13 22:38:29 +0100598 /*
599 * EL2 present but unused, need to disable safely.
600 * SCTLR_EL2 can be ignored in this case.
601 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100602 * Set EL2 register width appropriately: Set HCR_EL2
603 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100604 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000605 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100606 hcr_el2 |= HCR_RW_BIT;
607
608 /*
609 * For Armv8.3 pointer authentication feature, disable
610 * traps to EL2 when accessing key registers or using
611 * pointer authentication instructions from lower ELs.
612 */
613 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
614
615 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100616
David Cunadofee86532017-04-13 22:38:29 +0100617 /*
618 * Initialise CPTR_EL2 setting all fields rather than
619 * relying on the hw. All fields have architecturally
620 * UNKNOWN reset values.
621 *
622 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
623 * accesses to the CPACR_EL1 or CPACR from both
624 * Execution states do not trap to EL2.
625 *
626 * CPTR_EL2.TTA: Set to zero so that Non-secure System
627 * register accesses to the trace registers from both
628 * Execution states do not trap to EL2.
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100629 * If PE trace unit System registers are not implemented
630 * then this bit is reserved, and must be set to zero.
David Cunadofee86532017-04-13 22:38:29 +0100631 *
632 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
633 * to SIMD and floating-point functionality from both
634 * Execution states do not trap to EL2.
635 */
636 write_cptr_el2(CPTR_EL2_RESET_VAL &
637 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
638 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100639
David Cunadofee86532017-04-13 22:38:29 +0100640 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000641 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100642 * architecturally UNKNOWN on reset and are set to zero
643 * except for field(s) listed below.
644 *
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500645 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
David Cunadofee86532017-04-13 22:38:29 +0100646 * Hyp mode of Non-secure EL0 and EL1 accesses to the
647 * physical timer registers.
648 *
649 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
650 * Hyp mode of Non-secure EL0 and EL1 accesses to the
651 * physical counter registers.
652 */
653 write_cnthctl_el2(CNTHCTL_RESET_VAL |
654 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100655
David Cunadofee86532017-04-13 22:38:29 +0100656 /*
657 * Initialise CNTVOFF_EL2 to zero as it resets to an
658 * architecturally UNKNOWN value.
659 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100660 write_cntvoff_el2(0);
661
David Cunadofee86532017-04-13 22:38:29 +0100662 /*
663 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
664 * MPIDR_EL1 respectively.
665 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100666 write_vpidr_el2(read_midr_el1());
667 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000668
669 /*
David Cunadofee86532017-04-13 22:38:29 +0100670 * Initialise VTTBR_EL2. All fields are architecturally
671 * UNKNOWN on reset.
672 *
673 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
674 * 2 address translation is disabled, cache maintenance
675 * operations depend on the VMID.
676 *
677 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
678 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000679 */
David Cunadofee86532017-04-13 22:38:29 +0100680 write_vttbr_el2(VTTBR_RESET_VAL &
681 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
682 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
683
David Cunado5f55e282016-10-31 17:37:34 +0000684 /*
David Cunadofee86532017-04-13 22:38:29 +0100685 * Initialise MDCR_EL2, setting all fields rather than
686 * relying on hw. Some fields are architecturally
687 * UNKNOWN on reset.
688 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100689 * MDCR_EL2.HLP: Set to one so that event counter
690 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
691 * occurs on the increment that changes
692 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
693 * implemented. This bit is RES0 in versions of the
694 * architecture earlier than ARMv8.5, setting it to 1
695 * doesn't have any effect on them.
696 *
697 * MDCR_EL2.TTRF: Set to zero so that access to Trace
698 * Filter Control register TRFCR_EL1 at EL1 is not
699 * trapped to EL2. This bit is RES0 in versions of
700 * the architecture earlier than ARMv8.4.
701 *
702 * MDCR_EL2.HPMD: Set to one so that event counting is
703 * prohibited at EL2. This bit is RES0 in versions of
704 * the architecture earlier than ARMv8.1, setting it
705 * to 1 doesn't have any effect on them.
706 *
707 * MDCR_EL2.TPMS: Set to zero so that accesses to
708 * Statistical Profiling control registers from EL1
709 * do not trap to EL2. This bit is RES0 when SPE is
710 * not implemented.
711 *
David Cunadofee86532017-04-13 22:38:29 +0100712 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
713 * EL1 System register accesses to the Debug ROM
714 * registers are not trapped to EL2.
715 *
716 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
717 * System register accesses to the powerdown debug
718 * registers are not trapped to EL2.
719 *
720 * MDCR_EL2.TDA: Set to zero so that System register
721 * accesses to the debug registers do not trap to EL2.
722 *
723 * MDCR_EL2.TDE: Set to zero so that debug exceptions
724 * are not routed to EL2.
725 *
726 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
727 * Monitors.
728 *
729 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
730 * EL1 accesses to all Performance Monitors registers
731 * are not trapped to EL2.
732 *
733 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
734 * and EL1 accesses to the PMCR_EL0 or PMCR are not
735 * trapped to EL2.
736 *
737 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
738 * architecturally-defined reset value.
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100739 *
740 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
741 * owning exception level is NS-EL1 and, tracing is
742 * prohibited at NS-EL2. These bits are RES0 when
743 * FEAT_TRBE is not implemented.
David Cunado5f55e282016-10-31 17:37:34 +0000744 */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100745 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
746 MDCR_EL2_HPMD) |
747 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
748 >> PMCR_EL0_N_SHIFT)) &
749 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
750 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
751 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
752 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100753 MDCR_EL2_TPMCR_BIT |
754 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armee3457b2017-05-23 09:32:49 +0100755
dp-armee3457b2017-05-23 09:32:49 +0100756 write_mdcr_el2(mdcr_el2);
757
David Cunadoc14b08e2016-11-25 00:21:59 +0000758 /*
David Cunadofee86532017-04-13 22:38:29 +0100759 * Initialise HSTR_EL2. All fields are architecturally
760 * UNKNOWN on reset.
761 *
762 * HSTR_EL2.T<n>: Set all these fields to zero so that
763 * Non-secure EL0 or EL1 accesses to System registers
764 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000765 */
David Cunadofee86532017-04-13 22:38:29 +0100766 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000767 /*
David Cunadofee86532017-04-13 22:38:29 +0100768 * Initialise CNTHP_CTL_EL2. All fields are
769 * architecturally UNKNOWN on reset.
770 *
771 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
772 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000773 */
David Cunadofee86532017-04-13 22:38:29 +0100774 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
775 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100776 }
johpow019baade32021-07-08 14:14:00 -0500777 manage_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100778 }
779
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100780 cm_el1_sysregs_context_restore(security_state);
781 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100782}
783
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000784#if CTX_INCLUDE_EL2_REGS
785/*******************************************************************************
786 * Save EL2 sysreg context
787 ******************************************************************************/
788void cm_el2_sysregs_context_save(uint32_t security_state)
789{
790 u_register_t scr_el3 = read_scr();
791
792 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500793 * Always save the non-secure and realm EL2 context, only save the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000794 * S-EL2 context if S-EL2 is enabled.
795 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500796 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100797 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000798 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500799 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000800
801 ctx = cm_get_context(security_state);
802 assert(ctx != NULL);
803
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500804 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
805
806 el2_sysregs_context_save_common(el2_sysregs_ctx);
807#if ENABLE_SPE_FOR_LOWER_ELS
808 el2_sysregs_context_save_spe(el2_sysregs_ctx);
809#endif
810#if CTX_INCLUDE_MTE_REGS
811 el2_sysregs_context_save_mte(el2_sysregs_ctx);
812#endif
813#if ENABLE_MPAM_FOR_LOWER_ELS
814 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
815#endif
816#if ENABLE_FEAT_FGT
817 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
818#endif
819#if ENABLE_FEAT_ECV
820 el2_sysregs_context_save_ecv(el2_sysregs_ctx);
821#endif
822#if ENABLE_FEAT_VHE
823 el2_sysregs_context_save_vhe(el2_sysregs_ctx);
824#endif
825#if RAS_EXTENSION
826 el2_sysregs_context_save_ras(el2_sysregs_ctx);
827#endif
828#if CTX_INCLUDE_NEVE_REGS
829 el2_sysregs_context_save_nv2(el2_sysregs_ctx);
830#endif
831#if ENABLE_TRF_FOR_NS
832 el2_sysregs_context_save_trf(el2_sysregs_ctx);
833#endif
834#if ENABLE_FEAT_CSV2_2
835 el2_sysregs_context_save_csv2(el2_sysregs_ctx);
836#endif
837#if ENABLE_FEAT_HCX
838 el2_sysregs_context_save_hcx(el2_sysregs_ctx);
839#endif
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000840 }
841}
842
843/*******************************************************************************
844 * Restore EL2 sysreg context
845 ******************************************************************************/
846void cm_el2_sysregs_context_restore(uint32_t security_state)
847{
848 u_register_t scr_el3 = read_scr();
849
850 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500851 * Always restore the non-secure and realm EL2 context, only restore the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000852 * S-EL2 context if S-EL2 is enabled.
853 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500854 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100855 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000856 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500857 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000858
859 ctx = cm_get_context(security_state);
860 assert(ctx != NULL);
861
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500862 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
863
864 el2_sysregs_context_restore_common(el2_sysregs_ctx);
865#if ENABLE_SPE_FOR_LOWER_ELS
866 el2_sysregs_context_restore_spe(el2_sysregs_ctx);
867#endif
868#if CTX_INCLUDE_MTE_REGS
869 el2_sysregs_context_restore_mte(el2_sysregs_ctx);
870#endif
871#if ENABLE_MPAM_FOR_LOWER_ELS
872 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
873#endif
874#if ENABLE_FEAT_FGT
875 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
876#endif
877#if ENABLE_FEAT_ECV
878 el2_sysregs_context_restore_ecv(el2_sysregs_ctx);
879#endif
880#if ENABLE_FEAT_VHE
881 el2_sysregs_context_restore_vhe(el2_sysregs_ctx);
882#endif
883#if RAS_EXTENSION
884 el2_sysregs_context_restore_ras(el2_sysregs_ctx);
885#endif
886#if CTX_INCLUDE_NEVE_REGS
887 el2_sysregs_context_restore_nv2(el2_sysregs_ctx);
888#endif
889#if ENABLE_TRF_FOR_NS
890 el2_sysregs_context_restore_trf(el2_sysregs_ctx);
891#endif
892#if ENABLE_FEAT_CSV2_2
893 el2_sysregs_context_restore_csv2(el2_sysregs_ctx);
894#endif
895#if ENABLE_FEAT_HCX
896 el2_sysregs_context_restore_hcx(el2_sysregs_ctx);
897#endif
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000898 }
899}
900#endif /* CTX_INCLUDE_EL2_REGS */
901
Andrew Thoelke4e126072014-06-04 21:10:52 +0100902/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600903 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
904 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
905 * updating EL1 and EL2 registers. Otherwise, it calls the generic
906 * cm_prepare_el3_exit function.
907 ******************************************************************************/
908void cm_prepare_el3_exit_ns(void)
909{
910#if CTX_INCLUDE_EL2_REGS
911 cpu_context_t *ctx = cm_get_context(NON_SECURE);
912 assert(ctx != NULL);
913
Zelalem Aweke20126002022-04-08 16:48:05 -0500914 /* Assert that EL2 is used. */
915#if ENABLE_ASSERTIONS
916 el3_state_t *state = get_el3state_ctx(ctx);
917 u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
918#endif
919 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
920 (el_implemented(2U) != EL_IMPL_NONE));
921
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600922 /*
923 * Currently some extensions are configured using
924 * direct register updates. Therefore, do this here
925 * instead of when setting up context.
926 */
927 manage_extensions_nonsecure(0, ctx);
928
929 /*
930 * Set the NS bit to be able to access the ICC_SRE_EL2
931 * register when restoring context.
932 */
933 write_scr_el3(read_scr_el3() | SCR_NS_BIT);
934
Olivier Depreze4793dd2022-05-09 17:34:02 +0200935 /*
936 * Ensure the NS bit change is committed before the EL2/EL1
937 * state restoration.
938 */
939 isb();
940
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600941 /* Restore EL2 and EL1 sysreg contexts */
942 cm_el2_sysregs_context_restore(NON_SECURE);
943 cm_el1_sysregs_context_restore(NON_SECURE);
944 cm_set_next_eret_context(NON_SECURE);
945#else
946 cm_prepare_el3_exit(NON_SECURE);
947#endif /* CTX_INCLUDE_EL2_REGS */
948}
949
950/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100951 * The next four functions are used by runtime services to save and restore
952 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000953 * state.
954 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000955void cm_el1_sysregs_context_save(uint32_t security_state)
956{
Dan Handleye2712bc2014-04-10 15:37:22 +0100957 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000958
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100959 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000960 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000961
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000962 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100963
964#if IMAGE_BL31
965 if (security_state == SECURE)
966 PUBLISH_EVENT(cm_exited_secure_world);
967 else
968 PUBLISH_EVENT(cm_exited_normal_world);
969#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000970}
971
972void cm_el1_sysregs_context_restore(uint32_t security_state)
973{
Dan Handleye2712bc2014-04-10 15:37:22 +0100974 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000975
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100976 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000977 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000978
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000979 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100980
981#if IMAGE_BL31
982 if (security_state == SECURE)
983 PUBLISH_EVENT(cm_entering_secure_world);
984 else
985 PUBLISH_EVENT(cm_entering_normal_world);
986#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000987}
988
989/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100990 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
991 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000992 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100993void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000994{
Dan Handleye2712bc2014-04-10 15:37:22 +0100995 cpu_context_t *ctx;
996 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000997
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100998 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000999 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001000
Andrew Thoelke4e126072014-06-04 21:10:52 +01001001 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001002 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001003 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001004}
1005
1006/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001007 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1008 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001009 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001010void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001011 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001012{
Dan Handleye2712bc2014-04-10 15:37:22 +01001013 cpu_context_t *ctx;
1014 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001015
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001016 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001017 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001018
1019 /* Populate EL3 state so that ERET jumps to the correct entry */
1020 state = get_el3state_ctx(ctx);
1021 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001022 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001023}
1024
1025/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001026 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1027 * pertaining to the given security state using the value and bit position
1028 * specified in the parameters. It preserves all other bits.
1029 ******************************************************************************/
1030void cm_write_scr_el3_bit(uint32_t security_state,
1031 uint32_t bit_pos,
1032 uint32_t value)
1033{
1034 cpu_context_t *ctx;
1035 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001036 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001037
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001038 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001039 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001040
1041 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001042 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001043
1044 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001045 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001046
1047 /*
1048 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1049 * and set it to its new value.
1050 */
1051 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001052 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001053 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001054 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001055 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1056}
1057
1058/*******************************************************************************
1059 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1060 * given security state.
1061 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001062u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001063{
1064 cpu_context_t *ctx;
1065 el3_state_t *state;
1066
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001067 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001068 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001069
1070 /* Populate EL3 state so that ERET jumps to the correct entry */
1071 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001072 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001073}
1074
1075/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001076 * This function is used to program the context that's used for exception
1077 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1078 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001079 ******************************************************************************/
1080void cm_set_next_eret_context(uint32_t security_state)
1081{
Dan Handleye2712bc2014-04-10 15:37:22 +01001082 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001083
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001084 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001085 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001086
Andrew Thoelke4e126072014-06-04 21:10:52 +01001087 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001088}