blob: 8b45c642255583fb69a4cedf5944a64a76302394 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Zelalem Aweke5362beb2022-04-04 17:42:48 -05002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
23#include <lib/el3_runtime/pubsub_events.h>
24#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060025#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/extensions/mpam.h>
johpow019baade32021-07-08 14:14:00 -050027#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <lib/extensions/spe.h>
29#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010030#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010031#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010032#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000033#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000034
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010035#if ENABLE_FEAT_TWED
36/* Make sure delay value fits within the range(0-15) */
37CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
38#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000039
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010040static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Aweke20126002022-04-08 16:48:05 -050041
42static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
43{
44 u_register_t sctlr_elx, actlr_elx;
45
46 /*
47 * Initialise SCTLR_EL1 to the reset value corresponding to the target
48 * execution state setting all fields rather than relying on the hw.
49 * Some fields have architecturally UNKNOWN reset values and these are
50 * set to zero.
51 *
52 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
53 *
54 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
55 * required by PSCI specification)
56 */
57 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
58 if (GET_RW(ep->spsr) == MODE_RW_64) {
59 sctlr_elx |= SCTLR_EL1_RES1;
60 } else {
61 /*
62 * If the target execution state is AArch32 then the following
63 * fields need to be set.
64 *
65 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
66 * instructions are not trapped to EL1.
67 *
68 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
69 * instructions are not trapped to EL1.
70 *
71 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
72 * CP15DMB, CP15DSB, and CP15ISB instructions.
73 */
74 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
75 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
76 }
77
78#if ERRATA_A75_764081
79 /*
80 * If workaround of errata 764081 for Cortex-A75 is used then set
81 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
82 */
83 sctlr_elx |= SCTLR_IESB_BIT;
84#endif
85 /* Store the initialised SCTLR_EL1 value in the cpu_context */
86 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
87
88 /*
89 * Base the context ACTLR_EL1 on the current value, as it is
90 * implementation defined. The context restore process will write
91 * the value from the context to the actual register and can cause
92 * problems for processor cores that don't expect certain bits to
93 * be zero.
94 */
95 actlr_elx = read_actlr_el1();
96 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
97}
98
Zelalem Aweke42401112022-01-05 17:12:24 -060099/******************************************************************************
100 * This function performs initializations that are specific to SECURE state
101 * and updates the cpu context specified by 'ctx'.
102 *****************************************************************************/
103static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000104{
Zelalem Aweke42401112022-01-05 17:12:24 -0600105 u_register_t scr_el3;
106 el3_state_t *state;
107
108 state = get_el3state_ctx(ctx);
109 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
110
111#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000112 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600113 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
114 * indicated by the interrupt routing model for BL31.
115 */
116 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
117#endif
118
119#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
120 /* Get Memory Tagging Extension support level */
121 unsigned int mte = get_armv8_5_mte_support();
122#endif
123 /*
124 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
125 * is set, or when MTE is only implemented at EL0.
Achin Gupta7aea9082014-02-01 07:51:28 +0000126 */
Zelalem Aweke42401112022-01-05 17:12:24 -0600127#if CTX_INCLUDE_MTE_REGS
128 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
129 scr_el3 |= SCR_ATA_BIT;
130#else
131 if (mte == MTE_IMPLEMENTED_EL0) {
132 scr_el3 |= SCR_ATA_BIT;
133 }
134#endif /* CTX_INCLUDE_MTE_REGS */
135
136 /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
137 if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) {
138 if (GET_RW(ep->spsr) != MODE_RW_64) {
139 ERROR("S-EL2 can not be used in AArch32\n.");
140 panic();
141 }
142
143 scr_el3 |= SCR_EEL2_BIT;
144 }
145
146 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
147
Zelalem Aweke20126002022-04-08 16:48:05 -0500148 /*
149 * Initialize EL1 context registers unless SPMC is running
150 * at S-EL2.
151 */
152#if !SPMD_SPM_AT_SEL2
153 setup_el1_context(ctx, ep);
154#endif
155
Zelalem Aweke42401112022-01-05 17:12:24 -0600156 manage_extensions_secure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000157}
158
Zelalem Aweke42401112022-01-05 17:12:24 -0600159#if ENABLE_RME
160/******************************************************************************
161 * This function performs initializations that are specific to REALM state
162 * and updates the cpu context specified by 'ctx'.
163 *****************************************************************************/
164static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
165{
166 u_register_t scr_el3;
167 el3_state_t *state;
168
169 state = get_el3state_ctx(ctx);
170 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
171
172 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
173
174 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
175}
176#endif /* ENABLE_RME */
177
178/******************************************************************************
179 * This function performs initializations that are specific to NON-SECURE state
180 * and updates the cpu context specified by 'ctx'.
181 *****************************************************************************/
182static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
183{
184 u_register_t scr_el3;
185 el3_state_t *state;
186
187 state = get_el3state_ctx(ctx);
188 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
189
190 /* SCR_NS: Set the NS bit */
191 scr_el3 |= SCR_NS_BIT;
192
193#if !CTX_INCLUDE_PAUTH_REGS
194 /*
195 * If the pointer authentication registers aren't saved during world
196 * switches the value of the registers can be leaked from the Secure to
197 * the Non-secure world. To prevent this, rather than enabling pointer
198 * authentication everywhere, we only enable it in the Non-secure world.
199 *
200 * If the Secure world wants to use pointer authentication,
201 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
202 */
203 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
204#endif /* !CTX_INCLUDE_PAUTH_REGS */
205
206 /* Allow access to Allocation Tags when MTE is implemented. */
207 scr_el3 |= SCR_ATA_BIT;
208
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100209#if RAS_TRAP_NS_ERR_REC_ACCESS
210 /*
211 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
212 * and RAS ERX registers from EL1 and EL2(from any security state)
213 * are trapped to EL3.
214 * Set here to trap only for NS EL1/EL2
215 *
216 */
217 scr_el3 |= SCR_TERR_BIT;
218#endif
219
Zelalem Aweke42401112022-01-05 17:12:24 -0600220#ifdef IMAGE_BL31
221 /*
222 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
223 * indicated by the interrupt routing model for BL31.
224 */
225 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
226#endif
227 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600228
Zelalem Aweke20126002022-04-08 16:48:05 -0500229 /* Initialize EL1 context registers */
230 setup_el1_context(ctx, ep);
231
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600232 /* Initialize EL2 context registers */
233#if CTX_INCLUDE_EL2_REGS
234
235 /*
236 * Initialize SCTLR_EL2 context register using Endianness value
237 * taken from the entrypoint attribute.
238 */
239 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
240 sctlr_el2 |= SCTLR_EL2_RES1;
241 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
242 sctlr_el2);
243
244 /*
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100245 * Program the ICC_SRE_EL2 to make sure the correct bits are set
246 * when restoring NS context.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600247 */
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100248 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
249 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600250 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
251 icc_sre_el2);
Boyan Karatotevecd9f082022-10-26 15:10:39 +0100252
253 /*
254 * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't
255 * throw anyone off who expects this to be sensible.
256 * TODO: A similar thing happens in cm_prepare_el3_exit. They should be
257 * unified with the proper PMU implementation
258 */
259 u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) &
260 PMCR_EL0_N_MASK);
261 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600262#endif /* CTX_INCLUDE_EL2_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600263}
264
Achin Gupta7aea9082014-02-01 07:51:28 +0000265/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600266 * The following function performs initialization of the cpu_context 'ctx'
267 * for first use that is common to all security states, and sets the
268 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100269 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000270 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100271 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100272 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600273static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100274{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000275 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100276 el3_state_t *state;
277 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100278
Andrew Thoelke4e126072014-06-04 21:10:52 +0100279 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000280 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100281
282 /*
David Cunadofee86532017-04-13 22:38:29 +0100283 * SCR_EL3 was initialised during reset sequence in macro
284 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
285 * affect the next EL.
286 *
287 * The following fields are initially set to zero and then updated to
288 * the required value depending on the state of the SPSR_EL3 and the
289 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100290 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000291 scr_el3 = read_scr();
Andrew Thoelke4e126072014-06-04 21:10:52 +0100292 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
Zelalem Aweke42401112022-01-05 17:12:24 -0600293 SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500294
David Cunadofee86532017-04-13 22:38:29 +0100295 /*
296 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
297 * Exception level as specified by SPSR.
298 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500299 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100300 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500301 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600302
David Cunadofee86532017-04-13 22:38:29 +0100303 /*
304 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500305 * Secure timer registers to EL3, from AArch64 state only, if specified
306 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
307 * bit always behaves as 1 (i.e. secure physical timer register access
308 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100309 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500310 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100311 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500312 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100313
johpow01f91e59f2021-08-04 19:38:18 -0500314 /*
315 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
316 * SCR_EL3.HXEn.
317 */
318#if ENABLE_FEAT_HCX
319 scr_el3 |= SCR_HXEn_BIT;
320#endif
321
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400322 /*
323 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
324 * registers are trapped to EL3.
325 */
326#if ENABLE_FEAT_RNG_TRAP
327 scr_el3 |= SCR_TRNDR_BIT;
328#endif
329
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700330#if !HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100331 /*
332 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
Zelalem Aweke42401112022-01-05 17:12:24 -0600333 * to EL3 when executing at a lower EL. When executing at EL3, External
334 * Aborts are taken to EL3.
David Cunadofee86532017-04-13 22:38:29 +0100335 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100336 scr_el3 &= ~SCR_EA_BIT;
337#endif
338
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000339#if FAULT_INJECTION_SUPPORT
340 /* Enable fault injection from lower ELs */
341 scr_el3 |= SCR_FIEN_BIT;
342#endif
343
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000344 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600345 * CPTR_EL3 was initialized out of reset, copy that value to the
346 * context register.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000347 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100348 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsovc4502772021-03-22 11:59:37 +0000349
Andrew Thoelke4e126072014-06-04 21:10:52 +0100350 /*
David Cunadofee86532017-04-13 22:38:29 +0100351 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
352 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
353 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500354 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
355 * same conditions as HVC instructions and when the processor supports
356 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500357 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
358 * CNTPOFF_EL2 register under the same conditions as HVC instructions
359 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100360 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000361 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
362 || ((GET_RW(ep->spsr) != MODE_RW_64)
363 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100364 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500365
366 if (is_armv8_6_fgt_present()) {
367 scr_el3 |= SCR_FGTEN_BIT;
368 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500369
370 if (get_armv8_6_ecv_support()
371 == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
372 scr_el3 |= SCR_ECVEN_BIT;
373 }
David Cunadofee86532017-04-13 22:38:29 +0100374 }
375
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100376#if ENABLE_FEAT_TWED
johpow013e24c162020-04-22 14:05:13 -0500377 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100378 /* Set delay in SCR_EL3 */
379 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
380 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
381 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500382
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100383 /* Enable WFE delay */
384 scr_el3 |= SCR_TWEDEn_BIT;
385#endif /* ENABLE_FEAT_TWED */
johpow013e24c162020-04-22 14:05:13 -0500386
David Cunadofee86532017-04-13 22:38:29 +0100387 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100388 * Populate EL3 state so that we've the right context
389 * before doing ERET
390 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100391 state = get_el3state_ctx(ctx);
392 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
393 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
394 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
395
396 /*
397 * Store the X0-X7 value from the entrypoint into the context
398 * Use memcpy as we are in control of the layout of the structures
399 */
400 gp_regs = get_gpregs_ctx(ctx);
401 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
402}
403
404/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600405 * Context management library initialization routine. This library is used by
406 * runtime services to share pointers to 'cpu_context' structures for secure
407 * non-secure and realm states. Management of the structures and their associated
408 * memory is not done by the context management library e.g. the PSCI service
409 * manages the cpu context used for entry from and exit to the non-secure state.
410 * The Secure payload dispatcher service manages the context(s) corresponding to
411 * the secure state. It also uses this library to get access to the non-secure
412 * state cpu context pointers.
413 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
414 * which will be used for programming an entry into a lower EL. The same context
415 * will be used to save state upon exception entry from that EL.
416 ******************************************************************************/
417void __init cm_init(void)
418{
419 /*
420 * The context management library has only global data to intialize, but
421 * that will be done when the BSS is zeroed out.
422 */
423}
424
425/*******************************************************************************
426 * This is the high-level function used to initialize the cpu_context 'ctx' for
427 * first use. It performs initializations that are common to all security states
428 * and initializations specific to the security state specified in 'ep'
429 ******************************************************************************/
430void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
431{
432 unsigned int security_state;
433
434 assert(ctx != NULL);
435
436 /*
437 * Perform initializations that are common
438 * to all security states
439 */
440 setup_context_common(ctx, ep);
441
442 security_state = GET_SECURITY_STATE(ep->h.attr);
443
444 /* Perform security state specific initializations */
445 switch (security_state) {
446 case SECURE:
447 setup_secure_context(ctx, ep);
448 break;
449#if ENABLE_RME
450 case REALM:
451 setup_realm_context(ctx, ep);
452 break;
453#endif
454 case NON_SECURE:
455 setup_ns_context(ctx, ep);
456 break;
457 default:
458 ERROR("Invalid security state\n");
459 panic();
460 break;
461 }
462}
463
464/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000465 * Enable architecture extensions on first entry to Non-secure world.
466 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
467 * it is zero.
468 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500469static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000470{
471#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100472#if ENABLE_SPE_FOR_LOWER_ELS
473 spe_enable(el2_unused);
474#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100475
476#if ENABLE_AMU
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100477 amu_enable(el2_unused, ctx);
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100478#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100479
johpow019baade32021-07-08 14:14:00 -0500480#if ENABLE_SME_FOR_NS
481 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */
482 sme_enable(ctx);
483#elif ENABLE_SVE_FOR_NS
484 /* Enable SVE and FPU/SIMD for non-secure world. */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100485 sve_enable(ctx);
486#endif
487
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100488#if ENABLE_MPAM_FOR_LOWER_ELS
489 mpam_enable(el2_unused);
490#endif
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100491
492#if ENABLE_TRBE_FOR_NS
493 trbe_enable();
494#endif /* ENABLE_TRBE_FOR_NS */
495
johpow0181865962022-01-28 17:06:20 -0600496#if ENABLE_BRBE_FOR_NS
497 brbe_enable();
498#endif /* ENABLE_BRBE_FOR_NS */
499
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100500#if ENABLE_SYS_REG_TRACE_FOR_NS
501 sys_reg_trace_enable(ctx);
502#endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
503
Manish V Badarkhe51a97112021-07-08 09:33:18 +0100504#if ENABLE_TRF_FOR_NS
505 trf_enable();
506#endif /* ENABLE_TRF_FOR_NS */
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000507#endif
508}
509
510/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100511 * Enable architecture extensions on first entry to Secure world.
512 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500513static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100514{
515#if IMAGE_BL31
johpow019baade32021-07-08 14:14:00 -0500516 #if ENABLE_SME_FOR_NS
517 #if ENABLE_SME_FOR_SWD
518 /*
519 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
520 * ensure SME, SVE, and FPU/SIMD context properly managed.
521 */
522 sme_enable(ctx);
523 #else /* ENABLE_SME_FOR_SWD */
524 /*
525 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
526 * safely use the associated registers.
527 */
528 sme_disable(ctx);
529 #endif /* ENABLE_SME_FOR_SWD */
530 #elif ENABLE_SVE_FOR_NS
531 #if ENABLE_SVE_FOR_SWD
532 /*
533 * Enable SVE and FPU in secure context, secure manager must ensure that
534 * the SVE and FPU register contexts are properly managed.
535 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100536 sve_enable(ctx);
johpow019baade32021-07-08 14:14:00 -0500537 #else /* ENABLE_SVE_FOR_SWD */
538 /*
539 * Disable SVE and FPU in secure context so non-secure world can safely
540 * use them.
541 */
542 sve_disable(ctx);
543 #endif /* ENABLE_SVE_FOR_SWD */
544 #endif /* ENABLE_SVE_FOR_NS */
545#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100546}
547
548/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100549 * The following function initializes the cpu_context for a CPU specified by
550 * its `cpu_idx` for first use, and sets the initial entrypoint state as
551 * specified by the entry_point_info structure.
552 ******************************************************************************/
553void cm_init_context_by_index(unsigned int cpu_idx,
554 const entry_point_info_t *ep)
555{
556 cpu_context_t *ctx;
557 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100558 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100559}
560
561/*******************************************************************************
562 * The following function initializes the cpu_context for the current CPU
563 * for first use, and sets the initial entrypoint state as specified by the
564 * entry_point_info structure.
565 ******************************************************************************/
566void cm_init_my_context(const entry_point_info_t *ep)
567{
568 cpu_context_t *ctx;
569 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100570 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100571}
572
573/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500574 * Prepare the CPU system registers for first entry into realm, secure, or
575 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100576 *
577 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
578 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
579 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
580 * For all entries, the EL1 registers are initialized from the cpu_context
581 ******************************************************************************/
582void cm_prepare_el3_exit(uint32_t security_state)
583{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000584 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100585 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100586 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000587 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100588
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000589 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100590
591 if (security_state == NON_SECURE) {
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000592 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000593 CTX_SCR_EL3);
594 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100595 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000596 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000597 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800598 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100599 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000600#if ERRATA_A75_764081
601 /*
602 * If workaround of errata 764081 for Cortex-A75 is used
603 * then set SCTLR_EL2.IESB to enable Implicit Error
604 * Synchronization Barrier.
605 */
606 sctlr_elx |= SCTLR_IESB_BIT;
607#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100608 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000609 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100610 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000611
David Cunadofee86532017-04-13 22:38:29 +0100612 /*
613 * EL2 present but unused, need to disable safely.
614 * SCTLR_EL2 can be ignored in this case.
615 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100616 * Set EL2 register width appropriately: Set HCR_EL2
617 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100618 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000619 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100620 hcr_el2 |= HCR_RW_BIT;
621
622 /*
623 * For Armv8.3 pointer authentication feature, disable
624 * traps to EL2 when accessing key registers or using
625 * pointer authentication instructions from lower ELs.
626 */
627 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
628
629 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100630
David Cunadofee86532017-04-13 22:38:29 +0100631 /*
632 * Initialise CPTR_EL2 setting all fields rather than
633 * relying on the hw. All fields have architecturally
634 * UNKNOWN reset values.
635 *
636 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
637 * accesses to the CPACR_EL1 or CPACR from both
638 * Execution states do not trap to EL2.
639 *
640 * CPTR_EL2.TTA: Set to zero so that Non-secure System
641 * register accesses to the trace registers from both
642 * Execution states do not trap to EL2.
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100643 * If PE trace unit System registers are not implemented
644 * then this bit is reserved, and must be set to zero.
David Cunadofee86532017-04-13 22:38:29 +0100645 *
646 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
647 * to SIMD and floating-point functionality from both
648 * Execution states do not trap to EL2.
649 */
650 write_cptr_el2(CPTR_EL2_RESET_VAL &
651 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
652 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100653
David Cunadofee86532017-04-13 22:38:29 +0100654 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000655 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100656 * architecturally UNKNOWN on reset and are set to zero
657 * except for field(s) listed below.
658 *
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500659 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
David Cunadofee86532017-04-13 22:38:29 +0100660 * Hyp mode of Non-secure EL0 and EL1 accesses to the
661 * physical timer registers.
662 *
663 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
664 * Hyp mode of Non-secure EL0 and EL1 accesses to the
665 * physical counter registers.
666 */
667 write_cnthctl_el2(CNTHCTL_RESET_VAL |
668 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100669
David Cunadofee86532017-04-13 22:38:29 +0100670 /*
671 * Initialise CNTVOFF_EL2 to zero as it resets to an
672 * architecturally UNKNOWN value.
673 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100674 write_cntvoff_el2(0);
675
David Cunadofee86532017-04-13 22:38:29 +0100676 /*
677 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
678 * MPIDR_EL1 respectively.
679 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100680 write_vpidr_el2(read_midr_el1());
681 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000682
683 /*
David Cunadofee86532017-04-13 22:38:29 +0100684 * Initialise VTTBR_EL2. All fields are architecturally
685 * UNKNOWN on reset.
686 *
687 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
688 * 2 address translation is disabled, cache maintenance
689 * operations depend on the VMID.
690 *
691 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
692 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000693 */
David Cunadofee86532017-04-13 22:38:29 +0100694 write_vttbr_el2(VTTBR_RESET_VAL &
695 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
696 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
697
David Cunado5f55e282016-10-31 17:37:34 +0000698 /*
David Cunadofee86532017-04-13 22:38:29 +0100699 * Initialise MDCR_EL2, setting all fields rather than
700 * relying on hw. Some fields are architecturally
701 * UNKNOWN on reset.
702 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100703 * MDCR_EL2.HLP: Set to one so that event counter
704 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
705 * occurs on the increment that changes
706 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
707 * implemented. This bit is RES0 in versions of the
708 * architecture earlier than ARMv8.5, setting it to 1
709 * doesn't have any effect on them.
710 *
711 * MDCR_EL2.TTRF: Set to zero so that access to Trace
712 * Filter Control register TRFCR_EL1 at EL1 is not
713 * trapped to EL2. This bit is RES0 in versions of
714 * the architecture earlier than ARMv8.4.
715 *
716 * MDCR_EL2.HPMD: Set to one so that event counting is
717 * prohibited at EL2. This bit is RES0 in versions of
718 * the architecture earlier than ARMv8.1, setting it
719 * to 1 doesn't have any effect on them.
720 *
721 * MDCR_EL2.TPMS: Set to zero so that accesses to
722 * Statistical Profiling control registers from EL1
723 * do not trap to EL2. This bit is RES0 when SPE is
724 * not implemented.
725 *
David Cunadofee86532017-04-13 22:38:29 +0100726 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
727 * EL1 System register accesses to the Debug ROM
728 * registers are not trapped to EL2.
729 *
730 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
731 * System register accesses to the powerdown debug
732 * registers are not trapped to EL2.
733 *
734 * MDCR_EL2.TDA: Set to zero so that System register
735 * accesses to the debug registers do not trap to EL2.
736 *
737 * MDCR_EL2.TDE: Set to zero so that debug exceptions
738 * are not routed to EL2.
739 *
740 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
741 * Monitors.
742 *
743 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
744 * EL1 accesses to all Performance Monitors registers
745 * are not trapped to EL2.
746 *
747 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
748 * and EL1 accesses to the PMCR_EL0 or PMCR are not
749 * trapped to EL2.
750 *
751 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
752 * architecturally-defined reset value.
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100753 *
754 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
755 * owning exception level is NS-EL1 and, tracing is
756 * prohibited at NS-EL2. These bits are RES0 when
757 * FEAT_TRBE is not implemented.
David Cunado5f55e282016-10-31 17:37:34 +0000758 */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100759 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
760 MDCR_EL2_HPMD) |
761 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
762 >> PMCR_EL0_N_SHIFT)) &
763 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
764 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
765 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
766 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100767 MDCR_EL2_TPMCR_BIT |
768 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armee3457b2017-05-23 09:32:49 +0100769
dp-armee3457b2017-05-23 09:32:49 +0100770 write_mdcr_el2(mdcr_el2);
771
David Cunadoc14b08e2016-11-25 00:21:59 +0000772 /*
David Cunadofee86532017-04-13 22:38:29 +0100773 * Initialise HSTR_EL2. All fields are architecturally
774 * UNKNOWN on reset.
775 *
776 * HSTR_EL2.T<n>: Set all these fields to zero so that
777 * Non-secure EL0 or EL1 accesses to System registers
778 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000779 */
David Cunadofee86532017-04-13 22:38:29 +0100780 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000781 /*
David Cunadofee86532017-04-13 22:38:29 +0100782 * Initialise CNTHP_CTL_EL2. All fields are
783 * architecturally UNKNOWN on reset.
784 *
785 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
786 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000787 */
David Cunadofee86532017-04-13 22:38:29 +0100788 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
789 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100790 }
johpow019baade32021-07-08 14:14:00 -0500791 manage_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100792 }
793
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100794 cm_el1_sysregs_context_restore(security_state);
795 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100796}
797
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000798#if CTX_INCLUDE_EL2_REGS
799/*******************************************************************************
800 * Save EL2 sysreg context
801 ******************************************************************************/
802void cm_el2_sysregs_context_save(uint32_t security_state)
803{
804 u_register_t scr_el3 = read_scr();
805
806 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500807 * Always save the non-secure and realm EL2 context, only save the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000808 * S-EL2 context if S-EL2 is enabled.
809 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500810 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100811 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000812 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500813 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000814
815 ctx = cm_get_context(security_state);
816 assert(ctx != NULL);
817
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500818 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
819
820 el2_sysregs_context_save_common(el2_sysregs_ctx);
821#if ENABLE_SPE_FOR_LOWER_ELS
822 el2_sysregs_context_save_spe(el2_sysregs_ctx);
823#endif
824#if CTX_INCLUDE_MTE_REGS
825 el2_sysregs_context_save_mte(el2_sysregs_ctx);
826#endif
827#if ENABLE_MPAM_FOR_LOWER_ELS
828 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
829#endif
830#if ENABLE_FEAT_FGT
831 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
832#endif
833#if ENABLE_FEAT_ECV
834 el2_sysregs_context_save_ecv(el2_sysregs_ctx);
835#endif
836#if ENABLE_FEAT_VHE
837 el2_sysregs_context_save_vhe(el2_sysregs_ctx);
838#endif
839#if RAS_EXTENSION
840 el2_sysregs_context_save_ras(el2_sysregs_ctx);
841#endif
842#if CTX_INCLUDE_NEVE_REGS
843 el2_sysregs_context_save_nv2(el2_sysregs_ctx);
844#endif
845#if ENABLE_TRF_FOR_NS
846 el2_sysregs_context_save_trf(el2_sysregs_ctx);
847#endif
848#if ENABLE_FEAT_CSV2_2
849 el2_sysregs_context_save_csv2(el2_sysregs_ctx);
850#endif
851#if ENABLE_FEAT_HCX
852 el2_sysregs_context_save_hcx(el2_sysregs_ctx);
853#endif
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000854 }
855}
856
857/*******************************************************************************
858 * Restore EL2 sysreg context
859 ******************************************************************************/
860void cm_el2_sysregs_context_restore(uint32_t security_state)
861{
862 u_register_t scr_el3 = read_scr();
863
864 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500865 * Always restore the non-secure and realm EL2 context, only restore the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000866 * S-EL2 context if S-EL2 is enabled.
867 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500868 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100869 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000870 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500871 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000872
873 ctx = cm_get_context(security_state);
874 assert(ctx != NULL);
875
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500876 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
877
878 el2_sysregs_context_restore_common(el2_sysregs_ctx);
879#if ENABLE_SPE_FOR_LOWER_ELS
880 el2_sysregs_context_restore_spe(el2_sysregs_ctx);
881#endif
882#if CTX_INCLUDE_MTE_REGS
883 el2_sysregs_context_restore_mte(el2_sysregs_ctx);
884#endif
885#if ENABLE_MPAM_FOR_LOWER_ELS
886 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
887#endif
888#if ENABLE_FEAT_FGT
889 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
890#endif
891#if ENABLE_FEAT_ECV
892 el2_sysregs_context_restore_ecv(el2_sysregs_ctx);
893#endif
894#if ENABLE_FEAT_VHE
895 el2_sysregs_context_restore_vhe(el2_sysregs_ctx);
896#endif
897#if RAS_EXTENSION
898 el2_sysregs_context_restore_ras(el2_sysregs_ctx);
899#endif
900#if CTX_INCLUDE_NEVE_REGS
901 el2_sysregs_context_restore_nv2(el2_sysregs_ctx);
902#endif
903#if ENABLE_TRF_FOR_NS
904 el2_sysregs_context_restore_trf(el2_sysregs_ctx);
905#endif
906#if ENABLE_FEAT_CSV2_2
907 el2_sysregs_context_restore_csv2(el2_sysregs_ctx);
908#endif
909#if ENABLE_FEAT_HCX
910 el2_sysregs_context_restore_hcx(el2_sysregs_ctx);
911#endif
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000912 }
913}
914#endif /* CTX_INCLUDE_EL2_REGS */
915
Andrew Thoelke4e126072014-06-04 21:10:52 +0100916/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600917 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
918 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
919 * updating EL1 and EL2 registers. Otherwise, it calls the generic
920 * cm_prepare_el3_exit function.
921 ******************************************************************************/
922void cm_prepare_el3_exit_ns(void)
923{
924#if CTX_INCLUDE_EL2_REGS
925 cpu_context_t *ctx = cm_get_context(NON_SECURE);
926 assert(ctx != NULL);
927
Zelalem Aweke20126002022-04-08 16:48:05 -0500928 /* Assert that EL2 is used. */
929#if ENABLE_ASSERTIONS
930 el3_state_t *state = get_el3state_ctx(ctx);
931 u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
932#endif
933 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
934 (el_implemented(2U) != EL_IMPL_NONE));
935
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600936 /*
937 * Currently some extensions are configured using
938 * direct register updates. Therefore, do this here
939 * instead of when setting up context.
940 */
941 manage_extensions_nonsecure(0, ctx);
942
943 /*
944 * Set the NS bit to be able to access the ICC_SRE_EL2
945 * register when restoring context.
946 */
947 write_scr_el3(read_scr_el3() | SCR_NS_BIT);
948
Olivier Depreze4793dd2022-05-09 17:34:02 +0200949 /*
950 * Ensure the NS bit change is committed before the EL2/EL1
951 * state restoration.
952 */
953 isb();
954
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600955 /* Restore EL2 and EL1 sysreg contexts */
956 cm_el2_sysregs_context_restore(NON_SECURE);
957 cm_el1_sysregs_context_restore(NON_SECURE);
958 cm_set_next_eret_context(NON_SECURE);
959#else
960 cm_prepare_el3_exit(NON_SECURE);
961#endif /* CTX_INCLUDE_EL2_REGS */
962}
963
964/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100965 * The next four functions are used by runtime services to save and restore
966 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000967 * state.
968 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000969void cm_el1_sysregs_context_save(uint32_t security_state)
970{
Dan Handleye2712bc2014-04-10 15:37:22 +0100971 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000972
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100973 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000974 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000975
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000976 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100977
978#if IMAGE_BL31
979 if (security_state == SECURE)
980 PUBLISH_EVENT(cm_exited_secure_world);
981 else
982 PUBLISH_EVENT(cm_exited_normal_world);
983#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000984}
985
986void cm_el1_sysregs_context_restore(uint32_t security_state)
987{
Dan Handleye2712bc2014-04-10 15:37:22 +0100988 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000989
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100990 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000991 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000992
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000993 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100994
995#if IMAGE_BL31
996 if (security_state == SECURE)
997 PUBLISH_EVENT(cm_entering_secure_world);
998 else
999 PUBLISH_EVENT(cm_entering_normal_world);
1000#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001001}
1002
1003/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001004 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1005 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001006 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001007void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001008{
Dan Handleye2712bc2014-04-10 15:37:22 +01001009 cpu_context_t *ctx;
1010 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001011
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001012 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001013 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001014
Andrew Thoelke4e126072014-06-04 21:10:52 +01001015 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001016 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001017 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001018}
1019
1020/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001021 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1022 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001023 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001024void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001025 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001026{
Dan Handleye2712bc2014-04-10 15:37:22 +01001027 cpu_context_t *ctx;
1028 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001029
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001030 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001031 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001032
1033 /* Populate EL3 state so that ERET jumps to the correct entry */
1034 state = get_el3state_ctx(ctx);
1035 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001036 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001037}
1038
1039/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001040 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1041 * pertaining to the given security state using the value and bit position
1042 * specified in the parameters. It preserves all other bits.
1043 ******************************************************************************/
1044void cm_write_scr_el3_bit(uint32_t security_state,
1045 uint32_t bit_pos,
1046 uint32_t value)
1047{
1048 cpu_context_t *ctx;
1049 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001050 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001051
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001052 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001053 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001054
1055 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001056 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001057
1058 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001059 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001060
1061 /*
1062 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1063 * and set it to its new value.
1064 */
1065 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001066 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001067 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001068 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001069 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1070}
1071
1072/*******************************************************************************
1073 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1074 * given security state.
1075 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001076u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001077{
1078 cpu_context_t *ctx;
1079 el3_state_t *state;
1080
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001081 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001082 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001083
1084 /* Populate EL3 state so that ERET jumps to the correct entry */
1085 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001086 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001087}
1088
1089/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001090 * This function is used to program the context that's used for exception
1091 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1092 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001093 ******************************************************************************/
1094void cm_set_next_eret_context(uint32_t security_state)
1095{
Dan Handleye2712bc2014-04-10 15:37:22 +01001096 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001097
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001098 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001099 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001100
Andrew Thoelke4e126072014-06-04 21:10:52 +01001101 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001102}