Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1 | /* |
Maksims Svecovs | 1e25c5b | 2023-02-02 16:10:22 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. |
Varun Wadekar | cc238bb | 2022-09-13 12:38:47 +0100 | [diff] [blame] | 3 | * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 4 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 5 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 8 | #include <assert.h> |
| 9 | #include <stdbool.h> |
| 10 | #include <string.h> |
| 11 | |
| 12 | #include <platform_def.h> |
| 13 | |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 14 | #include <arch.h> |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 15 | #include <arch_helpers.h> |
Soby Mathew | 830f0ad | 2019-07-12 09:23:38 +0100 | [diff] [blame] | 16 | #include <arch_features.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 17 | #include <bl31/interrupt_mgmt.h> |
| 18 | #include <common/bl_common.h> |
Claus Pedersen | 785e66c | 2022-09-12 22:42:58 +0000 | [diff] [blame] | 19 | #include <common/debug.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 20 | #include <context.h> |
Zelalem Aweke | f92c0cb | 2022-01-31 16:59:42 -0600 | [diff] [blame] | 21 | #include <drivers/arm/gicv3.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 22 | #include <lib/el3_runtime/context_mgmt.h> |
| 23 | #include <lib/el3_runtime/pubsub_events.h> |
| 24 | #include <lib/extensions/amu.h> |
johpow01 | 8186596 | 2022-01-28 17:06:20 -0600 | [diff] [blame] | 25 | #include <lib/extensions/brbe.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 26 | #include <lib/extensions/mpam.h> |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 27 | #include <lib/extensions/sme.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 28 | #include <lib/extensions/spe.h> |
| 29 | #include <lib/extensions/sve.h> |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 30 | #include <lib/extensions/sys_reg_trace.h> |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 31 | #include <lib/extensions/trbe.h> |
Manish V Badarkhe | 51a9711 | 2021-07-08 09:33:18 +0100 | [diff] [blame] | 32 | #include <lib/extensions/trf.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 33 | #include <lib/utils.h> |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 34 | |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 35 | #if ENABLE_FEAT_TWED |
| 36 | /* Make sure delay value fits within the range(0-15) */ |
| 37 | CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); |
| 38 | #endif /* ENABLE_FEAT_TWED */ |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 39 | |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 40 | static void manage_extensions_secure(cpu_context_t *ctx); |
Zelalem Aweke | 2012600 | 2022-04-08 16:48:05 -0500 | [diff] [blame] | 41 | |
| 42 | static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) |
| 43 | { |
| 44 | u_register_t sctlr_elx, actlr_elx; |
| 45 | |
| 46 | /* |
| 47 | * Initialise SCTLR_EL1 to the reset value corresponding to the target |
| 48 | * execution state setting all fields rather than relying on the hw. |
| 49 | * Some fields have architecturally UNKNOWN reset values and these are |
| 50 | * set to zero. |
| 51 | * |
| 52 | * SCTLR.EE: Endianness is taken from the entrypoint attributes. |
| 53 | * |
| 54 | * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as |
| 55 | * required by PSCI specification) |
| 56 | */ |
| 57 | sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; |
| 58 | if (GET_RW(ep->spsr) == MODE_RW_64) { |
| 59 | sctlr_elx |= SCTLR_EL1_RES1; |
| 60 | } else { |
| 61 | /* |
| 62 | * If the target execution state is AArch32 then the following |
| 63 | * fields need to be set. |
| 64 | * |
| 65 | * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE |
| 66 | * instructions are not trapped to EL1. |
| 67 | * |
| 68 | * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI |
| 69 | * instructions are not trapped to EL1. |
| 70 | * |
| 71 | * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the |
| 72 | * CP15DMB, CP15DSB, and CP15ISB instructions. |
| 73 | */ |
| 74 | sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT |
| 75 | | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; |
| 76 | } |
| 77 | |
| 78 | #if ERRATA_A75_764081 |
| 79 | /* |
| 80 | * If workaround of errata 764081 for Cortex-A75 is used then set |
| 81 | * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. |
| 82 | */ |
| 83 | sctlr_elx |= SCTLR_IESB_BIT; |
| 84 | #endif |
| 85 | /* Store the initialised SCTLR_EL1 value in the cpu_context */ |
| 86 | write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); |
| 87 | |
| 88 | /* |
| 89 | * Base the context ACTLR_EL1 on the current value, as it is |
| 90 | * implementation defined. The context restore process will write |
| 91 | * the value from the context to the actual register and can cause |
| 92 | * problems for processor cores that don't expect certain bits to |
| 93 | * be zero. |
| 94 | */ |
| 95 | actlr_elx = read_actlr_el1(); |
| 96 | write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); |
| 97 | } |
| 98 | |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 99 | /****************************************************************************** |
| 100 | * This function performs initializations that are specific to SECURE state |
| 101 | * and updates the cpu context specified by 'ctx'. |
| 102 | *****************************************************************************/ |
| 103 | static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 104 | { |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 105 | u_register_t scr_el3; |
| 106 | el3_state_t *state; |
| 107 | |
| 108 | state = get_el3state_ctx(ctx); |
| 109 | scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); |
| 110 | |
| 111 | #if defined(IMAGE_BL31) && !defined(SPD_spmd) |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 112 | /* |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 113 | * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as |
| 114 | * indicated by the interrupt routing model for BL31. |
| 115 | */ |
| 116 | scr_el3 |= get_scr_el3_from_routing_model(SECURE); |
| 117 | #endif |
| 118 | |
| 119 | #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS |
| 120 | /* Get Memory Tagging Extension support level */ |
| 121 | unsigned int mte = get_armv8_5_mte_support(); |
| 122 | #endif |
| 123 | /* |
| 124 | * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS |
| 125 | * is set, or when MTE is only implemented at EL0. |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 126 | */ |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 127 | #if CTX_INCLUDE_MTE_REGS |
| 128 | assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)); |
| 129 | scr_el3 |= SCR_ATA_BIT; |
| 130 | #else |
| 131 | if (mte == MTE_IMPLEMENTED_EL0) { |
| 132 | scr_el3 |= SCR_ATA_BIT; |
| 133 | } |
| 134 | #endif /* CTX_INCLUDE_MTE_REGS */ |
| 135 | |
| 136 | /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */ |
| 137 | if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) { |
| 138 | if (GET_RW(ep->spsr) != MODE_RW_64) { |
| 139 | ERROR("S-EL2 can not be used in AArch32\n."); |
| 140 | panic(); |
| 141 | } |
| 142 | |
| 143 | scr_el3 |= SCR_EEL2_BIT; |
| 144 | } |
| 145 | |
| 146 | write_ctx_reg(state, CTX_SCR_EL3, scr_el3); |
| 147 | |
Zelalem Aweke | 2012600 | 2022-04-08 16:48:05 -0500 | [diff] [blame] | 148 | /* |
| 149 | * Initialize EL1 context registers unless SPMC is running |
| 150 | * at S-EL2. |
| 151 | */ |
| 152 | #if !SPMD_SPM_AT_SEL2 |
| 153 | setup_el1_context(ctx, ep); |
| 154 | #endif |
| 155 | |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 156 | manage_extensions_secure(ctx); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 157 | } |
| 158 | |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 159 | #if ENABLE_RME |
| 160 | /****************************************************************************** |
| 161 | * This function performs initializations that are specific to REALM state |
| 162 | * and updates the cpu context specified by 'ctx'. |
| 163 | *****************************************************************************/ |
| 164 | static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) |
| 165 | { |
| 166 | u_register_t scr_el3; |
| 167 | el3_state_t *state; |
| 168 | |
| 169 | state = get_el3state_ctx(ctx); |
| 170 | scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); |
| 171 | |
Maksims Svecovs | 1e25c5b | 2023-02-02 16:10:22 +0000 | [diff] [blame] | 172 | scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; |
| 173 | |
| 174 | #if ENABLE_FEAT_CSV2_2 |
| 175 | /* Enable access to the SCXTNUM_ELx registers. */ |
| 176 | scr_el3 |= SCR_EnSCXT_BIT; |
| 177 | #endif |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 178 | |
| 179 | write_ctx_reg(state, CTX_SCR_EL3, scr_el3); |
| 180 | } |
| 181 | #endif /* ENABLE_RME */ |
| 182 | |
| 183 | /****************************************************************************** |
| 184 | * This function performs initializations that are specific to NON-SECURE state |
| 185 | * and updates the cpu context specified by 'ctx'. |
| 186 | *****************************************************************************/ |
| 187 | static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) |
| 188 | { |
| 189 | u_register_t scr_el3; |
| 190 | el3_state_t *state; |
| 191 | |
| 192 | state = get_el3state_ctx(ctx); |
| 193 | scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); |
| 194 | |
| 195 | /* SCR_NS: Set the NS bit */ |
| 196 | scr_el3 |= SCR_NS_BIT; |
| 197 | |
| 198 | #if !CTX_INCLUDE_PAUTH_REGS |
| 199 | /* |
| 200 | * If the pointer authentication registers aren't saved during world |
| 201 | * switches the value of the registers can be leaked from the Secure to |
| 202 | * the Non-secure world. To prevent this, rather than enabling pointer |
| 203 | * authentication everywhere, we only enable it in the Non-secure world. |
| 204 | * |
| 205 | * If the Secure world wants to use pointer authentication, |
| 206 | * CTX_INCLUDE_PAUTH_REGS must be set to 1. |
| 207 | */ |
| 208 | scr_el3 |= SCR_API_BIT | SCR_APK_BIT; |
| 209 | #endif /* !CTX_INCLUDE_PAUTH_REGS */ |
| 210 | |
| 211 | /* Allow access to Allocation Tags when MTE is implemented. */ |
| 212 | scr_el3 |= SCR_ATA_BIT; |
| 213 | |
Manish Pandey | 0e3379d | 2022-10-10 11:43:08 +0100 | [diff] [blame] | 214 | #if HANDLE_EA_EL3_FIRST_NS |
| 215 | /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ |
| 216 | scr_el3 |= SCR_EA_BIT; |
| 217 | #endif |
| 218 | |
Manish Pandey | 7c6fcb4 | 2022-09-27 14:30:34 +0100 | [diff] [blame] | 219 | #if RAS_TRAP_NS_ERR_REC_ACCESS |
| 220 | /* |
| 221 | * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR |
| 222 | * and RAS ERX registers from EL1 and EL2(from any security state) |
| 223 | * are trapped to EL3. |
| 224 | * Set here to trap only for NS EL1/EL2 |
| 225 | * |
| 226 | */ |
| 227 | scr_el3 |= SCR_TERR_BIT; |
| 228 | #endif |
| 229 | |
Maksims Svecovs | 1e25c5b | 2023-02-02 16:10:22 +0000 | [diff] [blame] | 230 | #if ENABLE_FEAT_CSV2_2 |
| 231 | /* Enable access to the SCXTNUM_ELx registers. */ |
| 232 | scr_el3 |= SCR_EnSCXT_BIT; |
| 233 | #endif |
| 234 | |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 235 | #ifdef IMAGE_BL31 |
| 236 | /* |
| 237 | * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as |
| 238 | * indicated by the interrupt routing model for BL31. |
| 239 | */ |
| 240 | scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); |
| 241 | #endif |
| 242 | write_ctx_reg(state, CTX_SCR_EL3, scr_el3); |
Zelalem Aweke | f92c0cb | 2022-01-31 16:59:42 -0600 | [diff] [blame] | 243 | |
Zelalem Aweke | 2012600 | 2022-04-08 16:48:05 -0500 | [diff] [blame] | 244 | /* Initialize EL1 context registers */ |
| 245 | setup_el1_context(ctx, ep); |
| 246 | |
Zelalem Aweke | f92c0cb | 2022-01-31 16:59:42 -0600 | [diff] [blame] | 247 | /* Initialize EL2 context registers */ |
| 248 | #if CTX_INCLUDE_EL2_REGS |
| 249 | |
| 250 | /* |
| 251 | * Initialize SCTLR_EL2 context register using Endianness value |
| 252 | * taken from the entrypoint attribute. |
| 253 | */ |
| 254 | u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; |
| 255 | sctlr_el2 |= SCTLR_EL2_RES1; |
| 256 | write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2, |
| 257 | sctlr_el2); |
| 258 | |
| 259 | /* |
Varun Wadekar | cc238bb | 2022-09-13 12:38:47 +0100 | [diff] [blame] | 260 | * Program the ICC_SRE_EL2 to make sure the correct bits are set |
| 261 | * when restoring NS context. |
Zelalem Aweke | f92c0cb | 2022-01-31 16:59:42 -0600 | [diff] [blame] | 262 | */ |
Varun Wadekar | cc238bb | 2022-09-13 12:38:47 +0100 | [diff] [blame] | 263 | u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | |
| 264 | ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; |
Zelalem Aweke | f92c0cb | 2022-01-31 16:59:42 -0600 | [diff] [blame] | 265 | write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2, |
| 266 | icc_sre_el2); |
Boyan Karatotev | ecd9f08 | 2022-10-26 15:10:39 +0100 | [diff] [blame] | 267 | |
| 268 | /* |
| 269 | * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't |
| 270 | * throw anyone off who expects this to be sensible. |
| 271 | * TODO: A similar thing happens in cm_prepare_el3_exit. They should be |
| 272 | * unified with the proper PMU implementation |
| 273 | */ |
| 274 | u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) & |
| 275 | PMCR_EL0_N_MASK); |
| 276 | write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2); |
Zelalem Aweke | f92c0cb | 2022-01-31 16:59:42 -0600 | [diff] [blame] | 277 | #endif /* CTX_INCLUDE_EL2_REGS */ |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 278 | } |
| 279 | |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 280 | /******************************************************************************* |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 281 | * The following function performs initialization of the cpu_context 'ctx' |
| 282 | * for first use that is common to all security states, and sets the |
| 283 | * initial entrypoint state as specified by the entry_point_info structure. |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 284 | * |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 285 | * The EE and ST attributes are used to configure the endianness and secure |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 286 | * timer availability for the new execution context. |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 287 | ******************************************************************************/ |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 288 | static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 289 | { |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 290 | u_register_t scr_el3; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 291 | el3_state_t *state; |
| 292 | gp_regs_t *gp_regs; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 293 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 294 | /* Clear any residual register values from the context */ |
Douglas Raillard | a8954fc | 2017-01-26 15:54:44 +0000 | [diff] [blame] | 295 | zeromem(ctx, sizeof(*ctx)); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 296 | |
| 297 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 298 | * SCR_EL3 was initialised during reset sequence in macro |
| 299 | * el3_arch_init_common. This code modifies the SCR_EL3 fields that |
| 300 | * affect the next EL. |
| 301 | * |
| 302 | * The following fields are initially set to zero and then updated to |
| 303 | * the required value depending on the state of the SPSR_EL3 and the |
| 304 | * Security state and entrypoint attributes of the next EL. |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 305 | */ |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 306 | scr_el3 = read_scr(); |
Manish Pandey | 0e3379d | 2022-10-10 11:43:08 +0100 | [diff] [blame] | 307 | scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 308 | SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT); |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 309 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 310 | /* |
| 311 | * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next |
| 312 | * Exception level as specified by SPSR. |
| 313 | */ |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 314 | if (GET_RW(ep->spsr) == MODE_RW_64) { |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 315 | scr_el3 |= SCR_RW_BIT; |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 316 | } |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 317 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 318 | /* |
| 319 | * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical |
Zelalem Aweke | 2012600 | 2022-04-08 16:48:05 -0500 | [diff] [blame] | 320 | * Secure timer registers to EL3, from AArch64 state only, if specified |
| 321 | * by the entrypoint attributes. If SEL2 is present and enabled, the ST |
| 322 | * bit always behaves as 1 (i.e. secure physical timer register access |
| 323 | * is not trapped) |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 324 | */ |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 325 | if (EP_GET_ST(ep->h.attr) != 0U) { |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 326 | scr_el3 |= SCR_ST_BIT; |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 327 | } |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 328 | |
johpow01 | f91e59f | 2021-08-04 19:38:18 -0500 | [diff] [blame] | 329 | /* |
| 330 | * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting |
| 331 | * SCR_EL3.HXEn. |
| 332 | */ |
Andre Przywara | 1d8795e | 2022-11-15 11:45:19 +0000 | [diff] [blame] | 333 | if (is_feat_hcx_supported()) { |
| 334 | scr_el3 |= SCR_HXEn_BIT; |
| 335 | } |
johpow01 | f91e59f | 2021-08-04 19:38:18 -0500 | [diff] [blame] | 336 | |
Juan Pablo Conde | 42305f2 | 2022-07-12 16:40:29 -0400 | [diff] [blame] | 337 | /* |
| 338 | * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS |
| 339 | * registers are trapped to EL3. |
| 340 | */ |
| 341 | #if ENABLE_FEAT_RNG_TRAP |
| 342 | scr_el3 |= SCR_TRNDR_BIT; |
| 343 | #endif |
| 344 | |
Jeenu Viswambharan | f00da74 | 2017-12-08 12:13:51 +0000 | [diff] [blame] | 345 | #if FAULT_INJECTION_SUPPORT |
| 346 | /* Enable fault injection from lower ELs */ |
| 347 | scr_el3 |= SCR_FIEN_BIT; |
| 348 | #endif |
| 349 | |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 350 | /* |
Mark Brown | c37eee7 | 2023-03-14 20:13:03 +0000 | [diff] [blame^] | 351 | * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. |
| 352 | */ |
| 353 | if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { |
| 354 | scr_el3 |= SCR_TCR2EN_BIT; |
| 355 | } |
| 356 | |
| 357 | /* |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 358 | * CPTR_EL3 was initialized out of reset, copy that value to the |
| 359 | * context register. |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 360 | */ |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 361 | write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3()); |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 362 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 363 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 364 | * SCR_EL3.HCE: Enable HVC instructions if next execution state is |
| 365 | * AArch64 and next EL is EL2, or if next execution state is AArch32 and |
| 366 | * next mode is Hyp. |
Jimmy Brisson | ecc3c67 | 2020-04-16 10:47:56 -0500 | [diff] [blame] | 367 | * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the |
| 368 | * same conditions as HVC instructions and when the processor supports |
| 369 | * ARMv8.6-FGT. |
Jimmy Brisson | 8357389 | 2020-04-16 10:48:02 -0500 | [diff] [blame] | 370 | * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) |
| 371 | * CNTPOFF_EL2 register under the same conditions as HVC instructions |
| 372 | * and when the processor supports ECV. |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 373 | */ |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 374 | if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) |
| 375 | || ((GET_RW(ep->spsr) != MODE_RW_64) |
| 376 | && (GET_M32(ep->spsr) == MODE32_hyp))) { |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 377 | scr_el3 |= SCR_HCE_BIT; |
Jimmy Brisson | ecc3c67 | 2020-04-16 10:47:56 -0500 | [diff] [blame] | 378 | |
Andre Przywara | e8920f6 | 2022-11-10 14:28:01 +0000 | [diff] [blame] | 379 | if (is_feat_fgt_supported()) { |
Jimmy Brisson | ecc3c67 | 2020-04-16 10:47:56 -0500 | [diff] [blame] | 380 | scr_el3 |= SCR_FGTEN_BIT; |
| 381 | } |
Jimmy Brisson | 8357389 | 2020-04-16 10:48:02 -0500 | [diff] [blame] | 382 | |
| 383 | if (get_armv8_6_ecv_support() |
| 384 | == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) { |
| 385 | scr_el3 |= SCR_ECVEN_BIT; |
| 386 | } |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 387 | } |
| 388 | |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 389 | #if ENABLE_FEAT_TWED |
johpow01 | 3e24c16 | 2020-04-22 14:05:13 -0500 | [diff] [blame] | 390 | /* Enable WFE trap delay in SCR_EL3 if supported and configured */ |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 391 | /* Set delay in SCR_EL3 */ |
| 392 | scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); |
| 393 | scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) |
| 394 | << SCR_TWEDEL_SHIFT); |
johpow01 | 3e24c16 | 2020-04-22 14:05:13 -0500 | [diff] [blame] | 395 | |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 396 | /* Enable WFE delay */ |
| 397 | scr_el3 |= SCR_TWEDEn_BIT; |
| 398 | #endif /* ENABLE_FEAT_TWED */ |
johpow01 | 3e24c16 | 2020-04-22 14:05:13 -0500 | [diff] [blame] | 399 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 400 | /* |
Alexei Fedorov | 503bbf3 | 2019-08-13 15:17:53 +0100 | [diff] [blame] | 401 | * Populate EL3 state so that we've the right context |
| 402 | * before doing ERET |
| 403 | */ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 404 | state = get_el3state_ctx(ctx); |
| 405 | write_ctx_reg(state, CTX_SCR_EL3, scr_el3); |
| 406 | write_ctx_reg(state, CTX_ELR_EL3, ep->pc); |
| 407 | write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); |
| 408 | |
| 409 | /* |
| 410 | * Store the X0-X7 value from the entrypoint into the context |
| 411 | * Use memcpy as we are in control of the layout of the structures |
| 412 | */ |
| 413 | gp_regs = get_gpregs_ctx(ctx); |
| 414 | memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); |
| 415 | } |
| 416 | |
| 417 | /******************************************************************************* |
Zelalem Aweke | 4240111 | 2022-01-05 17:12:24 -0600 | [diff] [blame] | 418 | * Context management library initialization routine. This library is used by |
| 419 | * runtime services to share pointers to 'cpu_context' structures for secure |
| 420 | * non-secure and realm states. Management of the structures and their associated |
| 421 | * memory is not done by the context management library e.g. the PSCI service |
| 422 | * manages the cpu context used for entry from and exit to the non-secure state. |
| 423 | * The Secure payload dispatcher service manages the context(s) corresponding to |
| 424 | * the secure state. It also uses this library to get access to the non-secure |
| 425 | * state cpu context pointers. |
| 426 | * Lastly, this library provides the API to make SP_EL3 point to the cpu context |
| 427 | * which will be used for programming an entry into a lower EL. The same context |
| 428 | * will be used to save state upon exception entry from that EL. |
| 429 | ******************************************************************************/ |
| 430 | void __init cm_init(void) |
| 431 | { |
| 432 | /* |
| 433 | * The context management library has only global data to intialize, but |
| 434 | * that will be done when the BSS is zeroed out. |
| 435 | */ |
| 436 | } |
| 437 | |
| 438 | /******************************************************************************* |
| 439 | * This is the high-level function used to initialize the cpu_context 'ctx' for |
| 440 | * first use. It performs initializations that are common to all security states |
| 441 | * and initializations specific to the security state specified in 'ep' |
| 442 | ******************************************************************************/ |
| 443 | void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) |
| 444 | { |
| 445 | unsigned int security_state; |
| 446 | |
| 447 | assert(ctx != NULL); |
| 448 | |
| 449 | /* |
| 450 | * Perform initializations that are common |
| 451 | * to all security states |
| 452 | */ |
| 453 | setup_context_common(ctx, ep); |
| 454 | |
| 455 | security_state = GET_SECURITY_STATE(ep->h.attr); |
| 456 | |
| 457 | /* Perform security state specific initializations */ |
| 458 | switch (security_state) { |
| 459 | case SECURE: |
| 460 | setup_secure_context(ctx, ep); |
| 461 | break; |
| 462 | #if ENABLE_RME |
| 463 | case REALM: |
| 464 | setup_realm_context(ctx, ep); |
| 465 | break; |
| 466 | #endif |
| 467 | case NON_SECURE: |
| 468 | setup_ns_context(ctx, ep); |
| 469 | break; |
| 470 | default: |
| 471 | ERROR("Invalid security state\n"); |
| 472 | panic(); |
| 473 | break; |
| 474 | } |
| 475 | } |
| 476 | |
| 477 | /******************************************************************************* |
Dimitris Papastamos | 1e6f93e | 2017-11-07 09:55:29 +0000 | [diff] [blame] | 478 | * Enable architecture extensions on first entry to Non-secure world. |
| 479 | * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise |
| 480 | * it is zero. |
| 481 | ******************************************************************************/ |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 482 | static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx) |
Dimitris Papastamos | 1e6f93e | 2017-11-07 09:55:29 +0000 | [diff] [blame] | 483 | { |
| 484 | #if IMAGE_BL31 |
Dimitris Papastamos | 5bdbb47 | 2017-10-13 12:06:06 +0100 | [diff] [blame] | 485 | #if ENABLE_SPE_FOR_LOWER_ELS |
| 486 | spe_enable(el2_unused); |
| 487 | #endif |
Dimitris Papastamos | e08005a | 2017-10-12 13:02:29 +0100 | [diff] [blame] | 488 | |
| 489 | #if ENABLE_AMU |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 490 | amu_enable(el2_unused, ctx); |
Dimitris Papastamos | e08005a | 2017-10-12 13:02:29 +0100 | [diff] [blame] | 491 | #endif |
David Cunado | ce88eee | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 492 | |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 493 | #if ENABLE_SME_FOR_NS |
| 494 | /* Enable SME, SVE, and FPU/SIMD for non-secure world. */ |
| 495 | sme_enable(ctx); |
| 496 | #elif ENABLE_SVE_FOR_NS |
| 497 | /* Enable SVE and FPU/SIMD for non-secure world. */ |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 498 | sve_enable(ctx); |
| 499 | #endif |
| 500 | |
Jeenu Viswambharan | 2da918c | 2018-07-31 16:13:33 +0100 | [diff] [blame] | 501 | #if ENABLE_MPAM_FOR_LOWER_ELS |
| 502 | mpam_enable(el2_unused); |
| 503 | #endif |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 504 | |
Andre Przywara | 191eff6 | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 505 | if (is_feat_trbe_supported()) { |
| 506 | trbe_enable(); |
| 507 | } |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 508 | |
Andre Przywara | c97c551 | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 509 | if (is_feat_brbe_supported()) { |
| 510 | brbe_enable(); |
| 511 | } |
johpow01 | 8186596 | 2022-01-28 17:06:20 -0600 | [diff] [blame] | 512 | |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 513 | #if ENABLE_SYS_REG_TRACE_FOR_NS |
| 514 | sys_reg_trace_enable(ctx); |
| 515 | #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */ |
| 516 | |
Andre Przywara | 06ea44e | 2022-11-17 17:30:43 +0000 | [diff] [blame] | 517 | if (is_feat_trf_supported()) { |
| 518 | trf_enable(); |
| 519 | } |
Dimitris Papastamos | 1e6f93e | 2017-11-07 09:55:29 +0000 | [diff] [blame] | 520 | #endif |
| 521 | } |
| 522 | |
| 523 | /******************************************************************************* |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 524 | * Enable architecture extensions on first entry to Secure world. |
| 525 | ******************************************************************************/ |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 526 | static void manage_extensions_secure(cpu_context_t *ctx) |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 527 | { |
| 528 | #if IMAGE_BL31 |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 529 | #if ENABLE_SME_FOR_NS |
| 530 | #if ENABLE_SME_FOR_SWD |
| 531 | /* |
| 532 | * Enable SME, SVE, FPU/SIMD in secure context, secure manager must |
| 533 | * ensure SME, SVE, and FPU/SIMD context properly managed. |
| 534 | */ |
| 535 | sme_enable(ctx); |
| 536 | #else /* ENABLE_SME_FOR_SWD */ |
| 537 | /* |
| 538 | * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can |
| 539 | * safely use the associated registers. |
| 540 | */ |
| 541 | sme_disable(ctx); |
| 542 | #endif /* ENABLE_SME_FOR_SWD */ |
| 543 | #elif ENABLE_SVE_FOR_NS |
| 544 | #if ENABLE_SVE_FOR_SWD |
| 545 | /* |
| 546 | * Enable SVE and FPU in secure context, secure manager must ensure that |
| 547 | * the SVE and FPU register contexts are properly managed. |
| 548 | */ |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 549 | sve_enable(ctx); |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 550 | #else /* ENABLE_SVE_FOR_SWD */ |
| 551 | /* |
| 552 | * Disable SVE and FPU in secure context so non-secure world can safely |
| 553 | * use them. |
| 554 | */ |
| 555 | sve_disable(ctx); |
| 556 | #endif /* ENABLE_SVE_FOR_SWD */ |
| 557 | #endif /* ENABLE_SVE_FOR_NS */ |
| 558 | #endif /* IMAGE_BL31 */ |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 559 | } |
| 560 | |
| 561 | /******************************************************************************* |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 562 | * The following function initializes the cpu_context for a CPU specified by |
| 563 | * its `cpu_idx` for first use, and sets the initial entrypoint state as |
| 564 | * specified by the entry_point_info structure. |
| 565 | ******************************************************************************/ |
| 566 | void cm_init_context_by_index(unsigned int cpu_idx, |
| 567 | const entry_point_info_t *ep) |
| 568 | { |
| 569 | cpu_context_t *ctx; |
| 570 | ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); |
Antonio Nino Diaz | 28dce9e | 2018-05-22 10:09:10 +0100 | [diff] [blame] | 571 | cm_setup_context(ctx, ep); |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 572 | } |
| 573 | |
| 574 | /******************************************************************************* |
| 575 | * The following function initializes the cpu_context for the current CPU |
| 576 | * for first use, and sets the initial entrypoint state as specified by the |
| 577 | * entry_point_info structure. |
| 578 | ******************************************************************************/ |
| 579 | void cm_init_my_context(const entry_point_info_t *ep) |
| 580 | { |
| 581 | cpu_context_t *ctx; |
| 582 | ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); |
Antonio Nino Diaz | 28dce9e | 2018-05-22 10:09:10 +0100 | [diff] [blame] | 583 | cm_setup_context(ctx, ep); |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 584 | } |
| 585 | |
| 586 | /******************************************************************************* |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 587 | * Prepare the CPU system registers for first entry into realm, secure, or |
| 588 | * normal world. |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 589 | * |
| 590 | * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized |
| 591 | * If execution is requested to non-secure EL1 or svc mode, and the CPU supports |
| 592 | * EL2 then EL2 is disabled by configuring all necessary EL2 registers. |
| 593 | * For all entries, the EL1 registers are initialized from the cpu_context |
| 594 | ******************************************************************************/ |
| 595 | void cm_prepare_el3_exit(uint32_t security_state) |
| 596 | { |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 597 | u_register_t sctlr_elx, scr_el3, mdcr_el2; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 598 | cpu_context_t *ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 033b4bb | 2018-10-25 16:52:26 +0100 | [diff] [blame] | 599 | bool el2_unused = false; |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 600 | uint64_t hcr_el2 = 0U; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 601 | |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 602 | assert(ctx != NULL); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 603 | |
| 604 | if (security_state == NON_SECURE) { |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 605 | scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 606 | CTX_SCR_EL3); |
| 607 | if ((scr_el3 & SCR_HCE_BIT) != 0U) { |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 608 | /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 609 | sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 610 | CTX_SCTLR_EL1); |
Ken Kuang | 00eac15 | 2017-08-23 16:03:29 +0800 | [diff] [blame] | 611 | sctlr_elx &= SCTLR_EE_BIT; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 612 | sctlr_elx |= SCTLR_EL2_RES1; |
Louis Mayencourt | 78a0aed | 2019-02-20 12:11:41 +0000 | [diff] [blame] | 613 | #if ERRATA_A75_764081 |
| 614 | /* |
| 615 | * If workaround of errata 764081 for Cortex-A75 is used |
| 616 | * then set SCTLR_EL2.IESB to enable Implicit Error |
| 617 | * Synchronization Barrier. |
| 618 | */ |
| 619 | sctlr_elx |= SCTLR_IESB_BIT; |
| 620 | #endif |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 621 | write_sctlr_el2(sctlr_elx); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 622 | } else if (el_implemented(2) != EL_IMPL_NONE) { |
Antonio Nino Diaz | 033b4bb | 2018-10-25 16:52:26 +0100 | [diff] [blame] | 623 | el2_unused = true; |
Dimitris Papastamos | 1e6f93e | 2017-11-07 09:55:29 +0000 | [diff] [blame] | 624 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 625 | /* |
| 626 | * EL2 present but unused, need to disable safely. |
| 627 | * SCTLR_EL2 can be ignored in this case. |
| 628 | * |
Jeenu Viswambharan | cbad661 | 2018-08-15 14:29:29 +0100 | [diff] [blame] | 629 | * Set EL2 register width appropriately: Set HCR_EL2 |
| 630 | * field to match SCR_EL3.RW. |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 631 | */ |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 632 | if ((scr_el3 & SCR_RW_BIT) != 0U) |
Jeenu Viswambharan | cbad661 | 2018-08-15 14:29:29 +0100 | [diff] [blame] | 633 | hcr_el2 |= HCR_RW_BIT; |
| 634 | |
| 635 | /* |
| 636 | * For Armv8.3 pointer authentication feature, disable |
| 637 | * traps to EL2 when accessing key registers or using |
| 638 | * pointer authentication instructions from lower ELs. |
| 639 | */ |
| 640 | hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); |
| 641 | |
| 642 | write_hcr_el2(hcr_el2); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 643 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 644 | /* |
| 645 | * Initialise CPTR_EL2 setting all fields rather than |
| 646 | * relying on the hw. All fields have architecturally |
| 647 | * UNKNOWN reset values. |
| 648 | * |
| 649 | * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1 |
| 650 | * accesses to the CPACR_EL1 or CPACR from both |
| 651 | * Execution states do not trap to EL2. |
| 652 | * |
| 653 | * CPTR_EL2.TTA: Set to zero so that Non-secure System |
| 654 | * register accesses to the trace registers from both |
| 655 | * Execution states do not trap to EL2. |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 656 | * If PE trace unit System registers are not implemented |
| 657 | * then this bit is reserved, and must be set to zero. |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 658 | * |
| 659 | * CPTR_EL2.TFP: Set to zero so that Non-secure accesses |
| 660 | * to SIMD and floating-point functionality from both |
| 661 | * Execution states do not trap to EL2. |
| 662 | */ |
| 663 | write_cptr_el2(CPTR_EL2_RESET_VAL & |
| 664 | ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT |
| 665 | | CPTR_EL2_TFP_BIT)); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 666 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 667 | /* |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 668 | * Initialise CNTHCTL_EL2. All fields are |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 669 | * architecturally UNKNOWN on reset and are set to zero |
| 670 | * except for field(s) listed below. |
| 671 | * |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 672 | * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 673 | * Hyp mode of Non-secure EL0 and EL1 accesses to the |
| 674 | * physical timer registers. |
| 675 | * |
| 676 | * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to |
| 677 | * Hyp mode of Non-secure EL0 and EL1 accesses to the |
| 678 | * physical counter registers. |
| 679 | */ |
| 680 | write_cnthctl_el2(CNTHCTL_RESET_VAL | |
| 681 | EL1PCEN_BIT | EL1PCTEN_BIT); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 682 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 683 | /* |
| 684 | * Initialise CNTVOFF_EL2 to zero as it resets to an |
| 685 | * architecturally UNKNOWN value. |
| 686 | */ |
Soby Mathew | feddfcf | 2014-08-29 14:41:58 +0100 | [diff] [blame] | 687 | write_cntvoff_el2(0); |
| 688 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 689 | /* |
| 690 | * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and |
| 691 | * MPIDR_EL1 respectively. |
| 692 | */ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 693 | write_vpidr_el2(read_midr_el1()); |
| 694 | write_vmpidr_el2(read_mpidr_el1()); |
Sandrine Bailleux | 8b0eafe | 2015-11-25 17:00:44 +0000 | [diff] [blame] | 695 | |
| 696 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 697 | * Initialise VTTBR_EL2. All fields are architecturally |
| 698 | * UNKNOWN on reset. |
| 699 | * |
| 700 | * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage |
| 701 | * 2 address translation is disabled, cache maintenance |
| 702 | * operations depend on the VMID. |
| 703 | * |
| 704 | * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address |
| 705 | * translation is disabled. |
Sandrine Bailleux | 8b0eafe | 2015-11-25 17:00:44 +0000 | [diff] [blame] | 706 | */ |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 707 | write_vttbr_el2(VTTBR_RESET_VAL & |
| 708 | ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
| 709 | | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); |
| 710 | |
David Cunado | 5f55e28 | 2016-10-31 17:37:34 +0000 | [diff] [blame] | 711 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 712 | * Initialise MDCR_EL2, setting all fields rather than |
| 713 | * relying on hw. Some fields are architecturally |
| 714 | * UNKNOWN on reset. |
| 715 | * |
Alexei Fedorov | 503bbf3 | 2019-08-13 15:17:53 +0100 | [diff] [blame] | 716 | * MDCR_EL2.HLP: Set to one so that event counter |
| 717 | * overflow, that is recorded in PMOVSCLR_EL0[0-30], |
| 718 | * occurs on the increment that changes |
| 719 | * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is |
| 720 | * implemented. This bit is RES0 in versions of the |
| 721 | * architecture earlier than ARMv8.5, setting it to 1 |
| 722 | * doesn't have any effect on them. |
| 723 | * |
| 724 | * MDCR_EL2.TTRF: Set to zero so that access to Trace |
| 725 | * Filter Control register TRFCR_EL1 at EL1 is not |
| 726 | * trapped to EL2. This bit is RES0 in versions of |
| 727 | * the architecture earlier than ARMv8.4. |
| 728 | * |
| 729 | * MDCR_EL2.HPMD: Set to one so that event counting is |
| 730 | * prohibited at EL2. This bit is RES0 in versions of |
| 731 | * the architecture earlier than ARMv8.1, setting it |
| 732 | * to 1 doesn't have any effect on them. |
| 733 | * |
| 734 | * MDCR_EL2.TPMS: Set to zero so that accesses to |
| 735 | * Statistical Profiling control registers from EL1 |
| 736 | * do not trap to EL2. This bit is RES0 when SPE is |
| 737 | * not implemented. |
| 738 | * |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 739 | * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and |
| 740 | * EL1 System register accesses to the Debug ROM |
| 741 | * registers are not trapped to EL2. |
| 742 | * |
| 743 | * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 |
| 744 | * System register accesses to the powerdown debug |
| 745 | * registers are not trapped to EL2. |
| 746 | * |
| 747 | * MDCR_EL2.TDA: Set to zero so that System register |
| 748 | * accesses to the debug registers do not trap to EL2. |
| 749 | * |
| 750 | * MDCR_EL2.TDE: Set to zero so that debug exceptions |
| 751 | * are not routed to EL2. |
| 752 | * |
| 753 | * MDCR_EL2.HPME: Set to zero to disable EL2 Performance |
| 754 | * Monitors. |
| 755 | * |
| 756 | * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and |
| 757 | * EL1 accesses to all Performance Monitors registers |
| 758 | * are not trapped to EL2. |
| 759 | * |
| 760 | * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0 |
| 761 | * and EL1 accesses to the PMCR_EL0 or PMCR are not |
| 762 | * trapped to EL2. |
| 763 | * |
| 764 | * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the |
| 765 | * architecturally-defined reset value. |
Manish V Badarkhe | e1cccb4 | 2021-06-23 20:02:39 +0100 | [diff] [blame] | 766 | * |
| 767 | * MDCR_EL2.E2TB: Set to zero so that the trace Buffer |
| 768 | * owning exception level is NS-EL1 and, tracing is |
| 769 | * prohibited at NS-EL2. These bits are RES0 when |
| 770 | * FEAT_TRBE is not implemented. |
David Cunado | 5f55e28 | 2016-10-31 17:37:34 +0000 | [diff] [blame] | 771 | */ |
Alexei Fedorov | 503bbf3 | 2019-08-13 15:17:53 +0100 | [diff] [blame] | 772 | mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP | |
| 773 | MDCR_EL2_HPMD) | |
| 774 | ((read_pmcr_el0() & PMCR_EL0_N_BITS) |
| 775 | >> PMCR_EL0_N_SHIFT)) & |
| 776 | ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS | |
| 777 | MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | |
| 778 | MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT | |
| 779 | MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT | |
Manish V Badarkhe | e1cccb4 | 2021-06-23 20:02:39 +0100 | [diff] [blame] | 780 | MDCR_EL2_TPMCR_BIT | |
| 781 | MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1)); |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 782 | |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 783 | write_mdcr_el2(mdcr_el2); |
| 784 | |
David Cunado | c14b08e | 2016-11-25 00:21:59 +0000 | [diff] [blame] | 785 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 786 | * Initialise HSTR_EL2. All fields are architecturally |
| 787 | * UNKNOWN on reset. |
| 788 | * |
| 789 | * HSTR_EL2.T<n>: Set all these fields to zero so that |
| 790 | * Non-secure EL0 or EL1 accesses to System registers |
| 791 | * do not trap to EL2. |
David Cunado | c14b08e | 2016-11-25 00:21:59 +0000 | [diff] [blame] | 792 | */ |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 793 | write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); |
David Cunado | c14b08e | 2016-11-25 00:21:59 +0000 | [diff] [blame] | 794 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 795 | * Initialise CNTHP_CTL_EL2. All fields are |
| 796 | * architecturally UNKNOWN on reset. |
| 797 | * |
| 798 | * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 |
| 799 | * physical timer and prevent timer interrupts. |
David Cunado | c14b08e | 2016-11-25 00:21:59 +0000 | [diff] [blame] | 800 | */ |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 801 | write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & |
| 802 | ~(CNTHP_CTL_ENABLE_BIT)); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 803 | } |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 804 | manage_extensions_nonsecure(el2_unused, ctx); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 805 | } |
| 806 | |
Dimitris Papastamos | a7921b9 | 2017-10-13 15:27:58 +0100 | [diff] [blame] | 807 | cm_el1_sysregs_context_restore(security_state); |
| 808 | cm_set_next_eret_context(security_state); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 809 | } |
| 810 | |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 811 | #if CTX_INCLUDE_EL2_REGS |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 812 | |
| 813 | static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) |
| 814 | { |
Andre Przywara | 8258f14 | 2023-02-15 15:56:15 +0000 | [diff] [blame] | 815 | write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2()); |
| 816 | if (is_feat_amu_supported()) { |
| 817 | write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2()); |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 818 | } |
Andre Przywara | 8258f14 | 2023-02-15 15:56:15 +0000 | [diff] [blame] | 819 | write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2()); |
| 820 | write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2()); |
| 821 | write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2()); |
| 822 | write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2()); |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 823 | } |
| 824 | |
| 825 | static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) |
| 826 | { |
Andre Przywara | 8258f14 | 2023-02-15 15:56:15 +0000 | [diff] [blame] | 827 | write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2)); |
| 828 | if (is_feat_amu_supported()) { |
| 829 | write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2)); |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 830 | } |
Andre Przywara | 8258f14 | 2023-02-15 15:56:15 +0000 | [diff] [blame] | 831 | write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2)); |
| 832 | write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2)); |
| 833 | write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2)); |
| 834 | write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2)); |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 835 | } |
| 836 | |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 837 | /******************************************************************************* |
| 838 | * Save EL2 sysreg context |
| 839 | ******************************************************************************/ |
| 840 | void cm_el2_sysregs_context_save(uint32_t security_state) |
| 841 | { |
| 842 | u_register_t scr_el3 = read_scr(); |
| 843 | |
| 844 | /* |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 845 | * Always save the non-secure and realm EL2 context, only save the |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 846 | * S-EL2 context if S-EL2 is enabled. |
| 847 | */ |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 848 | if ((security_state != SECURE) || |
Ruari Phipps | 4283ed1 | 2020-07-28 11:26:29 +0100 | [diff] [blame] | 849 | ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 850 | cpu_context_t *ctx; |
Zelalem Aweke | 5362beb | 2022-04-04 17:42:48 -0500 | [diff] [blame] | 851 | el2_sysregs_t *el2_sysregs_ctx; |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 852 | |
| 853 | ctx = cm_get_context(security_state); |
| 854 | assert(ctx != NULL); |
| 855 | |
Zelalem Aweke | 5362beb | 2022-04-04 17:42:48 -0500 | [diff] [blame] | 856 | el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); |
| 857 | |
| 858 | el2_sysregs_context_save_common(el2_sysregs_ctx); |
| 859 | #if ENABLE_SPE_FOR_LOWER_ELS |
| 860 | el2_sysregs_context_save_spe(el2_sysregs_ctx); |
| 861 | #endif |
| 862 | #if CTX_INCLUDE_MTE_REGS |
| 863 | el2_sysregs_context_save_mte(el2_sysregs_ctx); |
| 864 | #endif |
| 865 | #if ENABLE_MPAM_FOR_LOWER_ELS |
| 866 | el2_sysregs_context_save_mpam(el2_sysregs_ctx); |
| 867 | #endif |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 868 | |
Andre Przywara | 8258f14 | 2023-02-15 15:56:15 +0000 | [diff] [blame] | 869 | if (is_feat_fgt_supported()) { |
| 870 | el2_sysregs_context_save_fgt(el2_sysregs_ctx); |
| 871 | } |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 872 | |
Zelalem Aweke | 5362beb | 2022-04-04 17:42:48 -0500 | [diff] [blame] | 873 | #if ENABLE_FEAT_ECV |
| 874 | el2_sysregs_context_save_ecv(el2_sysregs_ctx); |
| 875 | #endif |
| 876 | #if ENABLE_FEAT_VHE |
| 877 | el2_sysregs_context_save_vhe(el2_sysregs_ctx); |
| 878 | #endif |
| 879 | #if RAS_EXTENSION |
| 880 | el2_sysregs_context_save_ras(el2_sysregs_ctx); |
| 881 | #endif |
| 882 | #if CTX_INCLUDE_NEVE_REGS |
| 883 | el2_sysregs_context_save_nv2(el2_sysregs_ctx); |
| 884 | #endif |
Andre Przywara | 06ea44e | 2022-11-17 17:30:43 +0000 | [diff] [blame] | 885 | if (is_feat_trf_supported()) { |
| 886 | write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2()); |
| 887 | } |
Zelalem Aweke | 5362beb | 2022-04-04 17:42:48 -0500 | [diff] [blame] | 888 | #if ENABLE_FEAT_CSV2_2 |
| 889 | el2_sysregs_context_save_csv2(el2_sysregs_ctx); |
| 890 | #endif |
Andre Przywara | 1d8795e | 2022-11-15 11:45:19 +0000 | [diff] [blame] | 891 | if (is_feat_hcx_supported()) { |
| 892 | write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2()); |
| 893 | } |
Mark Brown | c37eee7 | 2023-03-14 20:13:03 +0000 | [diff] [blame^] | 894 | if (is_feat_tcr2_supported()) { |
| 895 | write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2()); |
| 896 | } |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 897 | } |
| 898 | } |
| 899 | |
| 900 | /******************************************************************************* |
| 901 | * Restore EL2 sysreg context |
| 902 | ******************************************************************************/ |
| 903 | void cm_el2_sysregs_context_restore(uint32_t security_state) |
| 904 | { |
| 905 | u_register_t scr_el3 = read_scr(); |
| 906 | |
| 907 | /* |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 908 | * Always restore the non-secure and realm EL2 context, only restore the |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 909 | * S-EL2 context if S-EL2 is enabled. |
| 910 | */ |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 911 | if ((security_state != SECURE) || |
Ruari Phipps | 4283ed1 | 2020-07-28 11:26:29 +0100 | [diff] [blame] | 912 | ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 913 | cpu_context_t *ctx; |
Zelalem Aweke | 5362beb | 2022-04-04 17:42:48 -0500 | [diff] [blame] | 914 | el2_sysregs_t *el2_sysregs_ctx; |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 915 | |
| 916 | ctx = cm_get_context(security_state); |
| 917 | assert(ctx != NULL); |
| 918 | |
Zelalem Aweke | 5362beb | 2022-04-04 17:42:48 -0500 | [diff] [blame] | 919 | el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); |
| 920 | |
| 921 | el2_sysregs_context_restore_common(el2_sysregs_ctx); |
| 922 | #if ENABLE_SPE_FOR_LOWER_ELS |
| 923 | el2_sysregs_context_restore_spe(el2_sysregs_ctx); |
| 924 | #endif |
| 925 | #if CTX_INCLUDE_MTE_REGS |
| 926 | el2_sysregs_context_restore_mte(el2_sysregs_ctx); |
| 927 | #endif |
| 928 | #if ENABLE_MPAM_FOR_LOWER_ELS |
| 929 | el2_sysregs_context_restore_mpam(el2_sysregs_ctx); |
| 930 | #endif |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 931 | |
Andre Przywara | 8258f14 | 2023-02-15 15:56:15 +0000 | [diff] [blame] | 932 | if (is_feat_fgt_supported()) { |
| 933 | el2_sysregs_context_restore_fgt(el2_sysregs_ctx); |
| 934 | } |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 935 | |
Zelalem Aweke | 5362beb | 2022-04-04 17:42:48 -0500 | [diff] [blame] | 936 | #if ENABLE_FEAT_ECV |
| 937 | el2_sysregs_context_restore_ecv(el2_sysregs_ctx); |
| 938 | #endif |
| 939 | #if ENABLE_FEAT_VHE |
| 940 | el2_sysregs_context_restore_vhe(el2_sysregs_ctx); |
| 941 | #endif |
| 942 | #if RAS_EXTENSION |
| 943 | el2_sysregs_context_restore_ras(el2_sysregs_ctx); |
| 944 | #endif |
| 945 | #if CTX_INCLUDE_NEVE_REGS |
| 946 | el2_sysregs_context_restore_nv2(el2_sysregs_ctx); |
| 947 | #endif |
Andre Przywara | 06ea44e | 2022-11-17 17:30:43 +0000 | [diff] [blame] | 948 | if (is_feat_trf_supported()) { |
| 949 | write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2)); |
| 950 | } |
Zelalem Aweke | 5362beb | 2022-04-04 17:42:48 -0500 | [diff] [blame] | 951 | #if ENABLE_FEAT_CSV2_2 |
| 952 | el2_sysregs_context_restore_csv2(el2_sysregs_ctx); |
| 953 | #endif |
Andre Przywara | 1d8795e | 2022-11-15 11:45:19 +0000 | [diff] [blame] | 954 | if (is_feat_hcx_supported()) { |
| 955 | write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2)); |
| 956 | } |
Mark Brown | c37eee7 | 2023-03-14 20:13:03 +0000 | [diff] [blame^] | 957 | if (is_feat_tcr2_supported()) { |
| 958 | write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2)); |
| 959 | } |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 960 | } |
| 961 | } |
| 962 | #endif /* CTX_INCLUDE_EL2_REGS */ |
| 963 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 964 | /******************************************************************************* |
Zelalem Aweke | f92c0cb | 2022-01-31 16:59:42 -0600 | [diff] [blame] | 965 | * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS |
| 966 | * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly |
| 967 | * updating EL1 and EL2 registers. Otherwise, it calls the generic |
| 968 | * cm_prepare_el3_exit function. |
| 969 | ******************************************************************************/ |
| 970 | void cm_prepare_el3_exit_ns(void) |
| 971 | { |
| 972 | #if CTX_INCLUDE_EL2_REGS |
| 973 | cpu_context_t *ctx = cm_get_context(NON_SECURE); |
| 974 | assert(ctx != NULL); |
| 975 | |
Zelalem Aweke | 2012600 | 2022-04-08 16:48:05 -0500 | [diff] [blame] | 976 | /* Assert that EL2 is used. */ |
| 977 | #if ENABLE_ASSERTIONS |
| 978 | el3_state_t *state = get_el3state_ctx(ctx); |
| 979 | u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); |
| 980 | #endif |
| 981 | assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && |
| 982 | (el_implemented(2U) != EL_IMPL_NONE)); |
| 983 | |
Zelalem Aweke | f92c0cb | 2022-01-31 16:59:42 -0600 | [diff] [blame] | 984 | /* |
| 985 | * Currently some extensions are configured using |
| 986 | * direct register updates. Therefore, do this here |
| 987 | * instead of when setting up context. |
| 988 | */ |
| 989 | manage_extensions_nonsecure(0, ctx); |
| 990 | |
| 991 | /* |
| 992 | * Set the NS bit to be able to access the ICC_SRE_EL2 |
| 993 | * register when restoring context. |
| 994 | */ |
| 995 | write_scr_el3(read_scr_el3() | SCR_NS_BIT); |
| 996 | |
Olivier Deprez | e4793dd | 2022-05-09 17:34:02 +0200 | [diff] [blame] | 997 | /* |
| 998 | * Ensure the NS bit change is committed before the EL2/EL1 |
| 999 | * state restoration. |
| 1000 | */ |
| 1001 | isb(); |
| 1002 | |
Zelalem Aweke | f92c0cb | 2022-01-31 16:59:42 -0600 | [diff] [blame] | 1003 | /* Restore EL2 and EL1 sysreg contexts */ |
| 1004 | cm_el2_sysregs_context_restore(NON_SECURE); |
| 1005 | cm_el1_sysregs_context_restore(NON_SECURE); |
| 1006 | cm_set_next_eret_context(NON_SECURE); |
| 1007 | #else |
| 1008 | cm_prepare_el3_exit(NON_SECURE); |
| 1009 | #endif /* CTX_INCLUDE_EL2_REGS */ |
| 1010 | } |
| 1011 | |
| 1012 | /******************************************************************************* |
Soby Mathew | 2ed46e9 | 2014-07-04 16:02:26 +0100 | [diff] [blame] | 1013 | * The next four functions are used by runtime services to save and restore |
| 1014 | * EL1 context on the 'cpu_context' structure for the specified security |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1015 | * state. |
| 1016 | ******************************************************************************/ |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1017 | void cm_el1_sysregs_context_save(uint32_t security_state) |
| 1018 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 1019 | cpu_context_t *ctx; |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1020 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 1021 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 1022 | assert(ctx != NULL); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1023 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 1024 | el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); |
Dimitris Papastamos | a7921b9 | 2017-10-13 15:27:58 +0100 | [diff] [blame] | 1025 | |
| 1026 | #if IMAGE_BL31 |
| 1027 | if (security_state == SECURE) |
| 1028 | PUBLISH_EVENT(cm_exited_secure_world); |
| 1029 | else |
| 1030 | PUBLISH_EVENT(cm_exited_normal_world); |
| 1031 | #endif |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1032 | } |
| 1033 | |
| 1034 | void cm_el1_sysregs_context_restore(uint32_t security_state) |
| 1035 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 1036 | cpu_context_t *ctx; |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1037 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 1038 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 1039 | assert(ctx != NULL); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1040 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 1041 | el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); |
Dimitris Papastamos | a7921b9 | 2017-10-13 15:27:58 +0100 | [diff] [blame] | 1042 | |
| 1043 | #if IMAGE_BL31 |
| 1044 | if (security_state == SECURE) |
| 1045 | PUBLISH_EVENT(cm_entering_secure_world); |
| 1046 | else |
| 1047 | PUBLISH_EVENT(cm_entering_normal_world); |
| 1048 | #endif |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1049 | } |
| 1050 | |
| 1051 | /******************************************************************************* |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 1052 | * This function populates ELR_EL3 member of 'cpu_context' pertaining to the |
| 1053 | * given security state with the given entrypoint |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 1054 | ******************************************************************************/ |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 1055 | void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 1056 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 1057 | cpu_context_t *ctx; |
| 1058 | el3_state_t *state; |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 1059 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 1060 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 1061 | assert(ctx != NULL); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 1062 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 1063 | /* Populate EL3 state so that ERET jumps to the correct entry */ |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 1064 | state = get_el3state_ctx(ctx); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 1065 | write_ctx_reg(state, CTX_ELR_EL3, entrypoint); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 1066 | } |
| 1067 | |
| 1068 | /******************************************************************************* |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 1069 | * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' |
| 1070 | * pertaining to the given security state |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 1071 | ******************************************************************************/ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 1072 | void cm_set_elr_spsr_el3(uint32_t security_state, |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 1073 | uintptr_t entrypoint, uint32_t spsr) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 1074 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 1075 | cpu_context_t *ctx; |
| 1076 | el3_state_t *state; |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 1077 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 1078 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 1079 | assert(ctx != NULL); |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 1080 | |
| 1081 | /* Populate EL3 state so that ERET jumps to the correct entry */ |
| 1082 | state = get_el3state_ctx(ctx); |
| 1083 | write_ctx_reg(state, CTX_ELR_EL3, entrypoint); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 1084 | write_ctx_reg(state, CTX_SPSR_EL3, spsr); |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 1085 | } |
| 1086 | |
| 1087 | /******************************************************************************* |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 1088 | * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' |
| 1089 | * pertaining to the given security state using the value and bit position |
| 1090 | * specified in the parameters. It preserves all other bits. |
| 1091 | ******************************************************************************/ |
| 1092 | void cm_write_scr_el3_bit(uint32_t security_state, |
| 1093 | uint32_t bit_pos, |
| 1094 | uint32_t value) |
| 1095 | { |
| 1096 | cpu_context_t *ctx; |
| 1097 | el3_state_t *state; |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 1098 | u_register_t scr_el3; |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 1099 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 1100 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 1101 | assert(ctx != NULL); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 1102 | |
| 1103 | /* Ensure that the bit position is a valid one */ |
Jimmy Brisson | ed20207 | 2020-08-04 16:18:52 -0500 | [diff] [blame] | 1104 | assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 1105 | |
| 1106 | /* Ensure that the 'value' is only a bit wide */ |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 1107 | assert(value <= 1U); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 1108 | |
| 1109 | /* |
| 1110 | * Get the SCR_EL3 value from the cpu context, clear the desired bit |
| 1111 | * and set it to its new value. |
| 1112 | */ |
| 1113 | state = get_el3state_ctx(ctx); |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 1114 | scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); |
Jimmy Brisson | ed20207 | 2020-08-04 16:18:52 -0500 | [diff] [blame] | 1115 | scr_el3 &= ~(1UL << bit_pos); |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 1116 | scr_el3 |= (u_register_t)value << bit_pos; |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 1117 | write_ctx_reg(state, CTX_SCR_EL3, scr_el3); |
| 1118 | } |
| 1119 | |
| 1120 | /******************************************************************************* |
| 1121 | * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the |
| 1122 | * given security state. |
| 1123 | ******************************************************************************/ |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 1124 | u_register_t cm_get_scr_el3(uint32_t security_state) |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 1125 | { |
| 1126 | cpu_context_t *ctx; |
| 1127 | el3_state_t *state; |
| 1128 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 1129 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 1130 | assert(ctx != NULL); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 1131 | |
| 1132 | /* Populate EL3 state so that ERET jumps to the correct entry */ |
| 1133 | state = get_el3state_ctx(ctx); |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 1134 | return read_ctx_reg(state, CTX_SCR_EL3); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 1135 | } |
| 1136 | |
| 1137 | /******************************************************************************* |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 1138 | * This function is used to program the context that's used for exception |
| 1139 | * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for |
| 1140 | * the required security state |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1141 | ******************************************************************************/ |
| 1142 | void cm_set_next_eret_context(uint32_t security_state) |
| 1143 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 1144 | cpu_context_t *ctx; |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 1145 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 1146 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 1147 | assert(ctx != NULL); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1148 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 1149 | cm_set_next_context(ctx); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1150 | } |