blob: d88bea75e6b79a2ba01e19a676344551927fa409 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Zelalem Aweke5362beb2022-04-04 17:42:48 -05002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
23#include <lib/el3_runtime/pubsub_events.h>
24#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060025#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/extensions/mpam.h>
johpow019baade32021-07-08 14:14:00 -050027#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <lib/extensions/spe.h>
29#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010030#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010031#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010032#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000033#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000034
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010035#if ENABLE_FEAT_TWED
36/* Make sure delay value fits within the range(0-15) */
37CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
38#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000039
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010040static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Aweke20126002022-04-08 16:48:05 -050041
42static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
43{
44 u_register_t sctlr_elx, actlr_elx;
45
46 /*
47 * Initialise SCTLR_EL1 to the reset value corresponding to the target
48 * execution state setting all fields rather than relying on the hw.
49 * Some fields have architecturally UNKNOWN reset values and these are
50 * set to zero.
51 *
52 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
53 *
54 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
55 * required by PSCI specification)
56 */
57 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
58 if (GET_RW(ep->spsr) == MODE_RW_64) {
59 sctlr_elx |= SCTLR_EL1_RES1;
60 } else {
61 /*
62 * If the target execution state is AArch32 then the following
63 * fields need to be set.
64 *
65 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
66 * instructions are not trapped to EL1.
67 *
68 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
69 * instructions are not trapped to EL1.
70 *
71 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
72 * CP15DMB, CP15DSB, and CP15ISB instructions.
73 */
74 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
75 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
76 }
77
78#if ERRATA_A75_764081
79 /*
80 * If workaround of errata 764081 for Cortex-A75 is used then set
81 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
82 */
83 sctlr_elx |= SCTLR_IESB_BIT;
84#endif
85 /* Store the initialised SCTLR_EL1 value in the cpu_context */
86 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
87
88 /*
89 * Base the context ACTLR_EL1 on the current value, as it is
90 * implementation defined. The context restore process will write
91 * the value from the context to the actual register and can cause
92 * problems for processor cores that don't expect certain bits to
93 * be zero.
94 */
95 actlr_elx = read_actlr_el1();
96 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
97}
98
Zelalem Aweke42401112022-01-05 17:12:24 -060099/******************************************************************************
100 * This function performs initializations that are specific to SECURE state
101 * and updates the cpu context specified by 'ctx'.
102 *****************************************************************************/
103static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000104{
Zelalem Aweke42401112022-01-05 17:12:24 -0600105 u_register_t scr_el3;
106 el3_state_t *state;
107
108 state = get_el3state_ctx(ctx);
109 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
110
111#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000112 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600113 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
114 * indicated by the interrupt routing model for BL31.
115 */
116 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
117#endif
118
119#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
120 /* Get Memory Tagging Extension support level */
121 unsigned int mte = get_armv8_5_mte_support();
122#endif
123 /*
124 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
125 * is set, or when MTE is only implemented at EL0.
Achin Gupta7aea9082014-02-01 07:51:28 +0000126 */
Zelalem Aweke42401112022-01-05 17:12:24 -0600127#if CTX_INCLUDE_MTE_REGS
128 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
129 scr_el3 |= SCR_ATA_BIT;
130#else
131 if (mte == MTE_IMPLEMENTED_EL0) {
132 scr_el3 |= SCR_ATA_BIT;
133 }
134#endif /* CTX_INCLUDE_MTE_REGS */
135
136 /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
137 if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) {
138 if (GET_RW(ep->spsr) != MODE_RW_64) {
139 ERROR("S-EL2 can not be used in AArch32\n.");
140 panic();
141 }
142
143 scr_el3 |= SCR_EEL2_BIT;
144 }
145
146 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
147
Zelalem Aweke20126002022-04-08 16:48:05 -0500148 /*
149 * Initialize EL1 context registers unless SPMC is running
150 * at S-EL2.
151 */
152#if !SPMD_SPM_AT_SEL2
153 setup_el1_context(ctx, ep);
154#endif
155
Zelalem Aweke42401112022-01-05 17:12:24 -0600156 manage_extensions_secure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000157}
158
Zelalem Aweke42401112022-01-05 17:12:24 -0600159#if ENABLE_RME
160/******************************************************************************
161 * This function performs initializations that are specific to REALM state
162 * and updates the cpu context specified by 'ctx'.
163 *****************************************************************************/
164static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
165{
166 u_register_t scr_el3;
167 el3_state_t *state;
168
169 state = get_el3state_ctx(ctx);
170 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
171
172 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
173
174 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
175}
176#endif /* ENABLE_RME */
177
178/******************************************************************************
179 * This function performs initializations that are specific to NON-SECURE state
180 * and updates the cpu context specified by 'ctx'.
181 *****************************************************************************/
182static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
183{
184 u_register_t scr_el3;
185 el3_state_t *state;
186
187 state = get_el3state_ctx(ctx);
188 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
189
190 /* SCR_NS: Set the NS bit */
191 scr_el3 |= SCR_NS_BIT;
192
193#if !CTX_INCLUDE_PAUTH_REGS
194 /*
195 * If the pointer authentication registers aren't saved during world
196 * switches the value of the registers can be leaked from the Secure to
197 * the Non-secure world. To prevent this, rather than enabling pointer
198 * authentication everywhere, we only enable it in the Non-secure world.
199 *
200 * If the Secure world wants to use pointer authentication,
201 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
202 */
203 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
204#endif /* !CTX_INCLUDE_PAUTH_REGS */
205
206 /* Allow access to Allocation Tags when MTE is implemented. */
207 scr_el3 |= SCR_ATA_BIT;
208
209#ifdef IMAGE_BL31
210 /*
211 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
212 * indicated by the interrupt routing model for BL31.
213 */
214 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
215#endif
216 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600217
Zelalem Aweke20126002022-04-08 16:48:05 -0500218 /* Initialize EL1 context registers */
219 setup_el1_context(ctx, ep);
220
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600221 /* Initialize EL2 context registers */
222#if CTX_INCLUDE_EL2_REGS
223
224 /*
225 * Initialize SCTLR_EL2 context register using Endianness value
226 * taken from the entrypoint attribute.
227 */
228 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
229 sctlr_el2 |= SCTLR_EL2_RES1;
230 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
231 sctlr_el2);
232
233 /*
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100234 * Program the ICC_SRE_EL2 to make sure the correct bits are set
235 * when restoring NS context.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600236 */
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100237 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
238 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600239 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
240 icc_sre_el2);
241#endif /* CTX_INCLUDE_EL2_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600242}
243
Achin Gupta7aea9082014-02-01 07:51:28 +0000244/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600245 * The following function performs initialization of the cpu_context 'ctx'
246 * for first use that is common to all security states, and sets the
247 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100248 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000249 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100250 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100251 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600252static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100253{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000254 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100255 el3_state_t *state;
256 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100257
Andrew Thoelke4e126072014-06-04 21:10:52 +0100258 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000259 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100260
261 /*
David Cunadofee86532017-04-13 22:38:29 +0100262 * SCR_EL3 was initialised during reset sequence in macro
263 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
264 * affect the next EL.
265 *
266 * The following fields are initially set to zero and then updated to
267 * the required value depending on the state of the SPSR_EL3 and the
268 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100269 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000270 scr_el3 = read_scr();
Andrew Thoelke4e126072014-06-04 21:10:52 +0100271 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
Zelalem Aweke42401112022-01-05 17:12:24 -0600272 SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500273
David Cunadofee86532017-04-13 22:38:29 +0100274 /*
275 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
276 * Exception level as specified by SPSR.
277 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500278 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100279 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500280 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600281
David Cunadofee86532017-04-13 22:38:29 +0100282 /*
283 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500284 * Secure timer registers to EL3, from AArch64 state only, if specified
285 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
286 * bit always behaves as 1 (i.e. secure physical timer register access
287 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100288 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500289 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100290 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500291 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100292
johpow01f91e59f2021-08-04 19:38:18 -0500293 /*
294 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
295 * SCR_EL3.HXEn.
296 */
297#if ENABLE_FEAT_HCX
298 scr_el3 |= SCR_HXEn_BIT;
299#endif
300
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400301 /*
302 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
303 * registers are trapped to EL3.
304 */
305#if ENABLE_FEAT_RNG_TRAP
306 scr_el3 |= SCR_TRNDR_BIT;
307#endif
308
Varun Wadekar92234852020-06-12 10:11:28 -0700309#if RAS_TRAP_LOWER_EL_ERR_ACCESS
310 /*
311 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
312 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
313 */
314 scr_el3 |= SCR_TERR_BIT;
315#endif
316
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700317#if !HANDLE_EA_EL3_FIRST
David Cunadofee86532017-04-13 22:38:29 +0100318 /*
319 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
Zelalem Aweke42401112022-01-05 17:12:24 -0600320 * to EL3 when executing at a lower EL. When executing at EL3, External
321 * Aborts are taken to EL3.
David Cunadofee86532017-04-13 22:38:29 +0100322 */
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100323 scr_el3 &= ~SCR_EA_BIT;
324#endif
325
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000326#if FAULT_INJECTION_SUPPORT
327 /* Enable fault injection from lower ELs */
328 scr_el3 |= SCR_FIEN_BIT;
329#endif
330
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000331 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600332 * CPTR_EL3 was initialized out of reset, copy that value to the
333 * context register.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000334 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100335 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsovc4502772021-03-22 11:59:37 +0000336
Andrew Thoelke4e126072014-06-04 21:10:52 +0100337 /*
David Cunadofee86532017-04-13 22:38:29 +0100338 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
339 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
340 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500341 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
342 * same conditions as HVC instructions and when the processor supports
343 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500344 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
345 * CNTPOFF_EL2 register under the same conditions as HVC instructions
346 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100347 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000348 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
349 || ((GET_RW(ep->spsr) != MODE_RW_64)
350 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100351 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500352
353 if (is_armv8_6_fgt_present()) {
354 scr_el3 |= SCR_FGTEN_BIT;
355 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500356
357 if (get_armv8_6_ecv_support()
358 == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
359 scr_el3 |= SCR_ECVEN_BIT;
360 }
David Cunadofee86532017-04-13 22:38:29 +0100361 }
362
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100363#if ENABLE_FEAT_TWED
johpow013e24c162020-04-22 14:05:13 -0500364 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100365 /* Set delay in SCR_EL3 */
366 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
367 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
368 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500369
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100370 /* Enable WFE delay */
371 scr_el3 |= SCR_TWEDEn_BIT;
372#endif /* ENABLE_FEAT_TWED */
johpow013e24c162020-04-22 14:05:13 -0500373
David Cunadofee86532017-04-13 22:38:29 +0100374 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100375 * Populate EL3 state so that we've the right context
376 * before doing ERET
377 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100378 state = get_el3state_ctx(ctx);
379 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
380 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
381 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
382
383 /*
384 * Store the X0-X7 value from the entrypoint into the context
385 * Use memcpy as we are in control of the layout of the structures
386 */
387 gp_regs = get_gpregs_ctx(ctx);
388 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
389}
390
391/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600392 * Context management library initialization routine. This library is used by
393 * runtime services to share pointers to 'cpu_context' structures for secure
394 * non-secure and realm states. Management of the structures and their associated
395 * memory is not done by the context management library e.g. the PSCI service
396 * manages the cpu context used for entry from and exit to the non-secure state.
397 * The Secure payload dispatcher service manages the context(s) corresponding to
398 * the secure state. It also uses this library to get access to the non-secure
399 * state cpu context pointers.
400 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
401 * which will be used for programming an entry into a lower EL. The same context
402 * will be used to save state upon exception entry from that EL.
403 ******************************************************************************/
404void __init cm_init(void)
405{
406 /*
407 * The context management library has only global data to intialize, but
408 * that will be done when the BSS is zeroed out.
409 */
410}
411
412/*******************************************************************************
413 * This is the high-level function used to initialize the cpu_context 'ctx' for
414 * first use. It performs initializations that are common to all security states
415 * and initializations specific to the security state specified in 'ep'
416 ******************************************************************************/
417void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
418{
419 unsigned int security_state;
420
421 assert(ctx != NULL);
422
423 /*
424 * Perform initializations that are common
425 * to all security states
426 */
427 setup_context_common(ctx, ep);
428
429 security_state = GET_SECURITY_STATE(ep->h.attr);
430
431 /* Perform security state specific initializations */
432 switch (security_state) {
433 case SECURE:
434 setup_secure_context(ctx, ep);
435 break;
436#if ENABLE_RME
437 case REALM:
438 setup_realm_context(ctx, ep);
439 break;
440#endif
441 case NON_SECURE:
442 setup_ns_context(ctx, ep);
443 break;
444 default:
445 ERROR("Invalid security state\n");
446 panic();
447 break;
448 }
449}
450
451/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000452 * Enable architecture extensions on first entry to Non-secure world.
453 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
454 * it is zero.
455 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500456static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000457{
458#if IMAGE_BL31
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100459#if ENABLE_SPE_FOR_LOWER_ELS
460 spe_enable(el2_unused);
461#endif
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100462
463#if ENABLE_AMU
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100464 amu_enable(el2_unused, ctx);
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100465#endif
David Cunadoce88eee2017-10-20 11:30:57 +0100466
johpow019baade32021-07-08 14:14:00 -0500467#if ENABLE_SME_FOR_NS
468 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */
469 sme_enable(ctx);
470#elif ENABLE_SVE_FOR_NS
471 /* Enable SVE and FPU/SIMD for non-secure world. */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100472 sve_enable(ctx);
473#endif
474
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100475#if ENABLE_MPAM_FOR_LOWER_ELS
476 mpam_enable(el2_unused);
477#endif
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100478
479#if ENABLE_TRBE_FOR_NS
480 trbe_enable();
481#endif /* ENABLE_TRBE_FOR_NS */
482
johpow0181865962022-01-28 17:06:20 -0600483#if ENABLE_BRBE_FOR_NS
484 brbe_enable();
485#endif /* ENABLE_BRBE_FOR_NS */
486
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100487#if ENABLE_SYS_REG_TRACE_FOR_NS
488 sys_reg_trace_enable(ctx);
489#endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
490
Manish V Badarkhe51a97112021-07-08 09:33:18 +0100491#if ENABLE_TRF_FOR_NS
492 trf_enable();
493#endif /* ENABLE_TRF_FOR_NS */
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000494#endif
495}
496
497/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100498 * Enable architecture extensions on first entry to Secure world.
499 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500500static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100501{
502#if IMAGE_BL31
johpow019baade32021-07-08 14:14:00 -0500503 #if ENABLE_SME_FOR_NS
504 #if ENABLE_SME_FOR_SWD
505 /*
506 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
507 * ensure SME, SVE, and FPU/SIMD context properly managed.
508 */
509 sme_enable(ctx);
510 #else /* ENABLE_SME_FOR_SWD */
511 /*
512 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
513 * safely use the associated registers.
514 */
515 sme_disable(ctx);
516 #endif /* ENABLE_SME_FOR_SWD */
517 #elif ENABLE_SVE_FOR_NS
518 #if ENABLE_SVE_FOR_SWD
519 /*
520 * Enable SVE and FPU in secure context, secure manager must ensure that
521 * the SVE and FPU register contexts are properly managed.
522 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100523 sve_enable(ctx);
johpow019baade32021-07-08 14:14:00 -0500524 #else /* ENABLE_SVE_FOR_SWD */
525 /*
526 * Disable SVE and FPU in secure context so non-secure world can safely
527 * use them.
528 */
529 sve_disable(ctx);
530 #endif /* ENABLE_SVE_FOR_SWD */
531 #endif /* ENABLE_SVE_FOR_NS */
532#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100533}
534
535/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100536 * The following function initializes the cpu_context for a CPU specified by
537 * its `cpu_idx` for first use, and sets the initial entrypoint state as
538 * specified by the entry_point_info structure.
539 ******************************************************************************/
540void cm_init_context_by_index(unsigned int cpu_idx,
541 const entry_point_info_t *ep)
542{
543 cpu_context_t *ctx;
544 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100545 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100546}
547
548/*******************************************************************************
549 * The following function initializes the cpu_context for the current CPU
550 * for first use, and sets the initial entrypoint state as specified by the
551 * entry_point_info structure.
552 ******************************************************************************/
553void cm_init_my_context(const entry_point_info_t *ep)
554{
555 cpu_context_t *ctx;
556 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100557 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100558}
559
560/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500561 * Prepare the CPU system registers for first entry into realm, secure, or
562 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100563 *
564 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
565 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
566 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
567 * For all entries, the EL1 registers are initialized from the cpu_context
568 ******************************************************************************/
569void cm_prepare_el3_exit(uint32_t security_state)
570{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000571 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100572 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100573 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000574 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100575
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000576 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100577
578 if (security_state == NON_SECURE) {
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000579 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000580 CTX_SCR_EL3);
581 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100582 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000583 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000584 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800585 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100586 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000587#if ERRATA_A75_764081
588 /*
589 * If workaround of errata 764081 for Cortex-A75 is used
590 * then set SCTLR_EL2.IESB to enable Implicit Error
591 * Synchronization Barrier.
592 */
593 sctlr_elx |= SCTLR_IESB_BIT;
594#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100595 write_sctlr_el2(sctlr_elx);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000596 } else if (el_implemented(2) != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100597 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000598
David Cunadofee86532017-04-13 22:38:29 +0100599 /*
600 * EL2 present but unused, need to disable safely.
601 * SCTLR_EL2 can be ignored in this case.
602 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100603 * Set EL2 register width appropriately: Set HCR_EL2
604 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100605 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000606 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100607 hcr_el2 |= HCR_RW_BIT;
608
609 /*
610 * For Armv8.3 pointer authentication feature, disable
611 * traps to EL2 when accessing key registers or using
612 * pointer authentication instructions from lower ELs.
613 */
614 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
615
616 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100617
David Cunadofee86532017-04-13 22:38:29 +0100618 /*
619 * Initialise CPTR_EL2 setting all fields rather than
620 * relying on the hw. All fields have architecturally
621 * UNKNOWN reset values.
622 *
623 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
624 * accesses to the CPACR_EL1 or CPACR from both
625 * Execution states do not trap to EL2.
626 *
627 * CPTR_EL2.TTA: Set to zero so that Non-secure System
628 * register accesses to the trace registers from both
629 * Execution states do not trap to EL2.
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100630 * If PE trace unit System registers are not implemented
631 * then this bit is reserved, and must be set to zero.
David Cunadofee86532017-04-13 22:38:29 +0100632 *
633 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
634 * to SIMD and floating-point functionality from both
635 * Execution states do not trap to EL2.
636 */
637 write_cptr_el2(CPTR_EL2_RESET_VAL &
638 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
639 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100640
David Cunadofee86532017-04-13 22:38:29 +0100641 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000642 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100643 * architecturally UNKNOWN on reset and are set to zero
644 * except for field(s) listed below.
645 *
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500646 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
David Cunadofee86532017-04-13 22:38:29 +0100647 * Hyp mode of Non-secure EL0 and EL1 accesses to the
648 * physical timer registers.
649 *
650 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
651 * Hyp mode of Non-secure EL0 and EL1 accesses to the
652 * physical counter registers.
653 */
654 write_cnthctl_el2(CNTHCTL_RESET_VAL |
655 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100656
David Cunadofee86532017-04-13 22:38:29 +0100657 /*
658 * Initialise CNTVOFF_EL2 to zero as it resets to an
659 * architecturally UNKNOWN value.
660 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100661 write_cntvoff_el2(0);
662
David Cunadofee86532017-04-13 22:38:29 +0100663 /*
664 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
665 * MPIDR_EL1 respectively.
666 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100667 write_vpidr_el2(read_midr_el1());
668 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000669
670 /*
David Cunadofee86532017-04-13 22:38:29 +0100671 * Initialise VTTBR_EL2. All fields are architecturally
672 * UNKNOWN on reset.
673 *
674 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
675 * 2 address translation is disabled, cache maintenance
676 * operations depend on the VMID.
677 *
678 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
679 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000680 */
David Cunadofee86532017-04-13 22:38:29 +0100681 write_vttbr_el2(VTTBR_RESET_VAL &
682 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
683 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
684
David Cunado5f55e282016-10-31 17:37:34 +0000685 /*
David Cunadofee86532017-04-13 22:38:29 +0100686 * Initialise MDCR_EL2, setting all fields rather than
687 * relying on hw. Some fields are architecturally
688 * UNKNOWN on reset.
689 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100690 * MDCR_EL2.HLP: Set to one so that event counter
691 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
692 * occurs on the increment that changes
693 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
694 * implemented. This bit is RES0 in versions of the
695 * architecture earlier than ARMv8.5, setting it to 1
696 * doesn't have any effect on them.
697 *
698 * MDCR_EL2.TTRF: Set to zero so that access to Trace
699 * Filter Control register TRFCR_EL1 at EL1 is not
700 * trapped to EL2. This bit is RES0 in versions of
701 * the architecture earlier than ARMv8.4.
702 *
703 * MDCR_EL2.HPMD: Set to one so that event counting is
704 * prohibited at EL2. This bit is RES0 in versions of
705 * the architecture earlier than ARMv8.1, setting it
706 * to 1 doesn't have any effect on them.
707 *
708 * MDCR_EL2.TPMS: Set to zero so that accesses to
709 * Statistical Profiling control registers from EL1
710 * do not trap to EL2. This bit is RES0 when SPE is
711 * not implemented.
712 *
David Cunadofee86532017-04-13 22:38:29 +0100713 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
714 * EL1 System register accesses to the Debug ROM
715 * registers are not trapped to EL2.
716 *
717 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
718 * System register accesses to the powerdown debug
719 * registers are not trapped to EL2.
720 *
721 * MDCR_EL2.TDA: Set to zero so that System register
722 * accesses to the debug registers do not trap to EL2.
723 *
724 * MDCR_EL2.TDE: Set to zero so that debug exceptions
725 * are not routed to EL2.
726 *
727 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
728 * Monitors.
729 *
730 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
731 * EL1 accesses to all Performance Monitors registers
732 * are not trapped to EL2.
733 *
734 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
735 * and EL1 accesses to the PMCR_EL0 or PMCR are not
736 * trapped to EL2.
737 *
738 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
739 * architecturally-defined reset value.
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100740 *
741 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
742 * owning exception level is NS-EL1 and, tracing is
743 * prohibited at NS-EL2. These bits are RES0 when
744 * FEAT_TRBE is not implemented.
David Cunado5f55e282016-10-31 17:37:34 +0000745 */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100746 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
747 MDCR_EL2_HPMD) |
748 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
749 >> PMCR_EL0_N_SHIFT)) &
750 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
751 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
752 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
753 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100754 MDCR_EL2_TPMCR_BIT |
755 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armee3457b2017-05-23 09:32:49 +0100756
dp-armee3457b2017-05-23 09:32:49 +0100757 write_mdcr_el2(mdcr_el2);
758
David Cunadoc14b08e2016-11-25 00:21:59 +0000759 /*
David Cunadofee86532017-04-13 22:38:29 +0100760 * Initialise HSTR_EL2. All fields are architecturally
761 * UNKNOWN on reset.
762 *
763 * HSTR_EL2.T<n>: Set all these fields to zero so that
764 * Non-secure EL0 or EL1 accesses to System registers
765 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000766 */
David Cunadofee86532017-04-13 22:38:29 +0100767 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000768 /*
David Cunadofee86532017-04-13 22:38:29 +0100769 * Initialise CNTHP_CTL_EL2. All fields are
770 * architecturally UNKNOWN on reset.
771 *
772 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
773 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000774 */
David Cunadofee86532017-04-13 22:38:29 +0100775 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
776 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100777 }
johpow019baade32021-07-08 14:14:00 -0500778 manage_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100779 }
780
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100781 cm_el1_sysregs_context_restore(security_state);
782 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100783}
784
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000785#if CTX_INCLUDE_EL2_REGS
786/*******************************************************************************
787 * Save EL2 sysreg context
788 ******************************************************************************/
789void cm_el2_sysregs_context_save(uint32_t security_state)
790{
791 u_register_t scr_el3 = read_scr();
792
793 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500794 * Always save the non-secure and realm EL2 context, only save the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000795 * S-EL2 context if S-EL2 is enabled.
796 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500797 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100798 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000799 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500800 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000801
802 ctx = cm_get_context(security_state);
803 assert(ctx != NULL);
804
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500805 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
806
807 el2_sysregs_context_save_common(el2_sysregs_ctx);
808#if ENABLE_SPE_FOR_LOWER_ELS
809 el2_sysregs_context_save_spe(el2_sysregs_ctx);
810#endif
811#if CTX_INCLUDE_MTE_REGS
812 el2_sysregs_context_save_mte(el2_sysregs_ctx);
813#endif
814#if ENABLE_MPAM_FOR_LOWER_ELS
815 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
816#endif
817#if ENABLE_FEAT_FGT
818 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
819#endif
820#if ENABLE_FEAT_ECV
821 el2_sysregs_context_save_ecv(el2_sysregs_ctx);
822#endif
823#if ENABLE_FEAT_VHE
824 el2_sysregs_context_save_vhe(el2_sysregs_ctx);
825#endif
826#if RAS_EXTENSION
827 el2_sysregs_context_save_ras(el2_sysregs_ctx);
828#endif
829#if CTX_INCLUDE_NEVE_REGS
830 el2_sysregs_context_save_nv2(el2_sysregs_ctx);
831#endif
832#if ENABLE_TRF_FOR_NS
833 el2_sysregs_context_save_trf(el2_sysregs_ctx);
834#endif
835#if ENABLE_FEAT_CSV2_2
836 el2_sysregs_context_save_csv2(el2_sysregs_ctx);
837#endif
838#if ENABLE_FEAT_HCX
839 el2_sysregs_context_save_hcx(el2_sysregs_ctx);
840#endif
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000841 }
842}
843
844/*******************************************************************************
845 * Restore EL2 sysreg context
846 ******************************************************************************/
847void cm_el2_sysregs_context_restore(uint32_t security_state)
848{
849 u_register_t scr_el3 = read_scr();
850
851 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500852 * Always restore the non-secure and realm EL2 context, only restore the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000853 * S-EL2 context if S-EL2 is enabled.
854 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500855 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100856 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000857 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500858 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000859
860 ctx = cm_get_context(security_state);
861 assert(ctx != NULL);
862
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500863 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
864
865 el2_sysregs_context_restore_common(el2_sysregs_ctx);
866#if ENABLE_SPE_FOR_LOWER_ELS
867 el2_sysregs_context_restore_spe(el2_sysregs_ctx);
868#endif
869#if CTX_INCLUDE_MTE_REGS
870 el2_sysregs_context_restore_mte(el2_sysregs_ctx);
871#endif
872#if ENABLE_MPAM_FOR_LOWER_ELS
873 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
874#endif
875#if ENABLE_FEAT_FGT
876 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
877#endif
878#if ENABLE_FEAT_ECV
879 el2_sysregs_context_restore_ecv(el2_sysregs_ctx);
880#endif
881#if ENABLE_FEAT_VHE
882 el2_sysregs_context_restore_vhe(el2_sysregs_ctx);
883#endif
884#if RAS_EXTENSION
885 el2_sysregs_context_restore_ras(el2_sysregs_ctx);
886#endif
887#if CTX_INCLUDE_NEVE_REGS
888 el2_sysregs_context_restore_nv2(el2_sysregs_ctx);
889#endif
890#if ENABLE_TRF_FOR_NS
891 el2_sysregs_context_restore_trf(el2_sysregs_ctx);
892#endif
893#if ENABLE_FEAT_CSV2_2
894 el2_sysregs_context_restore_csv2(el2_sysregs_ctx);
895#endif
896#if ENABLE_FEAT_HCX
897 el2_sysregs_context_restore_hcx(el2_sysregs_ctx);
898#endif
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000899 }
900}
901#endif /* CTX_INCLUDE_EL2_REGS */
902
Andrew Thoelke4e126072014-06-04 21:10:52 +0100903/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600904 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
905 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
906 * updating EL1 and EL2 registers. Otherwise, it calls the generic
907 * cm_prepare_el3_exit function.
908 ******************************************************************************/
909void cm_prepare_el3_exit_ns(void)
910{
911#if CTX_INCLUDE_EL2_REGS
912 cpu_context_t *ctx = cm_get_context(NON_SECURE);
913 assert(ctx != NULL);
914
Zelalem Aweke20126002022-04-08 16:48:05 -0500915 /* Assert that EL2 is used. */
916#if ENABLE_ASSERTIONS
917 el3_state_t *state = get_el3state_ctx(ctx);
918 u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
919#endif
920 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
921 (el_implemented(2U) != EL_IMPL_NONE));
922
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600923 /*
924 * Currently some extensions are configured using
925 * direct register updates. Therefore, do this here
926 * instead of when setting up context.
927 */
928 manage_extensions_nonsecure(0, ctx);
929
930 /*
931 * Set the NS bit to be able to access the ICC_SRE_EL2
932 * register when restoring context.
933 */
934 write_scr_el3(read_scr_el3() | SCR_NS_BIT);
935
Olivier Depreze4793dd2022-05-09 17:34:02 +0200936 /*
937 * Ensure the NS bit change is committed before the EL2/EL1
938 * state restoration.
939 */
940 isb();
941
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600942 /* Restore EL2 and EL1 sysreg contexts */
943 cm_el2_sysregs_context_restore(NON_SECURE);
944 cm_el1_sysregs_context_restore(NON_SECURE);
945 cm_set_next_eret_context(NON_SECURE);
946#else
947 cm_prepare_el3_exit(NON_SECURE);
948#endif /* CTX_INCLUDE_EL2_REGS */
949}
950
951/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +0100952 * The next four functions are used by runtime services to save and restore
953 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +0000954 * state.
955 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +0000956void cm_el1_sysregs_context_save(uint32_t security_state)
957{
Dan Handleye2712bc2014-04-10 15:37:22 +0100958 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000959
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100960 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000961 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000962
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000963 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100964
965#if IMAGE_BL31
966 if (security_state == SECURE)
967 PUBLISH_EVENT(cm_exited_secure_world);
968 else
969 PUBLISH_EVENT(cm_exited_normal_world);
970#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000971}
972
973void cm_el1_sysregs_context_restore(uint32_t security_state)
974{
Dan Handleye2712bc2014-04-10 15:37:22 +0100975 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +0000976
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100977 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000978 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +0000979
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000980 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100981
982#if IMAGE_BL31
983 if (security_state == SECURE)
984 PUBLISH_EVENT(cm_entering_secure_world);
985 else
986 PUBLISH_EVENT(cm_entering_normal_world);
987#endif
Achin Gupta7aea9082014-02-01 07:51:28 +0000988}
989
990/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100991 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
992 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000993 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100994void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000995{
Dan Handleye2712bc2014-04-10 15:37:22 +0100996 cpu_context_t *ctx;
997 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000998
Andrew Thoelkea2f65532014-05-14 17:09:32 +0100999 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001000 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001001
Andrew Thoelke4e126072014-06-04 21:10:52 +01001002 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001003 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001004 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001005}
1006
1007/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001008 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1009 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001010 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001011void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001012 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001013{
Dan Handleye2712bc2014-04-10 15:37:22 +01001014 cpu_context_t *ctx;
1015 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001016
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001017 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001018 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001019
1020 /* Populate EL3 state so that ERET jumps to the correct entry */
1021 state = get_el3state_ctx(ctx);
1022 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001023 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001024}
1025
1026/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001027 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1028 * pertaining to the given security state using the value and bit position
1029 * specified in the parameters. It preserves all other bits.
1030 ******************************************************************************/
1031void cm_write_scr_el3_bit(uint32_t security_state,
1032 uint32_t bit_pos,
1033 uint32_t value)
1034{
1035 cpu_context_t *ctx;
1036 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001037 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001038
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001039 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001040 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001041
1042 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001043 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001044
1045 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001046 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001047
1048 /*
1049 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1050 * and set it to its new value.
1051 */
1052 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001053 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001054 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001055 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001056 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1057}
1058
1059/*******************************************************************************
1060 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1061 * given security state.
1062 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001063u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001064{
1065 cpu_context_t *ctx;
1066 el3_state_t *state;
1067
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001068 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001069 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001070
1071 /* Populate EL3 state so that ERET jumps to the correct entry */
1072 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001073 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001074}
1075
1076/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001077 * This function is used to program the context that's used for exception
1078 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1079 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001080 ******************************************************************************/
1081void cm_set_next_eret_context(uint32_t security_state)
1082{
Dan Handleye2712bc2014-04-10 15:37:22 +01001083 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001084
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001085 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001086 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001087
Andrew Thoelke4e126072014-06-04 21:10:52 +01001088 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001089}