blob: ce78439282473a68d133d2f041d05b3b1cc62632 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
23#include <lib/el3_runtime/pubsub_events.h>
24#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060025#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/extensions/mpam.h>
johpow019baade32021-07-08 14:14:00 -050027#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <lib/extensions/spe.h>
29#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010030#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010031#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010032#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000033#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000034
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010035#if ENABLE_FEAT_TWED
36/* Make sure delay value fits within the range(0-15) */
37CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
38#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000039
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010040static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Aweke20126002022-04-08 16:48:05 -050041
42static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
43{
44 u_register_t sctlr_elx, actlr_elx;
45
46 /*
47 * Initialise SCTLR_EL1 to the reset value corresponding to the target
48 * execution state setting all fields rather than relying on the hw.
49 * Some fields have architecturally UNKNOWN reset values and these are
50 * set to zero.
51 *
52 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
53 *
54 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
55 * required by PSCI specification)
56 */
57 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
58 if (GET_RW(ep->spsr) == MODE_RW_64) {
59 sctlr_elx |= SCTLR_EL1_RES1;
60 } else {
61 /*
62 * If the target execution state is AArch32 then the following
63 * fields need to be set.
64 *
65 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
66 * instructions are not trapped to EL1.
67 *
68 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
69 * instructions are not trapped to EL1.
70 *
71 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
72 * CP15DMB, CP15DSB, and CP15ISB instructions.
73 */
74 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
75 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
76 }
77
78#if ERRATA_A75_764081
79 /*
80 * If workaround of errata 764081 for Cortex-A75 is used then set
81 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
82 */
83 sctlr_elx |= SCTLR_IESB_BIT;
84#endif
85 /* Store the initialised SCTLR_EL1 value in the cpu_context */
86 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
87
88 /*
89 * Base the context ACTLR_EL1 on the current value, as it is
90 * implementation defined. The context restore process will write
91 * the value from the context to the actual register and can cause
92 * problems for processor cores that don't expect certain bits to
93 * be zero.
94 */
95 actlr_elx = read_actlr_el1();
96 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
97}
98
Zelalem Aweke42401112022-01-05 17:12:24 -060099/******************************************************************************
100 * This function performs initializations that are specific to SECURE state
101 * and updates the cpu context specified by 'ctx'.
102 *****************************************************************************/
103static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000104{
Zelalem Aweke42401112022-01-05 17:12:24 -0600105 u_register_t scr_el3;
106 el3_state_t *state;
107
108 state = get_el3state_ctx(ctx);
109 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
110
111#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000112 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600113 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
114 * indicated by the interrupt routing model for BL31.
115 */
116 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
117#endif
118
119#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
120 /* Get Memory Tagging Extension support level */
121 unsigned int mte = get_armv8_5_mte_support();
122#endif
123 /*
124 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
125 * is set, or when MTE is only implemented at EL0.
Achin Gupta7aea9082014-02-01 07:51:28 +0000126 */
Zelalem Aweke42401112022-01-05 17:12:24 -0600127#if CTX_INCLUDE_MTE_REGS
128 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
129 scr_el3 |= SCR_ATA_BIT;
130#else
131 if (mte == MTE_IMPLEMENTED_EL0) {
132 scr_el3 |= SCR_ATA_BIT;
133 }
134#endif /* CTX_INCLUDE_MTE_REGS */
135
136 /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
Andre Przywara6dd2d062023-02-22 16:53:50 +0000137 if ((GET_EL(ep->spsr) == MODE_EL2) && is_feat_sel2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600138 if (GET_RW(ep->spsr) != MODE_RW_64) {
139 ERROR("S-EL2 can not be used in AArch32\n.");
140 panic();
141 }
142
143 scr_el3 |= SCR_EEL2_BIT;
144 }
145
146 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
147
Zelalem Aweke20126002022-04-08 16:48:05 -0500148 /*
149 * Initialize EL1 context registers unless SPMC is running
150 * at S-EL2.
151 */
152#if !SPMD_SPM_AT_SEL2
153 setup_el1_context(ctx, ep);
154#endif
155
Zelalem Aweke42401112022-01-05 17:12:24 -0600156 manage_extensions_secure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000157}
158
Zelalem Aweke42401112022-01-05 17:12:24 -0600159#if ENABLE_RME
160/******************************************************************************
161 * This function performs initializations that are specific to REALM state
162 * and updates the cpu context specified by 'ctx'.
163 *****************************************************************************/
164static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
165{
166 u_register_t scr_el3;
167 el3_state_t *state;
168
169 state = get_el3state_ctx(ctx);
170 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
171
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000172 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
173
Andre Przywara902c9022022-11-17 17:30:43 +0000174 if (is_feat_csv2_2_supported()) {
175 /* Enable access to the SCXTNUM_ELx registers. */
176 scr_el3 |= SCR_EnSCXT_BIT;
177 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600178
179 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
180}
181#endif /* ENABLE_RME */
182
183/******************************************************************************
184 * This function performs initializations that are specific to NON-SECURE state
185 * and updates the cpu context specified by 'ctx'.
186 *****************************************************************************/
187static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
188{
189 u_register_t scr_el3;
190 el3_state_t *state;
191
192 state = get_el3state_ctx(ctx);
193 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
194
195 /* SCR_NS: Set the NS bit */
196 scr_el3 |= SCR_NS_BIT;
197
198#if !CTX_INCLUDE_PAUTH_REGS
199 /*
200 * If the pointer authentication registers aren't saved during world
201 * switches the value of the registers can be leaked from the Secure to
202 * the Non-secure world. To prevent this, rather than enabling pointer
203 * authentication everywhere, we only enable it in the Non-secure world.
204 *
205 * If the Secure world wants to use pointer authentication,
206 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
207 */
208 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
209#endif /* !CTX_INCLUDE_PAUTH_REGS */
210
211 /* Allow access to Allocation Tags when MTE is implemented. */
212 scr_el3 |= SCR_ATA_BIT;
213
Manish Pandey0e3379d2022-10-10 11:43:08 +0100214#if HANDLE_EA_EL3_FIRST_NS
215 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
216 scr_el3 |= SCR_EA_BIT;
217#endif
218
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100219#if RAS_TRAP_NS_ERR_REC_ACCESS
220 /*
221 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
222 * and RAS ERX registers from EL1 and EL2(from any security state)
223 * are trapped to EL3.
224 * Set here to trap only for NS EL1/EL2
225 *
226 */
227 scr_el3 |= SCR_TERR_BIT;
228#endif
229
Andre Przywara902c9022022-11-17 17:30:43 +0000230 if (is_feat_csv2_2_supported()) {
231 /* Enable access to the SCXTNUM_ELx registers. */
232 scr_el3 |= SCR_EnSCXT_BIT;
233 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000234
Zelalem Aweke42401112022-01-05 17:12:24 -0600235#ifdef IMAGE_BL31
236 /*
237 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
238 * indicated by the interrupt routing model for BL31.
239 */
240 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
241#endif
242 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600243
Zelalem Aweke20126002022-04-08 16:48:05 -0500244 /* Initialize EL1 context registers */
245 setup_el1_context(ctx, ep);
246
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600247 /* Initialize EL2 context registers */
248#if CTX_INCLUDE_EL2_REGS
249
250 /*
251 * Initialize SCTLR_EL2 context register using Endianness value
252 * taken from the entrypoint attribute.
253 */
254 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
255 sctlr_el2 |= SCTLR_EL2_RES1;
256 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
257 sctlr_el2);
258
259 /*
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100260 * Program the ICC_SRE_EL2 to make sure the correct bits are set
261 * when restoring NS context.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600262 */
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100263 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
264 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600265 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
266 icc_sre_el2);
Boyan Karatotevecd9f082022-10-26 15:10:39 +0100267
268 /*
269 * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't
270 * throw anyone off who expects this to be sensible.
271 * TODO: A similar thing happens in cm_prepare_el3_exit. They should be
272 * unified with the proper PMU implementation
273 */
274 u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) &
275 PMCR_EL0_N_MASK);
276 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600277
278 if (is_feat_hcx_supported()) {
279 /*
280 * Initialize register HCRX_EL2 with its init value.
281 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
282 * chance that this can lead to unexpected behavior in lower
283 * ELs that have not been updated since the introduction of
284 * this feature if not properly initialized, especially when
285 * it comes to those bits that enable/disable traps.
286 */
287 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2,
288 HCRX_EL2_INIT_VAL);
289 }
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600290#endif /* CTX_INCLUDE_EL2_REGS */
Zelalem Aweke42401112022-01-05 17:12:24 -0600291}
292
Achin Gupta7aea9082014-02-01 07:51:28 +0000293/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600294 * The following function performs initialization of the cpu_context 'ctx'
295 * for first use that is common to all security states, and sets the
296 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100297 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000298 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100299 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100300 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600301static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100302{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000303 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100304 el3_state_t *state;
305 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100306
Andrew Thoelke4e126072014-06-04 21:10:52 +0100307 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000308 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100309
310 /*
David Cunadofee86532017-04-13 22:38:29 +0100311 * SCR_EL3 was initialised during reset sequence in macro
312 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
313 * affect the next EL.
314 *
315 * The following fields are initially set to zero and then updated to
316 * the required value depending on the state of the SPSR_EL3 and the
317 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100318 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000319 scr_el3 = read_scr();
Manish Pandey0e3379d2022-10-10 11:43:08 +0100320 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
Zelalem Aweke42401112022-01-05 17:12:24 -0600321 SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500322
David Cunadofee86532017-04-13 22:38:29 +0100323 /*
324 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
325 * Exception level as specified by SPSR.
326 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500327 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100328 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500329 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600330
David Cunadofee86532017-04-13 22:38:29 +0100331 /*
332 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500333 * Secure timer registers to EL3, from AArch64 state only, if specified
334 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
335 * bit always behaves as 1 (i.e. secure physical timer register access
336 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100337 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500338 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100339 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500340 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100341
johpow01f91e59f2021-08-04 19:38:18 -0500342 /*
343 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
344 * SCR_EL3.HXEn.
345 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000346 if (is_feat_hcx_supported()) {
347 scr_el3 |= SCR_HXEn_BIT;
348 }
johpow01f91e59f2021-08-04 19:38:18 -0500349
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400350 /*
351 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
352 * registers are trapped to EL3.
353 */
354#if ENABLE_FEAT_RNG_TRAP
355 scr_el3 |= SCR_TRNDR_BIT;
356#endif
357
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000358#if FAULT_INJECTION_SUPPORT
359 /* Enable fault injection from lower ELs */
360 scr_el3 |= SCR_FIEN_BIT;
361#endif
362
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000363 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000364 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
365 */
366 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
367 scr_el3 |= SCR_TCR2EN_BIT;
368 }
369
370 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600371 * CPTR_EL3 was initialized out of reset, copy that value to the
372 * context register.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000373 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100374 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsovc4502772021-03-22 11:59:37 +0000375
Andrew Thoelke4e126072014-06-04 21:10:52 +0100376 /*
David Cunadofee86532017-04-13 22:38:29 +0100377 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
378 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
379 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500380 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
381 * same conditions as HVC instructions and when the processor supports
382 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500383 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
384 * CNTPOFF_EL2 register under the same conditions as HVC instructions
385 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100386 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000387 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
388 || ((GET_RW(ep->spsr) != MODE_RW_64)
389 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100390 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500391
Andre Przywarae8920f62022-11-10 14:28:01 +0000392 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500393 scr_el3 |= SCR_FGTEN_BIT;
394 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500395
Andre Przywarac3464182022-11-17 17:30:43 +0000396 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500397 scr_el3 |= SCR_ECVEN_BIT;
398 }
David Cunadofee86532017-04-13 22:38:29 +0100399 }
400
johpow013e24c162020-04-22 14:05:13 -0500401 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000402 if (is_feat_twed_supported()) {
403 /* Set delay in SCR_EL3 */
404 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
405 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
406 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500407
Andre Przywara0cf77402023-01-27 12:25:49 +0000408 /* Enable WFE delay */
409 scr_el3 |= SCR_TWEDEn_BIT;
410 }
johpow013e24c162020-04-22 14:05:13 -0500411
David Cunadofee86532017-04-13 22:38:29 +0100412 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100413 * Populate EL3 state so that we've the right context
414 * before doing ERET
415 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100416 state = get_el3state_ctx(ctx);
417 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
418 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
419 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
420
421 /*
422 * Store the X0-X7 value from the entrypoint into the context
423 * Use memcpy as we are in control of the layout of the structures
424 */
425 gp_regs = get_gpregs_ctx(ctx);
426 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
427}
428
429/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600430 * Context management library initialization routine. This library is used by
431 * runtime services to share pointers to 'cpu_context' structures for secure
432 * non-secure and realm states. Management of the structures and their associated
433 * memory is not done by the context management library e.g. the PSCI service
434 * manages the cpu context used for entry from and exit to the non-secure state.
435 * The Secure payload dispatcher service manages the context(s) corresponding to
436 * the secure state. It also uses this library to get access to the non-secure
437 * state cpu context pointers.
438 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
439 * which will be used for programming an entry into a lower EL. The same context
440 * will be used to save state upon exception entry from that EL.
441 ******************************************************************************/
442void __init cm_init(void)
443{
444 /*
445 * The context management library has only global data to intialize, but
446 * that will be done when the BSS is zeroed out.
447 */
448}
449
450/*******************************************************************************
451 * This is the high-level function used to initialize the cpu_context 'ctx' for
452 * first use. It performs initializations that are common to all security states
453 * and initializations specific to the security state specified in 'ep'
454 ******************************************************************************/
455void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
456{
457 unsigned int security_state;
458
459 assert(ctx != NULL);
460
461 /*
462 * Perform initializations that are common
463 * to all security states
464 */
465 setup_context_common(ctx, ep);
466
467 security_state = GET_SECURITY_STATE(ep->h.attr);
468
469 /* Perform security state specific initializations */
470 switch (security_state) {
471 case SECURE:
472 setup_secure_context(ctx, ep);
473 break;
474#if ENABLE_RME
475 case REALM:
476 setup_realm_context(ctx, ep);
477 break;
478#endif
479 case NON_SECURE:
480 setup_ns_context(ctx, ep);
481 break;
482 default:
483 ERROR("Invalid security state\n");
484 panic();
485 break;
486 }
487}
488
489/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000490 * Enable architecture extensions on first entry to Non-secure world.
491 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
492 * it is zero.
493 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500494static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000495{
496#if IMAGE_BL31
Andre Przywaraf3e8cfc2022-11-17 16:42:09 +0000497 if (is_feat_spe_supported()) {
498 spe_enable(el2_unused);
499 }
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100500
Andre Przywara906776e2023-03-03 10:30:06 +0000501 if (is_feat_amu_supported()) {
502 amu_enable(el2_unused, ctx);
503 }
David Cunadoce88eee2017-10-20 11:30:57 +0100504
johpow019baade32021-07-08 14:14:00 -0500505 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000506 if (is_feat_sme_supported()) {
507 sme_enable(ctx);
Jayanth Dodderi Chidanandd62c6812023-03-07 10:43:19 +0000508 } else if (is_feat_sve_supported()) {
509 /* Enable SVE and FPU/SIMD for non-secure world. */
510 sve_enable(ctx);
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000511 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100512
Andre Przywara84b86532022-11-17 16:42:09 +0000513 if (is_feat_mpam_supported()) {
514 mpam_enable(el2_unused);
515 }
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100516
Andre Przywara191eff62022-11-17 16:42:09 +0000517 if (is_feat_trbe_supported()) {
518 trbe_enable();
519 }
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100520
Andre Przywarac97c5512022-11-17 16:42:09 +0000521 if (is_feat_brbe_supported()) {
522 brbe_enable();
523 }
johpow0181865962022-01-28 17:06:20 -0600524
Andre Przywara44e33e02022-11-17 16:42:09 +0000525 if (is_feat_sys_reg_trace_supported()) {
526 sys_reg_trace_enable(ctx);
527 }
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100528
Andre Przywara06ea44e2022-11-17 17:30:43 +0000529 if (is_feat_trf_supported()) {
530 trf_enable();
531 }
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000532#endif
533}
534
535/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100536 * Enable architecture extensions on first entry to Secure world.
537 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500538static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100539{
540#if IMAGE_BL31
Jayanth Dodderi Chidanandd62c6812023-03-07 10:43:19 +0000541
542 if (is_feat_sme_supported()) {
543 if (ENABLE_SME_FOR_SWD) {
544 /*
545 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
546 * must ensure SME, SVE, and FPU/SIMD context properly managed.
547 */
548 sme_enable(ctx);
549 } else {
550 /*
551 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
552 * world can safely use the associated registers.
553 */
554 sme_disable(ctx);
555 }
556 } else if (is_feat_sve_supported()) {
557 if (ENABLE_SVE_FOR_SWD) {
558 /*
559 * Enable SVE and FPU in secure context, secure manager must
560 * ensure that the SVE and FPU register contexts are properly
561 * managed.
562 */
563 sve_enable(ctx);
564 } else {
565 /*
566 * Disable SVE and FPU in secure context so non-secure world
567 * can safely use them.
568 */
569 sve_disable(ctx);
570 }
571 }
572
johpow019baade32021-07-08 14:14:00 -0500573#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100574}
575
576/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100577 * The following function initializes the cpu_context for a CPU specified by
578 * its `cpu_idx` for first use, and sets the initial entrypoint state as
579 * specified by the entry_point_info structure.
580 ******************************************************************************/
581void cm_init_context_by_index(unsigned int cpu_idx,
582 const entry_point_info_t *ep)
583{
584 cpu_context_t *ctx;
585 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100586 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100587}
588
589/*******************************************************************************
590 * The following function initializes the cpu_context for the current CPU
591 * for first use, and sets the initial entrypoint state as specified by the
592 * entry_point_info structure.
593 ******************************************************************************/
594void cm_init_my_context(const entry_point_info_t *ep)
595{
596 cpu_context_t *ctx;
597 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100598 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100599}
600
601/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500602 * Prepare the CPU system registers for first entry into realm, secure, or
603 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100604 *
605 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
606 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
607 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
608 * For all entries, the EL1 registers are initialized from the cpu_context
609 ******************************************************************************/
610void cm_prepare_el3_exit(uint32_t security_state)
611{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000612 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100613 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100614 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000615 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100616
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000617 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100618
619 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600620 uint64_t el2_implemented = el_implemented(2);
621
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000622 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000623 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600624
625 if (((scr_el3 & SCR_HCE_BIT) != 0U)
626 || (el2_implemented != EL_IMPL_NONE)) {
627 /*
628 * If context is not being used for EL2, initialize
629 * HCRX_EL2 with its init value here.
630 */
631 if (is_feat_hcx_supported()) {
632 write_hcrx_el2(HCRX_EL2_INIT_VAL);
633 }
634 }
635
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000636 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100637 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000638 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000639 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800640 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100641 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000642#if ERRATA_A75_764081
643 /*
644 * If workaround of errata 764081 for Cortex-A75 is used
645 * then set SCTLR_EL2.IESB to enable Implicit Error
646 * Synchronization Barrier.
647 */
648 sctlr_elx |= SCTLR_IESB_BIT;
649#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100650 write_sctlr_el2(sctlr_elx);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600651 } else if (el2_implemented != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100652 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000653
David Cunadofee86532017-04-13 22:38:29 +0100654 /*
655 * EL2 present but unused, need to disable safely.
656 * SCTLR_EL2 can be ignored in this case.
657 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100658 * Set EL2 register width appropriately: Set HCR_EL2
659 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100660 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000661 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100662 hcr_el2 |= HCR_RW_BIT;
663
664 /*
665 * For Armv8.3 pointer authentication feature, disable
666 * traps to EL2 when accessing key registers or using
667 * pointer authentication instructions from lower ELs.
668 */
669 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
670
671 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100672
David Cunadofee86532017-04-13 22:38:29 +0100673 /*
674 * Initialise CPTR_EL2 setting all fields rather than
675 * relying on the hw. All fields have architecturally
676 * UNKNOWN reset values.
677 *
678 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
679 * accesses to the CPACR_EL1 or CPACR from both
680 * Execution states do not trap to EL2.
681 *
682 * CPTR_EL2.TTA: Set to zero so that Non-secure System
683 * register accesses to the trace registers from both
684 * Execution states do not trap to EL2.
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100685 * If PE trace unit System registers are not implemented
686 * then this bit is reserved, and must be set to zero.
David Cunadofee86532017-04-13 22:38:29 +0100687 *
688 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
689 * to SIMD and floating-point functionality from both
690 * Execution states do not trap to EL2.
691 */
692 write_cptr_el2(CPTR_EL2_RESET_VAL &
693 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
694 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100695
David Cunadofee86532017-04-13 22:38:29 +0100696 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000697 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100698 * architecturally UNKNOWN on reset and are set to zero
699 * except for field(s) listed below.
700 *
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500701 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
David Cunadofee86532017-04-13 22:38:29 +0100702 * Hyp mode of Non-secure EL0 and EL1 accesses to the
703 * physical timer registers.
704 *
705 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
706 * Hyp mode of Non-secure EL0 and EL1 accesses to the
707 * physical counter registers.
708 */
709 write_cnthctl_el2(CNTHCTL_RESET_VAL |
710 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100711
David Cunadofee86532017-04-13 22:38:29 +0100712 /*
713 * Initialise CNTVOFF_EL2 to zero as it resets to an
714 * architecturally UNKNOWN value.
715 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100716 write_cntvoff_el2(0);
717
David Cunadofee86532017-04-13 22:38:29 +0100718 /*
719 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
720 * MPIDR_EL1 respectively.
721 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100722 write_vpidr_el2(read_midr_el1());
723 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000724
725 /*
David Cunadofee86532017-04-13 22:38:29 +0100726 * Initialise VTTBR_EL2. All fields are architecturally
727 * UNKNOWN on reset.
728 *
729 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
730 * 2 address translation is disabled, cache maintenance
731 * operations depend on the VMID.
732 *
733 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
734 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000735 */
David Cunadofee86532017-04-13 22:38:29 +0100736 write_vttbr_el2(VTTBR_RESET_VAL &
737 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
738 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
739
David Cunado5f55e282016-10-31 17:37:34 +0000740 /*
David Cunadofee86532017-04-13 22:38:29 +0100741 * Initialise MDCR_EL2, setting all fields rather than
742 * relying on hw. Some fields are architecturally
743 * UNKNOWN on reset.
744 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100745 * MDCR_EL2.HLP: Set to one so that event counter
746 * overflow, that is recorded in PMOVSCLR_EL0[0-30],
747 * occurs on the increment that changes
748 * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
749 * implemented. This bit is RES0 in versions of the
750 * architecture earlier than ARMv8.5, setting it to 1
751 * doesn't have any effect on them.
752 *
753 * MDCR_EL2.TTRF: Set to zero so that access to Trace
754 * Filter Control register TRFCR_EL1 at EL1 is not
755 * trapped to EL2. This bit is RES0 in versions of
756 * the architecture earlier than ARMv8.4.
757 *
758 * MDCR_EL2.HPMD: Set to one so that event counting is
759 * prohibited at EL2. This bit is RES0 in versions of
760 * the architecture earlier than ARMv8.1, setting it
761 * to 1 doesn't have any effect on them.
762 *
763 * MDCR_EL2.TPMS: Set to zero so that accesses to
764 * Statistical Profiling control registers from EL1
765 * do not trap to EL2. This bit is RES0 when SPE is
766 * not implemented.
767 *
David Cunadofee86532017-04-13 22:38:29 +0100768 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
769 * EL1 System register accesses to the Debug ROM
770 * registers are not trapped to EL2.
771 *
772 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
773 * System register accesses to the powerdown debug
774 * registers are not trapped to EL2.
775 *
776 * MDCR_EL2.TDA: Set to zero so that System register
777 * accesses to the debug registers do not trap to EL2.
778 *
779 * MDCR_EL2.TDE: Set to zero so that debug exceptions
780 * are not routed to EL2.
781 *
782 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
783 * Monitors.
784 *
785 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
786 * EL1 accesses to all Performance Monitors registers
787 * are not trapped to EL2.
788 *
789 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
790 * and EL1 accesses to the PMCR_EL0 or PMCR are not
791 * trapped to EL2.
792 *
793 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
794 * architecturally-defined reset value.
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100795 *
796 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
797 * owning exception level is NS-EL1 and, tracing is
798 * prohibited at NS-EL2. These bits are RES0 when
799 * FEAT_TRBE is not implemented.
David Cunado5f55e282016-10-31 17:37:34 +0000800 */
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100801 mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
802 MDCR_EL2_HPMD) |
803 ((read_pmcr_el0() & PMCR_EL0_N_BITS)
804 >> PMCR_EL0_N_SHIFT)) &
805 ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
806 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
807 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
808 MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100809 MDCR_EL2_TPMCR_BIT |
810 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
dp-armee3457b2017-05-23 09:32:49 +0100811
dp-armee3457b2017-05-23 09:32:49 +0100812 write_mdcr_el2(mdcr_el2);
813
David Cunadoc14b08e2016-11-25 00:21:59 +0000814 /*
David Cunadofee86532017-04-13 22:38:29 +0100815 * Initialise HSTR_EL2. All fields are architecturally
816 * UNKNOWN on reset.
817 *
818 * HSTR_EL2.T<n>: Set all these fields to zero so that
819 * Non-secure EL0 or EL1 accesses to System registers
820 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000821 */
David Cunadofee86532017-04-13 22:38:29 +0100822 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000823 /*
David Cunadofee86532017-04-13 22:38:29 +0100824 * Initialise CNTHP_CTL_EL2. All fields are
825 * architecturally UNKNOWN on reset.
826 *
827 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
828 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000829 */
David Cunadofee86532017-04-13 22:38:29 +0100830 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
831 ~(CNTHP_CTL_ENABLE_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100832 }
johpow019baade32021-07-08 14:14:00 -0500833 manage_extensions_nonsecure(el2_unused, ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100834 }
835
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100836 cm_el1_sysregs_context_restore(security_state);
837 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100838}
839
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000840#if CTX_INCLUDE_EL2_REGS
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000841
842static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
843{
Andre Przywara8258f142023-02-15 15:56:15 +0000844 write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2());
845 if (is_feat_amu_supported()) {
846 write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000847 }
Andre Przywara8258f142023-02-15 15:56:15 +0000848 write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2());
849 write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2());
850 write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2());
851 write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000852}
853
854static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
855{
Andre Przywara8258f142023-02-15 15:56:15 +0000856 write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2));
857 if (is_feat_amu_supported()) {
858 write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000859 }
Andre Przywara8258f142023-02-15 15:56:15 +0000860 write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2));
861 write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2));
862 write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2));
863 write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000864}
865
Andre Przywara84b86532022-11-17 16:42:09 +0000866static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
867{
868 u_register_t mpam_idr = read_mpamidr_el1();
869
870 write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2());
871
872 /*
873 * The context registers that we intend to save would be part of the
874 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
875 */
876 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
877 return;
878 }
879
880 /*
881 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
882 * MPAMIDR_HAS_HCR_BIT == 1.
883 */
884 write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2());
885 write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2());
886 write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2());
887
888 /*
889 * The number of MPAMVPM registers is implementation defined, their
890 * number is stored in the MPAMIDR_EL1 register.
891 */
892 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
893 case 7:
894 write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2());
895 __fallthrough;
896 case 6:
897 write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2());
898 __fallthrough;
899 case 5:
900 write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2());
901 __fallthrough;
902 case 4:
903 write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2());
904 __fallthrough;
905 case 3:
906 write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2());
907 __fallthrough;
908 case 2:
909 write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2());
910 __fallthrough;
911 case 1:
912 write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2());
913 break;
914 }
915}
916
917static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
918{
919 u_register_t mpam_idr = read_mpamidr_el1();
920
921 write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2));
922
923 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
924 return;
925 }
926
927 write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2));
928 write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2));
929 write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2));
930
931 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
932 case 7:
933 write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2));
934 __fallthrough;
935 case 6:
936 write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2));
937 __fallthrough;
938 case 5:
939 write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2));
940 __fallthrough;
941 case 4:
942 write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2));
943 __fallthrough;
944 case 3:
945 write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2));
946 __fallthrough;
947 case 2:
948 write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2));
949 __fallthrough;
950 case 1:
951 write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2));
952 break;
953 }
954}
955
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000956/*******************************************************************************
957 * Save EL2 sysreg context
958 ******************************************************************************/
959void cm_el2_sysregs_context_save(uint32_t security_state)
960{
961 u_register_t scr_el3 = read_scr();
962
963 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500964 * Always save the non-secure and realm EL2 context, only save the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000965 * S-EL2 context if S-EL2 is enabled.
966 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500967 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100968 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000969 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500970 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000971
972 ctx = cm_get_context(security_state);
973 assert(ctx != NULL);
974
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500975 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
976
977 el2_sysregs_context_save_common(el2_sysregs_ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500978#if CTX_INCLUDE_MTE_REGS
979 el2_sysregs_context_save_mte(el2_sysregs_ctx);
980#endif
Andre Przywara84b86532022-11-17 16:42:09 +0000981 if (is_feat_mpam_supported()) {
982 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
983 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000984
Andre Przywara8258f142023-02-15 15:56:15 +0000985 if (is_feat_fgt_supported()) {
986 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
987 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000988
Andre Przywarac3464182022-11-17 17:30:43 +0000989 if (is_feat_ecv_v2_supported()) {
990 write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2,
991 read_cntpoff_el2());
992 }
993
Andre Przywara98908b32022-11-17 16:42:09 +0000994 if (is_feat_vhe_supported()) {
995 write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2,
996 read_contextidr_el2());
997 write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2,
998 read_ttbr1_el2());
999 }
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001000#if RAS_EXTENSION
1001 el2_sysregs_context_save_ras(el2_sysregs_ctx);
1002#endif
Andre Przywaraedc449d2023-01-27 14:09:20 +00001003
1004 if (is_feat_nv2_supported()) {
1005 write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2,
1006 read_vncr_el2());
1007 }
1008
Andre Przywara06ea44e2022-11-17 17:30:43 +00001009 if (is_feat_trf_supported()) {
1010 write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2());
1011 }
Andre Przywara902c9022022-11-17 17:30:43 +00001012
1013 if (is_feat_csv2_2_supported()) {
1014 write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2,
1015 read_scxtnum_el2());
1016 }
1017
Andre Przywara1d8795e2022-11-15 11:45:19 +00001018 if (is_feat_hcx_supported()) {
1019 write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2());
1020 }
Mark Brownc37eee72023-03-14 20:13:03 +00001021 if (is_feat_tcr2_supported()) {
1022 write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2());
1023 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001024 }
1025}
1026
1027/*******************************************************************************
1028 * Restore EL2 sysreg context
1029 ******************************************************************************/
1030void cm_el2_sysregs_context_restore(uint32_t security_state)
1031{
1032 u_register_t scr_el3 = read_scr();
1033
1034 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001035 * Always restore the non-secure and realm EL2 context, only restore the
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001036 * S-EL2 context if S-EL2 is enabled.
1037 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001038 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +01001039 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001040 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001041 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001042
1043 ctx = cm_get_context(security_state);
1044 assert(ctx != NULL);
1045
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001046 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1047
1048 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001049#if CTX_INCLUDE_MTE_REGS
1050 el2_sysregs_context_restore_mte(el2_sysregs_ctx);
1051#endif
Andre Przywara84b86532022-11-17 16:42:09 +00001052 if (is_feat_mpam_supported()) {
1053 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
1054 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001055
Andre Przywara8258f142023-02-15 15:56:15 +00001056 if (is_feat_fgt_supported()) {
1057 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1058 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001059
Andre Przywarac3464182022-11-17 17:30:43 +00001060 if (is_feat_ecv_v2_supported()) {
1061 write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx,
1062 CTX_CNTPOFF_EL2));
1063 }
1064
Andre Przywara98908b32022-11-17 16:42:09 +00001065 if (is_feat_vhe_supported()) {
1066 write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2));
1067 write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2));
1068 }
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001069#if RAS_EXTENSION
1070 el2_sysregs_context_restore_ras(el2_sysregs_ctx);
1071#endif
Andre Przywaraedc449d2023-01-27 14:09:20 +00001072
1073 if (is_feat_nv2_supported()) {
1074 write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2));
1075 }
Andre Przywara06ea44e2022-11-17 17:30:43 +00001076 if (is_feat_trf_supported()) {
1077 write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2));
1078 }
Andre Przywara902c9022022-11-17 17:30:43 +00001079
1080 if (is_feat_csv2_2_supported()) {
1081 write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx,
1082 CTX_SCXTNUM_EL2));
1083 }
1084
Andre Przywara1d8795e2022-11-15 11:45:19 +00001085 if (is_feat_hcx_supported()) {
1086 write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2));
1087 }
Mark Brownc37eee72023-03-14 20:13:03 +00001088 if (is_feat_tcr2_supported()) {
1089 write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2));
1090 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001091 }
1092}
1093#endif /* CTX_INCLUDE_EL2_REGS */
1094
Andrew Thoelke4e126072014-06-04 21:10:52 +01001095/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001096 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1097 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1098 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1099 * cm_prepare_el3_exit function.
1100 ******************************************************************************/
1101void cm_prepare_el3_exit_ns(void)
1102{
1103#if CTX_INCLUDE_EL2_REGS
1104 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1105 assert(ctx != NULL);
1106
Zelalem Aweke20126002022-04-08 16:48:05 -05001107 /* Assert that EL2 is used. */
1108#if ENABLE_ASSERTIONS
1109 el3_state_t *state = get_el3state_ctx(ctx);
1110 u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1111#endif
1112 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1113 (el_implemented(2U) != EL_IMPL_NONE));
1114
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001115 /*
1116 * Currently some extensions are configured using
1117 * direct register updates. Therefore, do this here
1118 * instead of when setting up context.
1119 */
1120 manage_extensions_nonsecure(0, ctx);
1121
1122 /*
1123 * Set the NS bit to be able to access the ICC_SRE_EL2
1124 * register when restoring context.
1125 */
1126 write_scr_el3(read_scr_el3() | SCR_NS_BIT);
1127
Olivier Depreze4793dd2022-05-09 17:34:02 +02001128 /*
1129 * Ensure the NS bit change is committed before the EL2/EL1
1130 * state restoration.
1131 */
1132 isb();
1133
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001134 /* Restore EL2 and EL1 sysreg contexts */
1135 cm_el2_sysregs_context_restore(NON_SECURE);
1136 cm_el1_sysregs_context_restore(NON_SECURE);
1137 cm_set_next_eret_context(NON_SECURE);
1138#else
1139 cm_prepare_el3_exit(NON_SECURE);
1140#endif /* CTX_INCLUDE_EL2_REGS */
1141}
1142
1143/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +01001144 * The next four functions are used by runtime services to save and restore
1145 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001146 * state.
1147 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001148void cm_el1_sysregs_context_save(uint32_t security_state)
1149{
Dan Handleye2712bc2014-04-10 15:37:22 +01001150 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001151
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001152 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001153 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001154
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001155 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001156
1157#if IMAGE_BL31
1158 if (security_state == SECURE)
1159 PUBLISH_EVENT(cm_exited_secure_world);
1160 else
1161 PUBLISH_EVENT(cm_exited_normal_world);
1162#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001163}
1164
1165void cm_el1_sysregs_context_restore(uint32_t security_state)
1166{
Dan Handleye2712bc2014-04-10 15:37:22 +01001167 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001168
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001169 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001170 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001171
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001172 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001173
1174#if IMAGE_BL31
1175 if (security_state == SECURE)
1176 PUBLISH_EVENT(cm_entering_secure_world);
1177 else
1178 PUBLISH_EVENT(cm_entering_normal_world);
1179#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001180}
1181
1182/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001183 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1184 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001185 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001186void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001187{
Dan Handleye2712bc2014-04-10 15:37:22 +01001188 cpu_context_t *ctx;
1189 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001190
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001191 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001192 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001193
Andrew Thoelke4e126072014-06-04 21:10:52 +01001194 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001195 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001196 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001197}
1198
1199/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001200 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1201 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001202 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001203void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001204 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001205{
Dan Handleye2712bc2014-04-10 15:37:22 +01001206 cpu_context_t *ctx;
1207 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001208
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001209 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001210 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001211
1212 /* Populate EL3 state so that ERET jumps to the correct entry */
1213 state = get_el3state_ctx(ctx);
1214 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001215 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001216}
1217
1218/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001219 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1220 * pertaining to the given security state using the value and bit position
1221 * specified in the parameters. It preserves all other bits.
1222 ******************************************************************************/
1223void cm_write_scr_el3_bit(uint32_t security_state,
1224 uint32_t bit_pos,
1225 uint32_t value)
1226{
1227 cpu_context_t *ctx;
1228 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001229 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001230
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001231 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001232 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001233
1234 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001235 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001236
1237 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001238 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001239
1240 /*
1241 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1242 * and set it to its new value.
1243 */
1244 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001245 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001246 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001247 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001248 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1249}
1250
1251/*******************************************************************************
1252 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1253 * given security state.
1254 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001255u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001256{
1257 cpu_context_t *ctx;
1258 el3_state_t *state;
1259
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001260 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001261 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001262
1263 /* Populate EL3 state so that ERET jumps to the correct entry */
1264 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001265 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001266}
1267
1268/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001269 * This function is used to program the context that's used for exception
1270 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1271 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001272 ******************************************************************************/
1273void cm_set_next_eret_context(uint32_t security_state)
1274{
Dan Handleye2712bc2014-04-10 15:37:22 +01001275 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001276
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001277 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001278 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001279
Andrew Thoelke4e126072014-06-04 21:10:52 +01001280 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001281}