blob: 4a6598ae7b0811ed9a70c8948a9933555a1a9b94 [file] [log] [blame]
Achin Gupta7aea9082014-02-01 07:51:28 +00001/*
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Varun Wadekarcc238bb2022-09-13 12:38:47 +01003 * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
Achin Gupta7aea9082014-02-01 07:51:28 +00004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7aea9082014-02-01 07:51:28 +00006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
9#include <stdbool.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Achin Gupta27b895e2014-05-04 18:38:28 +010014#include <arch.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000015#include <arch_helpers.h>
Soby Mathew830f0ad2019-07-12 09:23:38 +010016#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000019#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010020#include <context.h>
Zelalem Awekef92c0cb2022-01-31 16:59:42 -060021#include <drivers/arm/gicv3.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/el3_runtime/context_mgmt.h>
23#include <lib/el3_runtime/pubsub_events.h>
24#include <lib/extensions/amu.h>
johpow0181865962022-01-28 17:06:20 -060025#include <lib/extensions/brbe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <lib/extensions/mpam.h>
Boyan Karatotev05504ba2023-02-15 13:21:50 +000027#include <lib/extensions/pmuv3.h>
johpow019baade32021-07-08 14:14:00 -050028#include <lib/extensions/sme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000029#include <lib/extensions/spe.h>
30#include <lib/extensions/sve.h>
Manish V Badarkhef356f7e2021-06-29 11:44:20 +010031#include <lib/extensions/sys_reg_trace.h>
Manish V Badarkhe20df29c2021-07-02 09:10:56 +010032#include <lib/extensions/trbe.h>
Manish V Badarkhe51a97112021-07-08 09:33:18 +010033#include <lib/extensions/trf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000034#include <lib/utils.h>
Achin Gupta7aea9082014-02-01 07:51:28 +000035
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010036#if ENABLE_FEAT_TWED
37/* Make sure delay value fits within the range(0-15) */
38CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
39#endif /* ENABLE_FEAT_TWED */
Achin Gupta7aea9082014-02-01 07:51:28 +000040
Boyan Karatotev36cebf92023-03-08 11:56:49 +000041static void manage_extensions_nonsecure(cpu_context_t *ctx);
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +010042static void manage_extensions_secure(cpu_context_t *ctx);
Zelalem Aweke20126002022-04-08 16:48:05 -050043
44static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
45{
46 u_register_t sctlr_elx, actlr_elx;
47
48 /*
49 * Initialise SCTLR_EL1 to the reset value corresponding to the target
50 * execution state setting all fields rather than relying on the hw.
51 * Some fields have architecturally UNKNOWN reset values and these are
52 * set to zero.
53 *
54 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
55 *
56 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
57 * required by PSCI specification)
58 */
59 sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
60 if (GET_RW(ep->spsr) == MODE_RW_64) {
61 sctlr_elx |= SCTLR_EL1_RES1;
62 } else {
63 /*
64 * If the target execution state is AArch32 then the following
65 * fields need to be set.
66 *
67 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
68 * instructions are not trapped to EL1.
69 *
70 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
71 * instructions are not trapped to EL1.
72 *
73 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
74 * CP15DMB, CP15DSB, and CP15ISB instructions.
75 */
76 sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
77 | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
78 }
79
80#if ERRATA_A75_764081
81 /*
82 * If workaround of errata 764081 for Cortex-A75 is used then set
83 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
84 */
85 sctlr_elx |= SCTLR_IESB_BIT;
86#endif
87 /* Store the initialised SCTLR_EL1 value in the cpu_context */
88 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
89
90 /*
91 * Base the context ACTLR_EL1 on the current value, as it is
92 * implementation defined. The context restore process will write
93 * the value from the context to the actual register and can cause
94 * problems for processor cores that don't expect certain bits to
95 * be zero.
96 */
97 actlr_elx = read_actlr_el1();
98 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
99}
100
Zelalem Aweke42401112022-01-05 17:12:24 -0600101/******************************************************************************
102 * This function performs initializations that are specific to SECURE state
103 * and updates the cpu context specified by 'ctx'.
104 *****************************************************************************/
105static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
Achin Gupta7aea9082014-02-01 07:51:28 +0000106{
Zelalem Aweke42401112022-01-05 17:12:24 -0600107 u_register_t scr_el3;
108 el3_state_t *state;
109
110 state = get_el3state_ctx(ctx);
111 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
112
113#if defined(IMAGE_BL31) && !defined(SPD_spmd)
Achin Gupta7aea9082014-02-01 07:51:28 +0000114 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600115 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
116 * indicated by the interrupt routing model for BL31.
117 */
118 scr_el3 |= get_scr_el3_from_routing_model(SECURE);
119#endif
120
121#if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
122 /* Get Memory Tagging Extension support level */
123 unsigned int mte = get_armv8_5_mte_support();
124#endif
125 /*
126 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
127 * is set, or when MTE is only implemented at EL0.
Achin Gupta7aea9082014-02-01 07:51:28 +0000128 */
Zelalem Aweke42401112022-01-05 17:12:24 -0600129#if CTX_INCLUDE_MTE_REGS
130 assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
131 scr_el3 |= SCR_ATA_BIT;
132#else
133 if (mte == MTE_IMPLEMENTED_EL0) {
134 scr_el3 |= SCR_ATA_BIT;
135 }
136#endif /* CTX_INCLUDE_MTE_REGS */
137
138 /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
Andre Przywara6dd2d062023-02-22 16:53:50 +0000139 if ((GET_EL(ep->spsr) == MODE_EL2) && is_feat_sel2_supported()) {
Zelalem Aweke42401112022-01-05 17:12:24 -0600140 if (GET_RW(ep->spsr) != MODE_RW_64) {
141 ERROR("S-EL2 can not be used in AArch32\n.");
142 panic();
143 }
144
145 scr_el3 |= SCR_EEL2_BIT;
146 }
147
148 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
149
Zelalem Aweke20126002022-04-08 16:48:05 -0500150 /*
151 * Initialize EL1 context registers unless SPMC is running
152 * at S-EL2.
153 */
154#if !SPMD_SPM_AT_SEL2
155 setup_el1_context(ctx, ep);
156#endif
157
Zelalem Aweke42401112022-01-05 17:12:24 -0600158 manage_extensions_secure(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +0000159}
160
Zelalem Aweke42401112022-01-05 17:12:24 -0600161#if ENABLE_RME
162/******************************************************************************
163 * This function performs initializations that are specific to REALM state
164 * and updates the cpu context specified by 'ctx'.
165 *****************************************************************************/
166static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
167{
168 u_register_t scr_el3;
169 el3_state_t *state;
170
171 state = get_el3state_ctx(ctx);
172 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
173
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000174 scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
175
Andre Przywara902c9022022-11-17 17:30:43 +0000176 if (is_feat_csv2_2_supported()) {
177 /* Enable access to the SCXTNUM_ELx registers. */
178 scr_el3 |= SCR_EnSCXT_BIT;
179 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600180
181 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
182}
183#endif /* ENABLE_RME */
184
185/******************************************************************************
186 * This function performs initializations that are specific to NON-SECURE state
187 * and updates the cpu context specified by 'ctx'.
188 *****************************************************************************/
189static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
190{
191 u_register_t scr_el3;
192 el3_state_t *state;
193
194 state = get_el3state_ctx(ctx);
195 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
196
197 /* SCR_NS: Set the NS bit */
198 scr_el3 |= SCR_NS_BIT;
199
200#if !CTX_INCLUDE_PAUTH_REGS
201 /*
202 * If the pointer authentication registers aren't saved during world
203 * switches the value of the registers can be leaked from the Secure to
204 * the Non-secure world. To prevent this, rather than enabling pointer
205 * authentication everywhere, we only enable it in the Non-secure world.
206 *
207 * If the Secure world wants to use pointer authentication,
208 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
209 */
210 scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
211#endif /* !CTX_INCLUDE_PAUTH_REGS */
212
213 /* Allow access to Allocation Tags when MTE is implemented. */
214 scr_el3 |= SCR_ATA_BIT;
215
Manish Pandey0e3379d2022-10-10 11:43:08 +0100216#if HANDLE_EA_EL3_FIRST_NS
217 /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
218 scr_el3 |= SCR_EA_BIT;
219#endif
220
Manish Pandey7c6fcb42022-09-27 14:30:34 +0100221#if RAS_TRAP_NS_ERR_REC_ACCESS
222 /*
223 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
224 * and RAS ERX registers from EL1 and EL2(from any security state)
225 * are trapped to EL3.
226 * Set here to trap only for NS EL1/EL2
227 *
228 */
229 scr_el3 |= SCR_TERR_BIT;
230#endif
231
Andre Przywara902c9022022-11-17 17:30:43 +0000232 if (is_feat_csv2_2_supported()) {
233 /* Enable access to the SCXTNUM_ELx registers. */
234 scr_el3 |= SCR_EnSCXT_BIT;
235 }
Maksims Svecovs1e25c5b2023-02-02 16:10:22 +0000236
Zelalem Aweke42401112022-01-05 17:12:24 -0600237#ifdef IMAGE_BL31
238 /*
239 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
240 * indicated by the interrupt routing model for BL31.
241 */
242 scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
243#endif
244 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600245
Zelalem Aweke20126002022-04-08 16:48:05 -0500246 /* Initialize EL1 context registers */
247 setup_el1_context(ctx, ep);
248
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600249 /* Initialize EL2 context registers */
250#if CTX_INCLUDE_EL2_REGS
251
252 /*
253 * Initialize SCTLR_EL2 context register using Endianness value
254 * taken from the entrypoint attribute.
255 */
256 u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
257 sctlr_el2 |= SCTLR_EL2_RES1;
258 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
259 sctlr_el2);
260
261 /*
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100262 * Program the ICC_SRE_EL2 to make sure the correct bits are set
263 * when restoring NS context.
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600264 */
Varun Wadekarcc238bb2022-09-13 12:38:47 +0100265 u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
266 ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600267 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
268 icc_sre_el2);
Boyan Karatotevecd9f082022-10-26 15:10:39 +0100269
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600270 if (is_feat_hcx_supported()) {
271 /*
272 * Initialize register HCRX_EL2 with its init value.
273 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
274 * chance that this can lead to unexpected behavior in lower
275 * ELs that have not been updated since the introduction of
276 * this feature if not properly initialized, especially when
277 * it comes to those bits that enable/disable traps.
278 */
279 write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2,
280 HCRX_EL2_INIT_VAL);
281 }
Zelalem Awekef92c0cb2022-01-31 16:59:42 -0600282#endif /* CTX_INCLUDE_EL2_REGS */
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000283
284 manage_extensions_nonsecure(ctx);
Zelalem Aweke42401112022-01-05 17:12:24 -0600285}
286
Achin Gupta7aea9082014-02-01 07:51:28 +0000287/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600288 * The following function performs initialization of the cpu_context 'ctx'
289 * for first use that is common to all security states, and sets the
290 * initial entrypoint state as specified by the entry_point_info structure.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100291 *
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000292 * The EE and ST attributes are used to configure the endianness and secure
Soby Mathewb0082d22015-04-09 13:40:55 +0100293 * timer availability for the new execution context.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100294 ******************************************************************************/
Zelalem Aweke42401112022-01-05 17:12:24 -0600295static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100296{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000297 u_register_t scr_el3;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100298 el3_state_t *state;
299 gp_regs_t *gp_regs;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100300
Andrew Thoelke4e126072014-06-04 21:10:52 +0100301 /* Clear any residual register values from the context */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000302 zeromem(ctx, sizeof(*ctx));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100303
304 /*
David Cunadofee86532017-04-13 22:38:29 +0100305 * SCR_EL3 was initialised during reset sequence in macro
306 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
307 * affect the next EL.
308 *
309 * The following fields are initially set to zero and then updated to
310 * the required value depending on the state of the SPSR_EL3 and the
311 * Security state and entrypoint attributes of the next EL.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100312 */
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000313 scr_el3 = read_scr();
Manish Pandey0e3379d2022-10-10 11:43:08 +0100314 scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
Zelalem Aweke42401112022-01-05 17:12:24 -0600315 SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500316
David Cunadofee86532017-04-13 22:38:29 +0100317 /*
318 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
319 * Exception level as specified by SPSR.
320 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500321 if (GET_RW(ep->spsr) == MODE_RW_64) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100322 scr_el3 |= SCR_RW_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500323 }
Zelalem Aweke42401112022-01-05 17:12:24 -0600324
David Cunadofee86532017-04-13 22:38:29 +0100325 /*
326 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
Zelalem Aweke20126002022-04-08 16:48:05 -0500327 * Secure timer registers to EL3, from AArch64 state only, if specified
328 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
329 * bit always behaves as 1 (i.e. secure physical timer register access
330 * is not trapped)
David Cunadofee86532017-04-13 22:38:29 +0100331 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500332 if (EP_GET_ST(ep->h.attr) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100333 scr_el3 |= SCR_ST_BIT;
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500334 }
Andrew Thoelke4e126072014-06-04 21:10:52 +0100335
johpow01f91e59f2021-08-04 19:38:18 -0500336 /*
337 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
338 * SCR_EL3.HXEn.
339 */
Andre Przywara1d8795e2022-11-15 11:45:19 +0000340 if (is_feat_hcx_supported()) {
341 scr_el3 |= SCR_HXEn_BIT;
342 }
johpow01f91e59f2021-08-04 19:38:18 -0500343
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400344 /*
345 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
346 * registers are trapped to EL3.
347 */
348#if ENABLE_FEAT_RNG_TRAP
349 scr_el3 |= SCR_TRNDR_BIT;
350#endif
351
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000352#if FAULT_INJECTION_SUPPORT
353 /* Enable fault injection from lower ELs */
354 scr_el3 |= SCR_FIEN_BIT;
355#endif
356
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000357 /*
Mark Brownc37eee72023-03-14 20:13:03 +0000358 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
359 */
360 if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
361 scr_el3 |= SCR_TCR2EN_BIT;
362 }
363
364 /*
Mark Brown293a6612023-03-14 20:48:43 +0000365 * SCR_EL3.PIEN: Enable permission indirection and overlay
366 * registers for AArch64 if present.
367 */
368 if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
369 scr_el3 |= SCR_PIEN_BIT;
370 }
371
372 /*
Mark Brown326f2952023-03-14 21:33:04 +0000373 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
374 */
375 if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
376 scr_el3 |= SCR_GCSEn_BIT;
377 }
378
379 /*
Zelalem Aweke42401112022-01-05 17:12:24 -0600380 * CPTR_EL3 was initialized out of reset, copy that value to the
381 * context register.
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000382 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100383 write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
Max Shvetsovc4502772021-03-22 11:59:37 +0000384
Andrew Thoelke4e126072014-06-04 21:10:52 +0100385 /*
David Cunadofee86532017-04-13 22:38:29 +0100386 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
387 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
388 * next mode is Hyp.
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500389 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
390 * same conditions as HVC instructions and when the processor supports
391 * ARMv8.6-FGT.
Jimmy Brisson83573892020-04-16 10:48:02 -0500392 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
393 * CNTPOFF_EL2 register under the same conditions as HVC instructions
394 * and when the processor supports ECV.
David Cunadofee86532017-04-13 22:38:29 +0100395 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000396 if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
397 || ((GET_RW(ep->spsr) != MODE_RW_64)
398 && (GET_M32(ep->spsr) == MODE32_hyp))) {
David Cunadofee86532017-04-13 22:38:29 +0100399 scr_el3 |= SCR_HCE_BIT;
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500400
Andre Przywarae8920f62022-11-10 14:28:01 +0000401 if (is_feat_fgt_supported()) {
Jimmy Brissonecc3c672020-04-16 10:47:56 -0500402 scr_el3 |= SCR_FGTEN_BIT;
403 }
Jimmy Brisson83573892020-04-16 10:48:02 -0500404
Andre Przywarac3464182022-11-17 17:30:43 +0000405 if (is_feat_ecv_supported()) {
Jimmy Brisson83573892020-04-16 10:48:02 -0500406 scr_el3 |= SCR_ECVEN_BIT;
407 }
David Cunadofee86532017-04-13 22:38:29 +0100408 }
409
johpow013e24c162020-04-22 14:05:13 -0500410 /* Enable WFE trap delay in SCR_EL3 if supported and configured */
Andre Przywara0cf77402023-01-27 12:25:49 +0000411 if (is_feat_twed_supported()) {
412 /* Set delay in SCR_EL3 */
413 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
414 scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
415 << SCR_TWEDEL_SHIFT);
johpow013e24c162020-04-22 14:05:13 -0500416
Andre Przywara0cf77402023-01-27 12:25:49 +0000417 /* Enable WFE delay */
418 scr_el3 |= SCR_TWEDEn_BIT;
419 }
johpow013e24c162020-04-22 14:05:13 -0500420
David Cunadofee86532017-04-13 22:38:29 +0100421 /*
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100422 * Populate EL3 state so that we've the right context
423 * before doing ERET
424 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100425 state = get_el3state_ctx(ctx);
426 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
427 write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
428 write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
429
430 /*
431 * Store the X0-X7 value from the entrypoint into the context
432 * Use memcpy as we are in control of the layout of the structures
433 */
434 gp_regs = get_gpregs_ctx(ctx);
435 memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
436}
437
438/*******************************************************************************
Zelalem Aweke42401112022-01-05 17:12:24 -0600439 * Context management library initialization routine. This library is used by
440 * runtime services to share pointers to 'cpu_context' structures for secure
441 * non-secure and realm states. Management of the structures and their associated
442 * memory is not done by the context management library e.g. the PSCI service
443 * manages the cpu context used for entry from and exit to the non-secure state.
444 * The Secure payload dispatcher service manages the context(s) corresponding to
445 * the secure state. It also uses this library to get access to the non-secure
446 * state cpu context pointers.
447 * Lastly, this library provides the API to make SP_EL3 point to the cpu context
448 * which will be used for programming an entry into a lower EL. The same context
449 * will be used to save state upon exception entry from that EL.
450 ******************************************************************************/
451void __init cm_init(void)
452{
453 /*
Elyes Haouas2be03c02023-02-13 09:14:48 +0100454 * The context management library has only global data to initialize, but
Zelalem Aweke42401112022-01-05 17:12:24 -0600455 * that will be done when the BSS is zeroed out.
456 */
457}
458
459/*******************************************************************************
460 * This is the high-level function used to initialize the cpu_context 'ctx' for
461 * first use. It performs initializations that are common to all security states
462 * and initializations specific to the security state specified in 'ep'
463 ******************************************************************************/
464void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
465{
466 unsigned int security_state;
467
468 assert(ctx != NULL);
469
470 /*
471 * Perform initializations that are common
472 * to all security states
473 */
474 setup_context_common(ctx, ep);
475
476 security_state = GET_SECURITY_STATE(ep->h.attr);
477
478 /* Perform security state specific initializations */
479 switch (security_state) {
480 case SECURE:
481 setup_secure_context(ctx, ep);
482 break;
483#if ENABLE_RME
484 case REALM:
485 setup_realm_context(ctx, ep);
486 break;
487#endif
488 case NON_SECURE:
489 setup_ns_context(ctx, ep);
490 break;
491 default:
492 ERROR("Invalid security state\n");
493 panic();
494 break;
495 }
496}
497
498/*******************************************************************************
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000499 * Enable architecture extensions on first entry to Non-secure world.
500 * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000501 * it is zero. This function updates some registers in-place and its contents
502 * are being prepared to be moved to cm_manage_extensions_el3 and
503 * cm_manage_extensions_nonsecure.
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000504 ******************************************************************************/
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000505static void manage_extensions_nonsecure_mixed(bool el2_unused, cpu_context_t *ctx)
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000506{
507#if IMAGE_BL31
Andre Przywaraf3e8cfc2022-11-17 16:42:09 +0000508 if (is_feat_spe_supported()) {
509 spe_enable(el2_unused);
510 }
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100511
Andre Przywara906776e2023-03-03 10:30:06 +0000512 if (is_feat_amu_supported()) {
513 amu_enable(el2_unused, ctx);
514 }
David Cunadoce88eee2017-10-20 11:30:57 +0100515
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000516 /* Enable SVE and FPU/SIMD */
517 if (is_feat_sve_supported()) {
518 sve_enable(ctx);
519 }
520
Jayanth Dodderi Chidanand605419a2023-03-06 23:56:14 +0000521 if (is_feat_sme_supported()) {
522 sme_enable(ctx);
523 }
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100524
Andre Przywara84b86532022-11-17 16:42:09 +0000525 if (is_feat_mpam_supported()) {
526 mpam_enable(el2_unused);
527 }
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100528
Andre Przywara191eff62022-11-17 16:42:09 +0000529 if (is_feat_trbe_supported()) {
530 trbe_enable();
531 }
Manish V Badarkhe20df29c2021-07-02 09:10:56 +0100532
Andre Przywarac97c5512022-11-17 16:42:09 +0000533 if (is_feat_brbe_supported()) {
534 brbe_enable();
535 }
johpow0181865962022-01-28 17:06:20 -0600536
Andre Przywara44e33e02022-11-17 16:42:09 +0000537 if (is_feat_sys_reg_trace_supported()) {
538 sys_reg_trace_enable(ctx);
539 }
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100540
Andre Przywara06ea44e2022-11-17 17:30:43 +0000541 if (is_feat_trf_supported()) {
542 trf_enable();
543 }
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000544#endif
545}
546
547/*******************************************************************************
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000548 * Enable architecture extensions for EL3 execution. This function only updates
549 * registers in-place which are expected to either never change or be
550 * overwritten by el3_exit.
551 ******************************************************************************/
552#if IMAGE_BL31
553void cm_manage_extensions_el3(void)
554{
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000555 pmuv3_disable_el3();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000556}
557#endif /* IMAGE_BL31 */
558
559/*******************************************************************************
560 * Enable architecture extensions on first entry to Non-secure world.
561 ******************************************************************************/
562static void manage_extensions_nonsecure(cpu_context_t *ctx)
563{
564#if IMAGE_BL31
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000565 pmuv3_enable(ctx);
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000566#endif /* IMAGE_BL31 */
567}
568
569/*******************************************************************************
570 * Enable architecture extensions in-place at EL2 on first entry to Non-secure
571 * world when EL2 is empty and unused.
572 ******************************************************************************/
573static void manage_extensions_nonsecure_el2_unused(void)
574{
575#if IMAGE_BL31
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000576 pmuv3_init_el2_unused();
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000577#endif /* IMAGE_BL31 */
578}
579
580/*******************************************************************************
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100581 * Enable architecture extensions on first entry to Secure world.
582 ******************************************************************************/
johpow019baade32021-07-08 14:14:00 -0500583static void manage_extensions_secure(cpu_context_t *ctx)
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100584{
585#if IMAGE_BL31
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000586 if (is_feat_sve_supported()) {
Jayanth Dodderi Chidanandd62c6812023-03-07 10:43:19 +0000587 if (ENABLE_SVE_FOR_SWD) {
588 /*
589 * Enable SVE and FPU in secure context, secure manager must
590 * ensure that the SVE and FPU register contexts are properly
591 * managed.
592 */
593 sve_enable(ctx);
594 } else {
595 /*
596 * Disable SVE and FPU in secure context so non-secure world
597 * can safely use them.
598 */
599 sve_disable(ctx);
600 }
601 }
602
Boyan Karatotev7f5dcc72023-03-08 16:29:26 +0000603 if (is_feat_sme_supported()) {
604 if (ENABLE_SME_FOR_SWD) {
605 /*
606 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
607 * must ensure SME, SVE, and FPU/SIMD context properly managed.
608 */
609 sme_enable(ctx);
610 } else {
611 /*
612 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
613 * world can safely use the associated registers.
614 */
615 sme_disable(ctx);
616 }
617 }
johpow019baade32021-07-08 14:14:00 -0500618#endif /* IMAGE_BL31 */
Arunachalam Ganapathycac7d162021-07-08 09:35:57 +0100619}
620
621/*******************************************************************************
Soby Mathewb0082d22015-04-09 13:40:55 +0100622 * The following function initializes the cpu_context for a CPU specified by
623 * its `cpu_idx` for first use, and sets the initial entrypoint state as
624 * specified by the entry_point_info structure.
625 ******************************************************************************/
626void cm_init_context_by_index(unsigned int cpu_idx,
627 const entry_point_info_t *ep)
628{
629 cpu_context_t *ctx;
630 ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100631 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100632}
633
634/*******************************************************************************
635 * The following function initializes the cpu_context for the current CPU
636 * for first use, and sets the initial entrypoint state as specified by the
637 * entry_point_info structure.
638 ******************************************************************************/
639void cm_init_my_context(const entry_point_info_t *ep)
640{
641 cpu_context_t *ctx;
642 ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
Antonio Nino Diaz28dce9e2018-05-22 10:09:10 +0100643 cm_setup_context(ctx, ep);
Soby Mathewb0082d22015-04-09 13:40:55 +0100644}
645
646/*******************************************************************************
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500647 * Prepare the CPU system registers for first entry into realm, secure, or
648 * normal world.
Andrew Thoelke4e126072014-06-04 21:10:52 +0100649 *
650 * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
651 * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
652 * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
653 * For all entries, the EL1 registers are initialized from the cpu_context
654 ******************************************************************************/
655void cm_prepare_el3_exit(uint32_t security_state)
656{
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000657 u_register_t sctlr_elx, scr_el3, mdcr_el2;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100658 cpu_context_t *ctx = cm_get_context(security_state);
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100659 bool el2_unused = false;
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000660 uint64_t hcr_el2 = 0U;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100661
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000662 assert(ctx != NULL);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100663
664 if (security_state == NON_SECURE) {
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600665 uint64_t el2_implemented = el_implemented(2);
666
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000667 scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000668 CTX_SCR_EL3);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600669
670 if (((scr_el3 & SCR_HCE_BIT) != 0U)
671 || (el2_implemented != EL_IMPL_NONE)) {
672 /*
673 * If context is not being used for EL2, initialize
674 * HCRX_EL2 with its init value here.
675 */
676 if (is_feat_hcx_supported()) {
677 write_hcrx_el2(HCRX_EL2_INIT_VAL);
678 }
679 }
680
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000681 if ((scr_el3 & SCR_HCE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100682 /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000683 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000684 CTX_SCTLR_EL1);
Ken Kuang00eac152017-08-23 16:03:29 +0800685 sctlr_elx &= SCTLR_EE_BIT;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100686 sctlr_elx |= SCTLR_EL2_RES1;
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000687#if ERRATA_A75_764081
688 /*
689 * If workaround of errata 764081 for Cortex-A75 is used
690 * then set SCTLR_EL2.IESB to enable Implicit Error
691 * Synchronization Barrier.
692 */
693 sctlr_elx |= SCTLR_IESB_BIT;
694#endif
Andrew Thoelke4e126072014-06-04 21:10:52 +0100695 write_sctlr_el2(sctlr_elx);
Juan Pablo Conde72e0da12023-02-22 10:09:52 -0600696 } else if (el2_implemented != EL_IMPL_NONE) {
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +0100697 el2_unused = true;
Dimitris Papastamos1e6f93e2017-11-07 09:55:29 +0000698
David Cunadofee86532017-04-13 22:38:29 +0100699 /*
700 * EL2 present but unused, need to disable safely.
701 * SCTLR_EL2 can be ignored in this case.
702 *
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100703 * Set EL2 register width appropriately: Set HCR_EL2
704 * field to match SCR_EL3.RW.
David Cunadofee86532017-04-13 22:38:29 +0100705 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000706 if ((scr_el3 & SCR_RW_BIT) != 0U)
Jeenu Viswambharancbad6612018-08-15 14:29:29 +0100707 hcr_el2 |= HCR_RW_BIT;
708
709 /*
710 * For Armv8.3 pointer authentication feature, disable
711 * traps to EL2 when accessing key registers or using
712 * pointer authentication instructions from lower ELs.
713 */
714 hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
715
716 write_hcr_el2(hcr_el2);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100717
David Cunadofee86532017-04-13 22:38:29 +0100718 /*
719 * Initialise CPTR_EL2 setting all fields rather than
720 * relying on the hw. All fields have architecturally
721 * UNKNOWN reset values.
722 *
723 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
724 * accesses to the CPACR_EL1 or CPACR from both
725 * Execution states do not trap to EL2.
726 *
727 * CPTR_EL2.TTA: Set to zero so that Non-secure System
728 * register accesses to the trace registers from both
729 * Execution states do not trap to EL2.
Manish V Badarkhef356f7e2021-06-29 11:44:20 +0100730 * If PE trace unit System registers are not implemented
731 * then this bit is reserved, and must be set to zero.
David Cunadofee86532017-04-13 22:38:29 +0100732 *
733 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
734 * to SIMD and floating-point functionality from both
735 * Execution states do not trap to EL2.
736 */
737 write_cptr_el2(CPTR_EL2_RESET_VAL &
738 ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
739 | CPTR_EL2_TFP_BIT));
Andrew Thoelke4e126072014-06-04 21:10:52 +0100740
David Cunadofee86532017-04-13 22:38:29 +0100741 /*
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000742 * Initialise CNTHCTL_EL2. All fields are
David Cunadofee86532017-04-13 22:38:29 +0100743 * architecturally UNKNOWN on reset and are set to zero
744 * except for field(s) listed below.
745 *
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500746 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
David Cunadofee86532017-04-13 22:38:29 +0100747 * Hyp mode of Non-secure EL0 and EL1 accesses to the
748 * physical timer registers.
749 *
750 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
751 * Hyp mode of Non-secure EL0 and EL1 accesses to the
752 * physical counter registers.
753 */
754 write_cnthctl_el2(CNTHCTL_RESET_VAL |
755 EL1PCEN_BIT | EL1PCTEN_BIT);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100756
David Cunadofee86532017-04-13 22:38:29 +0100757 /*
758 * Initialise CNTVOFF_EL2 to zero as it resets to an
759 * architecturally UNKNOWN value.
760 */
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100761 write_cntvoff_el2(0);
762
David Cunadofee86532017-04-13 22:38:29 +0100763 /*
764 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
765 * MPIDR_EL1 respectively.
766 */
Andrew Thoelke4e126072014-06-04 21:10:52 +0100767 write_vpidr_el2(read_midr_el1());
768 write_vmpidr_el2(read_mpidr_el1());
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000769
770 /*
David Cunadofee86532017-04-13 22:38:29 +0100771 * Initialise VTTBR_EL2. All fields are architecturally
772 * UNKNOWN on reset.
773 *
774 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
775 * 2 address translation is disabled, cache maintenance
776 * operations depend on the VMID.
777 *
778 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
779 * translation is disabled.
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000780 */
David Cunadofee86532017-04-13 22:38:29 +0100781 write_vttbr_el2(VTTBR_RESET_VAL &
782 ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
783 | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
784
David Cunado5f55e282016-10-31 17:37:34 +0000785 /*
David Cunadofee86532017-04-13 22:38:29 +0100786 * Initialise MDCR_EL2, setting all fields rather than
787 * relying on hw. Some fields are architecturally
788 * UNKNOWN on reset.
789 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100790 * MDCR_EL2.TTRF: Set to zero so that access to Trace
791 * Filter Control register TRFCR_EL1 at EL1 is not
792 * trapped to EL2. This bit is RES0 in versions of
793 * the architecture earlier than ARMv8.4.
794 *
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100795 * MDCR_EL2.TPMS: Set to zero so that accesses to
796 * Statistical Profiling control registers from EL1
797 * do not trap to EL2. This bit is RES0 when SPE is
798 * not implemented.
799 *
David Cunadofee86532017-04-13 22:38:29 +0100800 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
801 * EL1 System register accesses to the Debug ROM
802 * registers are not trapped to EL2.
803 *
804 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
805 * System register accesses to the powerdown debug
806 * registers are not trapped to EL2.
807 *
808 * MDCR_EL2.TDA: Set to zero so that System register
809 * accesses to the debug registers do not trap to EL2.
810 *
811 * MDCR_EL2.TDE: Set to zero so that debug exceptions
812 * are not routed to EL2.
813 *
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100814 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
815 * owning exception level is NS-EL1 and, tracing is
816 * prohibited at NS-EL2. These bits are RES0 when
817 * FEAT_TRBE is not implemented.
David Cunado5f55e282016-10-31 17:37:34 +0000818 */
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000819 mdcr_el2 = ((MDCR_EL2_RESET_VAL) & ~(MDCR_EL2_TTRF |
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100820 MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
821 MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000822 MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1)));
dp-armee3457b2017-05-23 09:32:49 +0100823
dp-armee3457b2017-05-23 09:32:49 +0100824 write_mdcr_el2(mdcr_el2);
825
David Cunadoc14b08e2016-11-25 00:21:59 +0000826 /*
David Cunadofee86532017-04-13 22:38:29 +0100827 * Initialise HSTR_EL2. All fields are architecturally
828 * UNKNOWN on reset.
829 *
830 * HSTR_EL2.T<n>: Set all these fields to zero so that
831 * Non-secure EL0 or EL1 accesses to System registers
832 * do not trap to EL2.
David Cunadoc14b08e2016-11-25 00:21:59 +0000833 */
David Cunadofee86532017-04-13 22:38:29 +0100834 write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
David Cunadoc14b08e2016-11-25 00:21:59 +0000835 /*
David Cunadofee86532017-04-13 22:38:29 +0100836 * Initialise CNTHP_CTL_EL2. All fields are
837 * architecturally UNKNOWN on reset.
838 *
839 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
840 * physical timer and prevent timer interrupts.
David Cunadoc14b08e2016-11-25 00:21:59 +0000841 */
David Cunadofee86532017-04-13 22:38:29 +0100842 write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
843 ~(CNTHP_CTL_ENABLE_BIT));
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000844
845 manage_extensions_nonsecure_el2_unused();
Andrew Thoelke4e126072014-06-04 21:10:52 +0100846 }
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000847 manage_extensions_nonsecure_mixed(el2_unused, ctx);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100848 }
849
Dimitris Papastamosa7921b92017-10-13 15:27:58 +0100850 cm_el1_sysregs_context_restore(security_state);
851 cm_set_next_eret_context(security_state);
Andrew Thoelke4e126072014-06-04 21:10:52 +0100852}
853
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000854#if CTX_INCLUDE_EL2_REGS
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000855
856static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
857{
Andre Przywara8258f142023-02-15 15:56:15 +0000858 write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2());
859 if (is_feat_amu_supported()) {
860 write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000861 }
Andre Przywara8258f142023-02-15 15:56:15 +0000862 write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2());
863 write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2());
864 write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2());
865 write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2());
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000866}
867
868static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
869{
Andre Przywara8258f142023-02-15 15:56:15 +0000870 write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2));
871 if (is_feat_amu_supported()) {
872 write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000873 }
Andre Przywara8258f142023-02-15 15:56:15 +0000874 write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2));
875 write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2));
876 write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2));
877 write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2));
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000878}
879
Andre Przywara84b86532022-11-17 16:42:09 +0000880static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
881{
882 u_register_t mpam_idr = read_mpamidr_el1();
883
884 write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2());
885
886 /*
887 * The context registers that we intend to save would be part of the
888 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
889 */
890 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
891 return;
892 }
893
894 /*
895 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
896 * MPAMIDR_HAS_HCR_BIT == 1.
897 */
898 write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2());
899 write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2());
900 write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2());
901
902 /*
903 * The number of MPAMVPM registers is implementation defined, their
904 * number is stored in the MPAMIDR_EL1 register.
905 */
906 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
907 case 7:
908 write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2());
909 __fallthrough;
910 case 6:
911 write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2());
912 __fallthrough;
913 case 5:
914 write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2());
915 __fallthrough;
916 case 4:
917 write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2());
918 __fallthrough;
919 case 3:
920 write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2());
921 __fallthrough;
922 case 2:
923 write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2());
924 __fallthrough;
925 case 1:
926 write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2());
927 break;
928 }
929}
930
931static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
932{
933 u_register_t mpam_idr = read_mpamidr_el1();
934
935 write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2));
936
937 if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
938 return;
939 }
940
941 write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2));
942 write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2));
943 write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2));
944
945 switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
946 case 7:
947 write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2));
948 __fallthrough;
949 case 6:
950 write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2));
951 __fallthrough;
952 case 5:
953 write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2));
954 __fallthrough;
955 case 4:
956 write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2));
957 __fallthrough;
958 case 3:
959 write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2));
960 __fallthrough;
961 case 2:
962 write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2));
963 __fallthrough;
964 case 1:
965 write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2));
966 break;
967 }
968}
969
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000970/*******************************************************************************
971 * Save EL2 sysreg context
972 ******************************************************************************/
973void cm_el2_sysregs_context_save(uint32_t security_state)
974{
975 u_register_t scr_el3 = read_scr();
976
977 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500978 * Always save the non-secure and realm EL2 context, only save the
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000979 * S-EL2 context if S-EL2 is enabled.
980 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500981 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +0100982 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000983 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500984 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +0000985
986 ctx = cm_get_context(security_state);
987 assert(ctx != NULL);
988
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500989 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
990
991 el2_sysregs_context_save_common(el2_sysregs_ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -0500992#if CTX_INCLUDE_MTE_REGS
993 el2_sysregs_context_save_mte(el2_sysregs_ctx);
994#endif
Andre Przywara84b86532022-11-17 16:42:09 +0000995 if (is_feat_mpam_supported()) {
996 el2_sysregs_context_save_mpam(el2_sysregs_ctx);
997 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000998
Andre Przywara8258f142023-02-15 15:56:15 +0000999 if (is_feat_fgt_supported()) {
1000 el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1001 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001002
Andre Przywarac3464182022-11-17 17:30:43 +00001003 if (is_feat_ecv_v2_supported()) {
1004 write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2,
1005 read_cntpoff_el2());
1006 }
1007
Andre Przywara98908b32022-11-17 16:42:09 +00001008 if (is_feat_vhe_supported()) {
1009 write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2,
1010 read_contextidr_el2());
1011 write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2,
1012 read_ttbr1_el2());
1013 }
Andre Przywara870627e2023-01-27 12:25:49 +00001014
1015 if (is_feat_ras_supported()) {
1016 write_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2,
1017 read_vdisr_el2());
1018 write_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2,
1019 read_vsesr_el2());
1020 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001021
1022 if (is_feat_nv2_supported()) {
1023 write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2,
1024 read_vncr_el2());
1025 }
1026
Andre Przywara06ea44e2022-11-17 17:30:43 +00001027 if (is_feat_trf_supported()) {
1028 write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2());
1029 }
Andre Przywara902c9022022-11-17 17:30:43 +00001030
1031 if (is_feat_csv2_2_supported()) {
1032 write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2,
1033 read_scxtnum_el2());
1034 }
1035
Andre Przywara1d8795e2022-11-15 11:45:19 +00001036 if (is_feat_hcx_supported()) {
1037 write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2());
1038 }
Mark Brownc37eee72023-03-14 20:13:03 +00001039 if (is_feat_tcr2_supported()) {
1040 write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2());
1041 }
Mark Brown293a6612023-03-14 20:48:43 +00001042 if (is_feat_sxpie_supported()) {
1043 write_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2, read_pire0_el2());
1044 write_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2, read_pir_el2());
1045 }
1046 if (is_feat_s2pie_supported()) {
1047 write_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2, read_s2pir_el2());
1048 }
1049 if (is_feat_sxpoe_supported()) {
1050 write_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2, read_por_el2());
1051 }
Mark Brown326f2952023-03-14 21:33:04 +00001052 if (is_feat_gcs_supported()) {
1053 write_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2, read_gcspr_el2());
1054 write_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2, read_gcscr_el2());
1055 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001056 }
1057}
1058
1059/*******************************************************************************
1060 * Restore EL2 sysreg context
1061 ******************************************************************************/
1062void cm_el2_sysregs_context_restore(uint32_t security_state)
1063{
1064 u_register_t scr_el3 = read_scr();
1065
1066 /*
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001067 * Always restore the non-secure and realm EL2 context, only restore the
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001068 * S-EL2 context if S-EL2 is enabled.
1069 */
Zelalem Awekeb6301e62021-07-09 17:54:30 -05001070 if ((security_state != SECURE) ||
Ruari Phipps4283ed12020-07-28 11:26:29 +01001071 ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001072 cpu_context_t *ctx;
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001073 el2_sysregs_t *el2_sysregs_ctx;
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001074
1075 ctx = cm_get_context(security_state);
1076 assert(ctx != NULL);
1077
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001078 el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1079
1080 el2_sysregs_context_restore_common(el2_sysregs_ctx);
Zelalem Aweke5362beb2022-04-04 17:42:48 -05001081#if CTX_INCLUDE_MTE_REGS
1082 el2_sysregs_context_restore_mte(el2_sysregs_ctx);
1083#endif
Andre Przywara84b86532022-11-17 16:42:09 +00001084 if (is_feat_mpam_supported()) {
1085 el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
1086 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001087
Andre Przywara8258f142023-02-15 15:56:15 +00001088 if (is_feat_fgt_supported()) {
1089 el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1090 }
Andre Przywara5d6d2ab2022-11-10 14:40:37 +00001091
Andre Przywarac3464182022-11-17 17:30:43 +00001092 if (is_feat_ecv_v2_supported()) {
1093 write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx,
1094 CTX_CNTPOFF_EL2));
1095 }
1096
Andre Przywara98908b32022-11-17 16:42:09 +00001097 if (is_feat_vhe_supported()) {
1098 write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2));
1099 write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2));
1100 }
Andre Przywara870627e2023-01-27 12:25:49 +00001101
1102 if (is_feat_ras_supported()) {
1103 write_vdisr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2));
1104 write_vsesr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2));
1105 }
Andre Przywaraedc449d2023-01-27 14:09:20 +00001106
1107 if (is_feat_nv2_supported()) {
1108 write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2));
1109 }
Andre Przywara06ea44e2022-11-17 17:30:43 +00001110 if (is_feat_trf_supported()) {
1111 write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2));
1112 }
Andre Przywara902c9022022-11-17 17:30:43 +00001113
1114 if (is_feat_csv2_2_supported()) {
1115 write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx,
1116 CTX_SCXTNUM_EL2));
1117 }
1118
Andre Przywara1d8795e2022-11-15 11:45:19 +00001119 if (is_feat_hcx_supported()) {
1120 write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2));
1121 }
Mark Brownc37eee72023-03-14 20:13:03 +00001122 if (is_feat_tcr2_supported()) {
1123 write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2));
1124 }
Mark Brown293a6612023-03-14 20:48:43 +00001125 if (is_feat_sxpie_supported()) {
1126 write_pire0_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2));
1127 write_pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2));
1128 }
1129 if (is_feat_s2pie_supported()) {
1130 write_s2pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2));
1131 }
1132 if (is_feat_sxpoe_supported()) {
1133 write_por_el2(read_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2));
1134 }
Mark Brown326f2952023-03-14 21:33:04 +00001135 if (is_feat_gcs_supported()) {
1136 write_gcscr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2));
1137 write_gcspr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2));
1138 }
Max Shvetsovbdf502d2020-02-25 13:56:19 +00001139 }
1140}
1141#endif /* CTX_INCLUDE_EL2_REGS */
1142
Andrew Thoelke4e126072014-06-04 21:10:52 +01001143/*******************************************************************************
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001144 * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
1145 * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
1146 * updating EL1 and EL2 registers. Otherwise, it calls the generic
1147 * cm_prepare_el3_exit function.
1148 ******************************************************************************/
1149void cm_prepare_el3_exit_ns(void)
1150{
1151#if CTX_INCLUDE_EL2_REGS
1152 cpu_context_t *ctx = cm_get_context(NON_SECURE);
1153 assert(ctx != NULL);
1154
Zelalem Aweke20126002022-04-08 16:48:05 -05001155 /* Assert that EL2 is used. */
1156#if ENABLE_ASSERTIONS
1157 el3_state_t *state = get_el3state_ctx(ctx);
1158 u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1159#endif
1160 assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1161 (el_implemented(2U) != EL_IMPL_NONE));
1162
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001163 /*
1164 * Currently some extensions are configured using
1165 * direct register updates. Therefore, do this here
1166 * instead of when setting up context.
1167 */
Boyan Karatotev36cebf92023-03-08 11:56:49 +00001168 manage_extensions_nonsecure_mixed(0, ctx);
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001169
1170 /*
1171 * Set the NS bit to be able to access the ICC_SRE_EL2
1172 * register when restoring context.
1173 */
1174 write_scr_el3(read_scr_el3() | SCR_NS_BIT);
1175
Olivier Depreze4793dd2022-05-09 17:34:02 +02001176 /*
1177 * Ensure the NS bit change is committed before the EL2/EL1
1178 * state restoration.
1179 */
1180 isb();
1181
Zelalem Awekef92c0cb2022-01-31 16:59:42 -06001182 /* Restore EL2 and EL1 sysreg contexts */
1183 cm_el2_sysregs_context_restore(NON_SECURE);
1184 cm_el1_sysregs_context_restore(NON_SECURE);
1185 cm_set_next_eret_context(NON_SECURE);
1186#else
1187 cm_prepare_el3_exit(NON_SECURE);
1188#endif /* CTX_INCLUDE_EL2_REGS */
1189}
1190
1191/*******************************************************************************
Soby Mathew2ed46e92014-07-04 16:02:26 +01001192 * The next four functions are used by runtime services to save and restore
1193 * EL1 context on the 'cpu_context' structure for the specified security
Achin Gupta7aea9082014-02-01 07:51:28 +00001194 * state.
1195 ******************************************************************************/
Achin Gupta7aea9082014-02-01 07:51:28 +00001196void cm_el1_sysregs_context_save(uint32_t security_state)
1197{
Dan Handleye2712bc2014-04-10 15:37:22 +01001198 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001199
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001200 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001201 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001202
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001203 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001204
1205#if IMAGE_BL31
1206 if (security_state == SECURE)
1207 PUBLISH_EVENT(cm_exited_secure_world);
1208 else
1209 PUBLISH_EVENT(cm_exited_normal_world);
1210#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001211}
1212
1213void cm_el1_sysregs_context_restore(uint32_t security_state)
1214{
Dan Handleye2712bc2014-04-10 15:37:22 +01001215 cpu_context_t *ctx;
Achin Gupta7aea9082014-02-01 07:51:28 +00001216
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001217 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001218 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001219
Max Shvetsovc9e2c922020-02-17 16:15:47 +00001220 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
Dimitris Papastamosa7921b92017-10-13 15:27:58 +01001221
1222#if IMAGE_BL31
1223 if (security_state == SECURE)
1224 PUBLISH_EVENT(cm_entering_secure_world);
1225 else
1226 PUBLISH_EVENT(cm_entering_normal_world);
1227#endif
Achin Gupta7aea9082014-02-01 07:51:28 +00001228}
1229
1230/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001231 * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1232 * given security state with the given entrypoint
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001233 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +01001234void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001235{
Dan Handleye2712bc2014-04-10 15:37:22 +01001236 cpu_context_t *ctx;
1237 el3_state_t *state;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001238
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001239 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001240 assert(ctx != NULL);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001241
Andrew Thoelke4e126072014-06-04 21:10:52 +01001242 /* Populate EL3 state so that ERET jumps to the correct entry */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001243 state = get_el3state_ctx(ctx);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001244 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001245}
1246
1247/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +01001248 * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1249 * pertaining to the given security state
Achin Gupta607084e2014-02-09 18:24:19 +00001250 ******************************************************************************/
Andrew Thoelke4e126072014-06-04 21:10:52 +01001251void cm_set_elr_spsr_el3(uint32_t security_state,
Soby Mathewa0fedc42016-06-16 14:52:04 +01001252 uintptr_t entrypoint, uint32_t spsr)
Achin Gupta607084e2014-02-09 18:24:19 +00001253{
Dan Handleye2712bc2014-04-10 15:37:22 +01001254 cpu_context_t *ctx;
1255 el3_state_t *state;
Achin Gupta607084e2014-02-09 18:24:19 +00001256
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001257 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001258 assert(ctx != NULL);
Achin Gupta607084e2014-02-09 18:24:19 +00001259
1260 /* Populate EL3 state so that ERET jumps to the correct entry */
1261 state = get_el3state_ctx(ctx);
1262 write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
Andrew Thoelke4e126072014-06-04 21:10:52 +01001263 write_ctx_reg(state, CTX_SPSR_EL3, spsr);
Achin Gupta607084e2014-02-09 18:24:19 +00001264}
1265
1266/*******************************************************************************
Achin Gupta27b895e2014-05-04 18:38:28 +01001267 * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1268 * pertaining to the given security state using the value and bit position
1269 * specified in the parameters. It preserves all other bits.
1270 ******************************************************************************/
1271void cm_write_scr_el3_bit(uint32_t security_state,
1272 uint32_t bit_pos,
1273 uint32_t value)
1274{
1275 cpu_context_t *ctx;
1276 el3_state_t *state;
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001277 u_register_t scr_el3;
Achin Gupta27b895e2014-05-04 18:38:28 +01001278
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001279 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001280 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001281
1282 /* Ensure that the bit position is a valid one */
Jimmy Brissoned202072020-08-04 16:18:52 -05001283 assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001284
1285 /* Ensure that the 'value' is only a bit wide */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001286 assert(value <= 1U);
Achin Gupta27b895e2014-05-04 18:38:28 +01001287
1288 /*
1289 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1290 * and set it to its new value.
1291 */
1292 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001293 scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
Jimmy Brissoned202072020-08-04 16:18:52 -05001294 scr_el3 &= ~(1UL << bit_pos);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001295 scr_el3 |= (u_register_t)value << bit_pos;
Achin Gupta27b895e2014-05-04 18:38:28 +01001296 write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1297}
1298
1299/*******************************************************************************
1300 * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1301 * given security state.
1302 ******************************************************************************/
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001303u_register_t cm_get_scr_el3(uint32_t security_state)
Achin Gupta27b895e2014-05-04 18:38:28 +01001304{
1305 cpu_context_t *ctx;
1306 el3_state_t *state;
1307
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001308 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001309 assert(ctx != NULL);
Achin Gupta27b895e2014-05-04 18:38:28 +01001310
1311 /* Populate EL3 state so that ERET jumps to the correct entry */
1312 state = get_el3state_ctx(ctx);
Louis Mayencourt1c819c32020-01-24 13:30:28 +00001313 return read_ctx_reg(state, CTX_SCR_EL3);
Achin Gupta27b895e2014-05-04 18:38:28 +01001314}
1315
1316/*******************************************************************************
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001317 * This function is used to program the context that's used for exception
1318 * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1319 * the required security state
Achin Gupta7aea9082014-02-01 07:51:28 +00001320 ******************************************************************************/
1321void cm_set_next_eret_context(uint32_t security_state)
1322{
Dan Handleye2712bc2014-04-10 15:37:22 +01001323 cpu_context_t *ctx;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +00001324
Andrew Thoelkea2f65532014-05-14 17:09:32 +01001325 ctx = cm_get_context(security_state);
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00001326 assert(ctx != NULL);
Achin Gupta7aea9082014-02-01 07:51:28 +00001327
Andrew Thoelke4e126072014-06-04 21:10:52 +01001328 cm_set_next_context(ctx);
Achin Gupta7aea9082014-02-01 07:51:28 +00001329}